Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 1 | /* |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 2 | * MPC85xx/86xx PCI/PCIE support routing. |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 3 | * |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 4 | * Copyright 2007 Freescale Semiconductor, Inc |
| 5 | * |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 6 | * Initial author: Xianghua Xiao <x.xiao@freescale.com> |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 7 | * Recode: ZHANG WEI <wei.zhang@freescale.com> |
| 8 | * Rewrite the routing for Frescale PCI and PCI Express |
| 9 | * Roy Zang <tie-fei.zang@freescale.com> |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify it |
| 12 | * under the terms of the GNU General Public License as published by the |
| 13 | * Free Software Foundation; either version 2 of the License, or (at your |
| 14 | * option) any later version. |
| 15 | */ |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 16 | #include <linux/kernel.h> |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 17 | #include <linux/pci.h> |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 18 | #include <linux/delay.h> |
| 19 | #include <linux/string.h> |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/bootmem.h> |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 22 | |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 23 | #include <asm/io.h> |
| 24 | #include <asm/prom.h> |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 25 | #include <asm/pci-bridge.h> |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 26 | #include <asm/machdep.h> |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 27 | #include <sysdev/fsl_soc.h> |
Roy Zang | 55c4499 | 2007-07-10 18:44:34 +0800 | [diff] [blame] | 28 | #include <sysdev/fsl_pci.h> |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 29 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 30 | /* atmu setup for fsl pci/pcie controller */ |
| 31 | void __init setup_pci_atmu(struct pci_controller *hose, struct resource *rsrc) |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 32 | { |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 33 | struct ccsr_pci __iomem *pci; |
| 34 | int i; |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 35 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 36 | pr_debug("PCI memory map start 0x%x, size 0x%x\n", rsrc->start, |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 37 | rsrc->end - rsrc->start + 1); |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 38 | pci = ioremap(rsrc->start, rsrc->end - rsrc->start + 1); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 39 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 40 | /* Disable all windows (except powar0 since its ignored) */ |
| 41 | for(i = 1; i < 5; i++) |
| 42 | out_be32(&pci->pow[i].powar, 0); |
| 43 | for(i = 0; i < 3; i++) |
| 44 | out_be32(&pci->piw[i].piwar, 0); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 45 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 46 | /* Setup outbound MEM window */ |
| 47 | for(i = 0; i < 3; i++) |
| 48 | if (hose->mem_resources[i].flags & IORESOURCE_MEM){ |
| 49 | pr_debug("PCI MEM resource start 0x%08x, size 0x%08x.\n", |
| 50 | hose->mem_resources[i].start, |
| 51 | hose->mem_resources[i].end |
| 52 | - hose->mem_resources[i].start + 1); |
| 53 | out_be32(&pci->pow[i+1].potar, |
| 54 | (hose->mem_resources[i].start >> 12) |
| 55 | & 0x000fffff); |
| 56 | out_be32(&pci->pow[i+1].potear, 0); |
| 57 | out_be32(&pci->pow[i+1].powbar, |
| 58 | (hose->mem_resources[i].start >> 12) |
| 59 | & 0x000fffff); |
| 60 | /* Enable, Mem R/W */ |
| 61 | out_be32(&pci->pow[i+1].powar, 0x80044000 |
| 62 | | (__ilog2(hose->mem_resources[i].end |
| 63 | - hose->mem_resources[i].start + 1) - 1)); |
| 64 | } |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 65 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 66 | /* Setup outbound IO window */ |
| 67 | if (hose->io_resource.flags & IORESOURCE_IO){ |
| 68 | pr_debug("PCI IO resource start 0x%08x, size 0x%08x, phy base 0x%08x.\n", |
| 69 | hose->io_resource.start, |
| 70 | hose->io_resource.end - hose->io_resource.start + 1, |
| 71 | hose->io_base_phys); |
| 72 | out_be32(&pci->pow[i+1].potar, (hose->io_resource.start >> 12) |
| 73 | & 0x000fffff); |
| 74 | out_be32(&pci->pow[i+1].potear, 0); |
| 75 | out_be32(&pci->pow[i+1].powbar, (hose->io_base_phys >> 12) |
| 76 | & 0x000fffff); |
| 77 | /* Enable, IO R/W */ |
| 78 | out_be32(&pci->pow[i+1].powar, 0x80088000 |
| 79 | | (__ilog2(hose->io_resource.end |
| 80 | - hose->io_resource.start + 1) - 1)); |
| 81 | } |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 82 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 83 | /* Setup 2G inbound Memory Window @ 1 */ |
| 84 | out_be32(&pci->piw[2].pitar, 0x00000000); |
| 85 | out_be32(&pci->piw[2].piwbar,0x00000000); |
| 86 | out_be32(&pci->piw[2].piwar, PIWAR_2G); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 87 | } |
| 88 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 89 | void __init setup_pci_cmd(struct pci_controller *hose) |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 90 | { |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 91 | u16 cmd; |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 92 | early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd); |
| 93 | cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 94 | | PCI_COMMAND_IO; |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 95 | early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 96 | early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80); |
Kumar Gala | 9ad494f | 2006-06-28 00:37:45 -0500 | [diff] [blame] | 97 | } |
| 98 | |
Zhang Wei | 20243c7 | 2007-06-26 18:22:40 -0500 | [diff] [blame] | 99 | static void __devinit quirk_fsl_pcie_transparent(struct pci_dev *dev) |
| 100 | { |
| 101 | struct resource *res; |
| 102 | int i, res_idx = PCI_BRIDGE_RESOURCES; |
| 103 | struct pci_controller *hose; |
| 104 | |
Kumar Gala | 957ecff | 2007-07-11 13:31:58 -0500 | [diff] [blame^] | 105 | /* if we aren't a PCIe don't bother */ |
| 106 | if (!pci_find_capability(dev, PCI_CAP_ID_EXP)) |
| 107 | return ; |
| 108 | |
Zhang Wei | 20243c7 | 2007-06-26 18:22:40 -0500 | [diff] [blame] | 109 | /* |
| 110 | * Make the bridge be transparent. |
| 111 | */ |
| 112 | dev->transparent = 1; |
| 113 | |
Kumar Gala | 0b1d40c | 2007-06-27 10:27:33 -0500 | [diff] [blame] | 114 | hose = pci_bus_to_host(dev->bus); |
Zhang Wei | 20243c7 | 2007-06-26 18:22:40 -0500 | [diff] [blame] | 115 | if (!hose) { |
| 116 | printk(KERN_ERR "Can't find hose for bus %d\n", |
| 117 | dev->bus->number); |
| 118 | return; |
| 119 | } |
| 120 | |
| 121 | if (hose->io_resource.flags) { |
| 122 | res = &dev->resource[res_idx++]; |
| 123 | res->start = hose->io_resource.start; |
| 124 | res->end = hose->io_resource.end; |
| 125 | res->flags = hose->io_resource.flags; |
| 126 | } |
| 127 | |
| 128 | for (i = 0; i < 3; i++) { |
| 129 | res = &dev->resource[res_idx + i]; |
| 130 | res->start = hose->mem_resources[i].start; |
| 131 | res->end = hose->mem_resources[i].end; |
| 132 | res->flags = hose->mem_resources[i].flags; |
| 133 | } |
| 134 | } |
| 135 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 136 | int __init fsl_pcie_check_link(struct pci_controller *hose) |
| 137 | { |
| 138 | u16 val; |
| 139 | early_read_config_word(hose, 0, 0, PCIE_LTSSM, &val); |
| 140 | if (val < PCIE_LTSSM_L0) |
| 141 | return 1; |
| 142 | return 0; |
| 143 | } |
Zhang Wei | 20243c7 | 2007-06-26 18:22:40 -0500 | [diff] [blame] | 144 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 145 | int __init fsl_add_bridge(struct device_node *dev, int is_primary) |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 146 | { |
| 147 | int len; |
| 148 | struct pci_controller *hose; |
| 149 | struct resource rsrc; |
Jeremy Kerr | 8efca49 | 2006-07-12 15:39:42 +1000 | [diff] [blame] | 150 | const int *bus_range; |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 151 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 152 | pr_debug("Adding PCI host bridge %s\n", dev->full_name); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 153 | |
| 154 | /* Fetch host bridge registers address */ |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 155 | if (of_address_to_resource(dev, 0, &rsrc)) { |
| 156 | printk(KERN_WARNING "Can't get pci register base!"); |
| 157 | return -ENOMEM; |
| 158 | } |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 159 | |
| 160 | /* Get bus range if any */ |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 161 | bus_range = of_get_property(dev, "bus-range", &len); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 162 | if (bus_range == NULL || len < 2 * sizeof(int)) |
| 163 | printk(KERN_WARNING "Can't get bus-range for %s, assume" |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 164 | " bus 0\n", dev->full_name); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 165 | |
Kumar Gala | 476f577 | 2007-06-26 12:12:55 -0500 | [diff] [blame] | 166 | pci_assign_all_buses = 1; |
Kumar Gala | dbf8471 | 2007-06-27 01:56:50 -0500 | [diff] [blame] | 167 | hose = pcibios_alloc_controller(dev); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 168 | if (!hose) |
| 169 | return -ENOMEM; |
Kumar Gala | dbf8471 | 2007-06-27 01:56:50 -0500 | [diff] [blame] | 170 | |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 171 | hose->first_busno = bus_range ? bus_range[0] : 0x0; |
Zhang Wei | bf7c036 | 2007-05-22 11:38:26 +0800 | [diff] [blame] | 172 | hose->last_busno = bus_range ? bus_range[1] : 0xff; |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 173 | |
Zhang Wei | bf7c036 | 2007-05-22 11:38:26 +0800 | [diff] [blame] | 174 | setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4); |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 175 | setup_pci_cmd(hose); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 176 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 177 | /* check PCI express link status */ |
Kumar Gala | 957ecff | 2007-07-11 13:31:58 -0500 | [diff] [blame^] | 178 | if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) { |
| 179 | hose->indirect_type = PPC_INDIRECT_TYPE_EXT_REG | |
| 180 | PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS; |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 181 | if (fsl_pcie_check_link(hose)) |
Kumar Gala | 957ecff | 2007-07-11 13:31:58 -0500 | [diff] [blame^] | 182 | hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK; |
| 183 | } |
Zhang Wei | e4725c2 | 2007-06-25 15:21:10 -0500 | [diff] [blame] | 184 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 185 | printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx." |
| 186 | "Firmware bus number: %d->%d\n", |
| 187 | (unsigned long long)rsrc.start, hose->first_busno, |
| 188 | hose->last_busno); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 189 | |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 190 | pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n", |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 191 | hose, hose->cfg_addr, hose->cfg_data); |
| 192 | |
| 193 | /* Interpret the "ranges" property */ |
| 194 | /* This also maps the I/O region and sets isa_io/mem_base */ |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 195 | pci_process_bridge_OF_ranges(hose, dev, is_primary); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 196 | |
| 197 | /* Setup PEX window registers */ |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 198 | setup_pci_atmu(hose, &rsrc); |
Jon Loeliger | b809b3e | 2006-06-17 17:52:48 -0500 | [diff] [blame] | 199 | |
| 200 | return 0; |
| 201 | } |
Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 202 | |
| 203 | DECLARE_PCI_FIXUP_EARLY(0x1957, 0x7010, quirk_fsl_pcie_transparent); |
| 204 | DECLARE_PCI_FIXUP_EARLY(0x1957, 0x7011, quirk_fsl_pcie_transparent); |