blob: 3ec92e63e9397acd51b73f7fafde737e6196ab1d [file] [log] [blame]
Daniel Walkerda6df072010-04-23 16:04:20 -07001/* include/linux/msm_mdp.h
2 *
3 * Copyright (C) 2007 Google Incorporated
Pawan Kumarce25d142014-01-29 16:47:35 +05304 * Copyright (c) 2012-2014 The Linux Foundation. All rights reserved.
Daniel Walkerda6df072010-04-23 16:04:20 -07005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef _MSM_MDP_H_
16#define _MSM_MDP_H_
17
18#include <linux/types.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/fb.h>
Daniel Walkerda6df072010-04-23 16:04:20 -070020
21#define MSMFB_IOCTL_MAGIC 'm'
22#define MSMFB_GRP_DISP _IOW(MSMFB_IOCTL_MAGIC, 1, unsigned int)
23#define MSMFB_BLIT _IOW(MSMFB_IOCTL_MAGIC, 2, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#define MSMFB_SUSPEND_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 128, unsigned int)
25#define MSMFB_RESUME_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 129, unsigned int)
26#define MSMFB_CURSOR _IOW(MSMFB_IOCTL_MAGIC, 130, struct fb_cursor)
27#define MSMFB_SET_LUT _IOW(MSMFB_IOCTL_MAGIC, 131, struct fb_cmap)
Carl Vanderlipba093a22011-11-22 13:59:59 -080028#define MSMFB_HISTOGRAM _IOWR(MSMFB_IOCTL_MAGIC, 132, struct mdp_histogram_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029/* new ioctls's for set/get ccs matrix */
30#define MSMFB_GET_CCS_MATRIX _IOWR(MSMFB_IOCTL_MAGIC, 133, struct mdp_ccs)
31#define MSMFB_SET_CCS_MATRIX _IOW(MSMFB_IOCTL_MAGIC, 134, struct mdp_ccs)
32#define MSMFB_OVERLAY_SET _IOWR(MSMFB_IOCTL_MAGIC, 135, \
33 struct mdp_overlay)
34#define MSMFB_OVERLAY_UNSET _IOW(MSMFB_IOCTL_MAGIC, 136, unsigned int)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080035
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#define MSMFB_OVERLAY_PLAY _IOW(MSMFB_IOCTL_MAGIC, 137, \
37 struct msmfb_overlay_data)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080038#define MSMFB_OVERLAY_QUEUE MSMFB_OVERLAY_PLAY
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSMFB_GET_PAGE_PROTECTION _IOR(MSMFB_IOCTL_MAGIC, 138, \
41 struct mdp_page_protection)
42#define MSMFB_SET_PAGE_PROTECTION _IOW(MSMFB_IOCTL_MAGIC, 139, \
43 struct mdp_page_protection)
44#define MSMFB_OVERLAY_GET _IOR(MSMFB_IOCTL_MAGIC, 140, \
45 struct mdp_overlay)
46#define MSMFB_OVERLAY_PLAY_ENABLE _IOW(MSMFB_IOCTL_MAGIC, 141, unsigned int)
47#define MSMFB_OVERLAY_BLT _IOWR(MSMFB_IOCTL_MAGIC, 142, \
48 struct msmfb_overlay_blt)
49#define MSMFB_OVERLAY_BLT_OFFSET _IOW(MSMFB_IOCTL_MAGIC, 143, unsigned int)
Carl Vanderlipba093a22011-11-22 13:59:59 -080050#define MSMFB_HISTOGRAM_START _IOR(MSMFB_IOCTL_MAGIC, 144, \
51 struct mdp_histogram_start_req)
52#define MSMFB_HISTOGRAM_STOP _IOR(MSMFB_IOCTL_MAGIC, 145, unsigned int)
Carl Vanderlip0d6ef4a2013-05-30 11:48:48 -070053#define MSMFB_NOTIFY_UPDATE _IOWR(MSMFB_IOCTL_MAGIC, 146, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054
55#define MSMFB_OVERLAY_3D _IOWR(MSMFB_IOCTL_MAGIC, 147, \
56 struct msmfb_overlay_3d)
57
kuogee hsieh405dc302011-07-21 15:06:59 -070058#define MSMFB_MIXER_INFO _IOWR(MSMFB_IOCTL_MAGIC, 148, \
59 struct msmfb_mixer_info_req)
Nagamalleswararao Ganji0737d652011-10-14 02:02:33 -070060#define MSMFB_OVERLAY_PLAY_WAIT _IOWR(MSMFB_IOCTL_MAGIC, 149, \
61 struct msmfb_overlay_data)
Vinay Kalia27020d12011-10-14 17:50:29 -070062#define MSMFB_WRITEBACK_INIT _IO(MSMFB_IOCTL_MAGIC, 150)
Vinay Kaliae1ba2702011-12-21 16:24:52 -080063#define MSMFB_WRITEBACK_START _IO(MSMFB_IOCTL_MAGIC, 151)
64#define MSMFB_WRITEBACK_STOP _IO(MSMFB_IOCTL_MAGIC, 152)
Vinay Kalia27020d12011-10-14 17:50:29 -070065#define MSMFB_WRITEBACK_QUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 153, \
66 struct msmfb_data)
67#define MSMFB_WRITEBACK_DEQUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 154, \
68 struct msmfb_data)
69#define MSMFB_WRITEBACK_TERMINATE _IO(MSMFB_IOCTL_MAGIC, 155)
Pravin Tamkhane02a40682011-11-29 14:17:01 -080070#define MSMFB_MDP_PP _IOWR(MSMFB_IOCTL_MAGIC, 156, struct msmfb_mdp_pp)
Padmanabhan Komanduruf3b0c232012-07-27 20:46:06 +053071#define MSMFB_OVERLAY_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 160, unsigned int)
72#define MSMFB_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 161, unsigned int)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053073#define MSMFB_BUFFER_SYNC _IOW(MSMFB_IOCTL_MAGIC, 162, struct mdp_buf_sync)
Kalyan Thota9284a272012-11-02 20:55:30 +053074#define MSMFB_OVERLAY_COMMIT _IO(MSMFB_IOCTL_MAGIC, 163)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053075#define MSMFB_DISPLAY_COMMIT _IOW(MSMFB_IOCTL_MAGIC, 164, \
Ken Zhang4e83b932012-12-02 21:15:47 -050076 struct mdp_display_commit)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053077#define MSMFB_METADATA_SET _IOW(MSMFB_IOCTL_MAGIC, 165, struct msmfb_metadata)
Ken Zhang420dd202013-01-08 14:28:20 -050078#define MSMFB_METADATA_GET _IOW(MSMFB_IOCTL_MAGIC, 166, struct msmfb_metadata)
Deva Ramasubramanian166b0982013-01-25 20:11:41 -080079#define MSMFB_WRITEBACK_SET_MIRRORING_HINT _IOW(MSMFB_IOCTL_MAGIC, 167, \
80 unsigned int)
Terence Hampson3e636aa2013-05-08 19:01:51 -040081#define MSMFB_ASYNC_BLIT _IOW(MSMFB_IOCTL_MAGIC, 168, unsigned int)
Adrian Salido-Moreno6b155092014-01-07 17:29:20 -080082#define MSMFB_OVERLAY_PREPARE _IOWR(MSMFB_IOCTL_MAGIC, 169, \
83 struct mdp_overlay_list)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084#define FB_TYPE_3D_PANEL 0x10101010
85#define MDP_IMGTYPE2_START 0x10000
86#define MSMFB_DRIVER_VERSION 0xF9E8D701
Daniel Walkerda6df072010-04-23 16:04:20 -070087
Ujwal Patel999ee562013-12-05 13:35:51 -080088/* HW Revisions for different MDSS targets */
89#define MDSS_GET_MAJOR(rev) ((rev) >> 28)
90#define MDSS_GET_MINOR(rev) (((rev) >> 16) & 0xFFF)
91#define MDSS_GET_STEP(rev) ((rev) & 0xFFFF)
92#define MDSS_GET_MAJOR_MINOR(rev) ((rev) >> 16)
93
94#define IS_MDSS_MAJOR_MINOR_SAME(rev1, rev2) \
95 (MDSS_GET_MAJOR_MINOR((rev1)) == MDSS_GET_MAJOR_MINOR((rev2)))
96
97#define MDSS_MDP_REV(major, minor, step) \
98 ((((major) & 0x000F) << 28) | \
99 (((minor) & 0x0FFF) << 16) | \
100 ((step) & 0xFFFF))
101
102#define MDSS_MDP_HW_REV_100 MDSS_MDP_REV(1, 0, 0) /* 8974 v1.0 */
103#define MDSS_MDP_HW_REV_101 MDSS_MDP_REV(1, 1, 0) /* 8x26 v1.0 */
104#define MDSS_MDP_HW_REV_101_1 MDSS_MDP_REV(1, 1, 1) /* 8x26 v2.0, 8926 v1.0 */
105#define MDSS_MDP_HW_REV_101_2 MDSS_MDP_REV(1, 1, 2) /* 8926 v2.0 */
106#define MDSS_MDP_HW_REV_102 MDSS_MDP_REV(1, 2, 0) /* 8974 v2.0 */
107#define MDSS_MDP_HW_REV_102_1 MDSS_MDP_REV(1, 2, 1) /* 8974 v3.0 (Pro) */
108#define MDSS_MDP_HW_REV_103 MDSS_MDP_REV(1, 3, 0) /* 8084 v1.0 */
109#define MDSS_MDP_HW_REV_103_1 MDSS_MDP_REV(1, 3, 1) /* 8084 v1.1 */
110#define MDSS_MDP_HW_REV_200 MDSS_MDP_REV(2, 0, 0) /* 8092 v1.0 */
111
Daniel Walkerda6df072010-04-23 16:04:20 -0700112enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700113 NOTIFY_UPDATE_START,
114 NOTIFY_UPDATE_STOP,
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700115 NOTIFY_UPDATE_POWER_OFF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700116};
117
118enum {
Carl Vanderlip0d6ef4a2013-05-30 11:48:48 -0700119 NOTIFY_TYPE_NO_UPDATE,
120 NOTIFY_TYPE_SUSPEND,
121 NOTIFY_TYPE_UPDATE,
122};
123
124enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125 MDP_RGB_565, /* RGB 565 planer */
126 MDP_XRGB_8888, /* RGB 888 padded */
127 MDP_Y_CBCR_H2V2, /* Y and CbCr, pseudo planer w/ Cb is in MSB */
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +0530128 MDP_Y_CBCR_H2V2_ADRENO,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700129 MDP_ARGB_8888, /* ARGB 888 */
130 MDP_RGB_888, /* RGB 888 planer */
131 MDP_Y_CRCB_H2V2, /* Y and CrCb, pseudo planer w/ Cr is in MSB */
132 MDP_YCRYCB_H2V1, /* YCrYCb interleave */
Pawan Kumar42acdef2013-03-21 19:55:49 +0530133 MDP_CBYCRY_H2V1, /* CbYCrY interleave */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134 MDP_Y_CRCB_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
135 MDP_Y_CBCR_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700136 MDP_Y_CRCB_H1V2,
137 MDP_Y_CBCR_H1V2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700138 MDP_RGBA_8888, /* ARGB 888 */
139 MDP_BGRA_8888, /* ABGR 888 */
140 MDP_RGBX_8888, /* RGBX 888 */
141 MDP_Y_CRCB_H2V2_TILE, /* Y and CrCb, pseudo planer tile */
142 MDP_Y_CBCR_H2V2_TILE, /* Y and CbCr, pseudo planer tile */
143 MDP_Y_CR_CB_H2V2, /* Y, Cr and Cb, planar */
Pradeep Jilagam9b4a6be2011-10-03 17:19:20 +0530144 MDP_Y_CR_CB_GH2V2, /* Y, Cr and Cb, planar aligned to Android YV12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700145 MDP_Y_CB_CR_H2V2, /* Y, Cb and Cr, planar */
146 MDP_Y_CRCB_H1V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
147 MDP_Y_CBCR_H1V1, /* Y and CbCr, pseduo planer w/ Cb is in MSB */
Adrian Salido-Moreno2b410482011-08-15 10:40:40 -0700148 MDP_YCRCB_H1V1, /* YCrCb interleave */
149 MDP_YCBCR_H1V1, /* YCbCr interleave */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700150 MDP_BGR_565, /* BGR 565 planer */
Adrian Salido-Morenod559ef12012-07-12 20:16:14 -0700151 MDP_BGR_888, /* BGR 888 */
Adrian Salido-Moreno330c0bf2012-08-22 14:15:33 -0700152 MDP_Y_CBCR_H2V2_VENUS,
Pawan Kumar79854382013-02-14 15:27:12 +0530153 MDP_BGRX_8888, /* BGRX 8888 */
Shalabh Jainbea586a2013-08-23 12:30:48 -0700154 MDP_RGBA_8888_TILE, /* RGBA 8888 in tile format */
155 MDP_ARGB_8888_TILE, /* ARGB 8888 in tile format */
156 MDP_ABGR_8888_TILE, /* ABGR 8888 in tile format */
157 MDP_BGRA_8888_TILE, /* BGRA 8888 in tile format */
158 MDP_RGBX_8888_TILE, /* RGBX 8888 in tile format */
159 MDP_XRGB_8888_TILE, /* XRGB 8888 in tile format */
160 MDP_XBGR_8888_TILE, /* XBGR 8888 in tile format */
161 MDP_BGRX_8888_TILE, /* BGRX 8888 in tile format */
Ramkumar Radhakrishnan97180fa2013-08-06 20:50:52 -0700162 MDP_YCBYCR_H2V1, /* YCbYCr interleave */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700163 MDP_IMGTYPE_LIMIT,
kuogee hsieh1ce7e4c2012-01-13 14:05:54 -0800164 MDP_RGB_BORDERFILL, /* border fill pipe */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700165 MDP_FB_FORMAT = MDP_IMGTYPE2_START, /* framebuffer format */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166 MDP_IMGTYPE_LIMIT2 /* Non valid image type after this enum */
Daniel Walkerda6df072010-04-23 16:04:20 -0700167};
168
169enum {
170 PMEM_IMG,
171 FB_IMG,
172};
173
Liyuan Lid9736632011-11-11 13:47:59 -0800174enum {
175 HSIC_HUE = 0,
176 HSIC_SAT,
177 HSIC_INT,
178 HSIC_CON,
179 NUM_HSIC_PARAM,
180};
181
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700182#define MDSS_MDP_ROT_ONLY 0x80
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700183#define MDSS_MDP_RIGHT_MIXER 0x100
Adrian Salido-Moreno6afd7802013-08-05 14:03:25 -0700184#define MDSS_MDP_DUAL_PIPE 0x200
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700185
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700186/* mdp_blit_req flag values */
187#define MDP_ROT_NOP 0
188#define MDP_FLIP_LR 0x1
189#define MDP_FLIP_UD 0x2
190#define MDP_ROT_90 0x4
191#define MDP_ROT_180 (MDP_FLIP_UD|MDP_FLIP_LR)
192#define MDP_ROT_270 (MDP_ROT_90|MDP_FLIP_UD|MDP_FLIP_LR)
193#define MDP_DITHER 0x8
194#define MDP_BLUR 0x10
195#define MDP_BLEND_FG_PREMULT 0x20000
Padmanabhan Komandurudd10bf12012-10-17 20:27:33 +0530196#define MDP_IS_FG 0x40000
Mayank Chopra1d91e092013-12-19 10:46:04 +0530197#define MDP_SOLID_FILL 0x00000020
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198#define MDP_DEINTERLACE 0x80000000
199#define MDP_SHARPENING 0x40000000
200#define MDP_NO_DMA_BARRIER_START 0x20000000
201#define MDP_NO_DMA_BARRIER_END 0x10000000
202#define MDP_NO_BLIT 0x08000000
203#define MDP_BLIT_WITH_DMA_BARRIERS 0x000
204#define MDP_BLIT_WITH_NO_DMA_BARRIERS \
205 (MDP_NO_DMA_BARRIER_START | MDP_NO_DMA_BARRIER_END)
206#define MDP_BLIT_SRC_GEM 0x04000000
207#define MDP_BLIT_DST_GEM 0x02000000
208#define MDP_BLIT_NON_CACHED 0x01000000
209#define MDP_OV_PIPE_SHARE 0x00800000
210#define MDP_DEINTERLACE_ODD 0x00400000
211#define MDP_OV_PLAY_NOWAIT 0x00200000
212#define MDP_SOURCE_ROTATED_90 0x00100000
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700213#define MDP_OVERLAY_PP_CFG_EN 0x00080000
Ajay Singh Parmar4c7ccb32012-02-21 12:56:04 +0530214#define MDP_BACKEND_COMPOSITION 0x00040000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800215#define MDP_BORDERFILL_SUPPORTED 0x00010000
216#define MDP_SECURE_OVERLAY_SESSION 0x00008000
Arun Kumar K.R9ce1fd62013-09-24 11:35:08 -0700217#define MDP_SECURE_DISPLAY_OVERLAY_SESSION 0x00002000
Adrian Salido-Moreno9a8485c2013-02-06 14:08:28 -0800218#define MDP_OV_PIPE_FORCE_DMA 0x00004000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800219#define MDP_MEMORY_ID_TYPE_FB 0x00001000
Sree Sesha Aravind Vadrevu35143132013-03-12 02:32:06 -0700220#define MDP_BWC_EN 0x00000400
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700221#define MDP_DECIMATION_EN 0x00000800
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222#define MDP_TRANSP_NOP 0xffffffff
223#define MDP_ALPHA_NOP 0xff
224
225#define MDP_FB_PAGE_PROTECTION_NONCACHED (0)
226#define MDP_FB_PAGE_PROTECTION_WRITECOMBINE (1)
227#define MDP_FB_PAGE_PROTECTION_WRITETHROUGHCACHE (2)
228#define MDP_FB_PAGE_PROTECTION_WRITEBACKCACHE (3)
229#define MDP_FB_PAGE_PROTECTION_WRITEBACKWACACHE (4)
230/* Sentinel: Don't use! */
231#define MDP_FB_PAGE_PROTECTION_INVALID (5)
232/* Count of the number of MDP_FB_PAGE_PROTECTION_... values. */
233#define MDP_NUM_FB_PAGE_PROTECTION_VALUES (5)
Daniel Walkerda6df072010-04-23 16:04:20 -0700234
235struct mdp_rect {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236 uint32_t x;
237 uint32_t y;
238 uint32_t w;
239 uint32_t h;
Daniel Walkerda6df072010-04-23 16:04:20 -0700240};
241
242struct mdp_img {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700243 uint32_t width;
244 uint32_t height;
245 uint32_t format;
246 uint32_t offset;
Daniel Walkerda6df072010-04-23 16:04:20 -0700247 int memory_id; /* the file descriptor */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700248 uint32_t priv;
Daniel Walkerda6df072010-04-23 16:04:20 -0700249};
250
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251/*
252 * {3x3} + {3} ccs matrix
253 */
254
255#define MDP_CCS_RGB2YUV 0
256#define MDP_CCS_YUV2RGB 1
257
258#define MDP_CCS_SIZE 9
259#define MDP_BV_SIZE 3
260
261struct mdp_ccs {
262 int direction; /* MDP_CCS_RGB2YUV or YUV2RGB */
263 uint16_t ccs[MDP_CCS_SIZE]; /* 3x3 color coefficients */
264 uint16_t bv[MDP_BV_SIZE]; /* 1x3 bias vector */
265};
266
Nagamalleswararao Ganji4b991722011-01-28 13:24:34 -0800267struct mdp_csc {
268 int id;
269 uint32_t csc_mv[9];
270 uint32_t csc_pre_bv[3];
271 uint32_t csc_post_bv[3];
272 uint32_t csc_pre_lv[6];
273 uint32_t csc_post_lv[6];
274};
275
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700276/* The version of the mdp_blit_req structure so that
277 * user applications can selectively decide which functionality
278 * to include
279 */
280
281#define MDP_BLIT_REQ_VERSION 2
282
Shivaraj Shetty1bbb3832013-10-22 18:43:17 +0530283struct color {
284 uint32_t r;
285 uint32_t g;
286 uint32_t b;
287 uint32_t alpha;
288};
289
Daniel Walkerda6df072010-04-23 16:04:20 -0700290struct mdp_blit_req {
291 struct mdp_img src;
292 struct mdp_img dst;
293 struct mdp_rect src_rect;
294 struct mdp_rect dst_rect;
Shivaraj Shetty1bbb3832013-10-22 18:43:17 +0530295 struct color const_color;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700296 uint32_t alpha;
297 uint32_t transp_mask;
298 uint32_t flags;
299 int sharpening_strength; /* -127 <--> 127, default 64 */
Daniel Walkerda6df072010-04-23 16:04:20 -0700300};
301
302struct mdp_blit_req_list {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700303 uint32_t count;
Daniel Walkerda6df072010-04-23 16:04:20 -0700304 struct mdp_blit_req req[];
305};
306
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700307#define MSMFB_DATA_VERSION 2
308
309struct msmfb_data {
310 uint32_t offset;
311 int memory_id;
312 int id;
313 uint32_t flags;
314 uint32_t priv;
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800315 uint32_t iova;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700316};
317
318#define MSMFB_NEW_REQUEST -1
319
320struct msmfb_overlay_data {
321 uint32_t id;
322 struct msmfb_data data;
323 uint32_t version_key;
324 struct msmfb_data plane1_data;
325 struct msmfb_data plane2_data;
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700326 struct msmfb_data dst_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700327};
328
329struct msmfb_img {
330 uint32_t width;
331 uint32_t height;
332 uint32_t format;
333};
334
Vinay Kalia27020d12011-10-14 17:50:29 -0700335#define MSMFB_WRITEBACK_DEQUEUE_BLOCKING 0x1
336struct msmfb_writeback_data {
337 struct msmfb_data buf_info;
338 struct msmfb_img img;
339};
340
Ken Zhang77ce0192012-08-10 11:27:19 -0400341#define MDP_PP_OPS_ENABLE 0x1
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700342#define MDP_PP_OPS_READ 0x2
343#define MDP_PP_OPS_WRITE 0x4
Ken Zhang77ce0192012-08-10 11:27:19 -0400344#define MDP_PP_OPS_DISABLE 0x8
Ken Zhang824758e2012-08-15 11:02:21 -0400345#define MDP_PP_IGC_FLAG_ROM0 0x10
346#define MDP_PP_IGC_FLAG_ROM1 0x20
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700347
Benet Clark477baa02013-10-04 17:21:45 -0700348#define MDP_PP_PA_HUE_ENABLE 0x10
349#define MDP_PP_PA_SAT_ENABLE 0x20
350#define MDP_PP_PA_VAL_ENABLE 0x40
351#define MDP_PP_PA_CONT_ENABLE 0x80
352#define MDP_PP_PA_SIX_ZONE_ENABLE 0x100
353#define MDP_PP_PA_SKIN_ENABLE 0x200
354#define MDP_PP_PA_SKY_ENABLE 0x400
355#define MDP_PP_PA_FOL_ENABLE 0x800
356#define MDP_PP_PA_HUE_MASK 0x1000
357#define MDP_PP_PA_SAT_MASK 0x2000
358#define MDP_PP_PA_VAL_MASK 0x4000
359#define MDP_PP_PA_CONT_MASK 0x8000
360#define MDP_PP_PA_SIX_ZONE_HUE_MASK 0x10000
361#define MDP_PP_PA_SIX_ZONE_SAT_MASK 0x20000
362#define MDP_PP_PA_SIX_ZONE_VAL_MASK 0x40000
363#define MDP_PP_PA_MEM_COL_SKIN_MASK 0x80000
364#define MDP_PP_PA_MEM_COL_SKY_MASK 0x100000
365#define MDP_PP_PA_MEM_COL_FOL_MASK 0x200000
366#define MDP_PP_PA_MEM_PROTECT_EN 0x400000
367#define MDP_PP_PA_SAT_ZERO_EXP_EN 0x800000
368
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700369#define MDSS_PP_DSPP_CFG 0x000
370#define MDSS_PP_SSPP_CFG 0x100
371#define MDSS_PP_LM_CFG 0x200
372#define MDSS_PP_WB_CFG 0x300
Ping Li8231ae42013-01-09 20:39:25 -0500373
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700374#define MDSS_PP_ARG_MASK 0x3C00
375#define MDSS_PP_ARG_NUM 4
Carl Vanderlip793aa582013-03-18 10:18:47 -0700376#define MDSS_PP_ARG_SHIFT 10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700377#define MDSS_PP_LOCATION_MASK 0x0300
378#define MDSS_PP_LOGICAL_MASK 0x00FF
Ping Li8231ae42013-01-09 20:39:25 -0500379
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700380#define MDSS_PP_ADD_ARG(var, arg) ((var) | (0x1 << (MDSS_PP_ARG_SHIFT + (arg))))
381#define PP_ARG(x, var) ((var) & (0x1 << (MDSS_PP_ARG_SHIFT + (x))))
Ping Li8231ae42013-01-09 20:39:25 -0500382#define PP_LOCAT(var) ((var) & MDSS_PP_LOCATION_MASK)
383#define PP_BLOCK(var) ((var) & MDSS_PP_LOGICAL_MASK)
384
385
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700386struct mdp_qseed_cfg {
387 uint32_t table_num;
388 uint32_t ops;
389 uint32_t len;
390 uint32_t *data;
391};
392
Ping Li87cca832013-01-30 18:27:52 -0500393struct mdp_sharp_cfg {
394 uint32_t flags;
395 uint32_t strength;
396 uint32_t edge_thr;
397 uint32_t smooth_thr;
398 uint32_t noise_thr;
399};
400
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700401struct mdp_qseed_cfg_data {
402 uint32_t block;
403 struct mdp_qseed_cfg qseed_data;
404};
405
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800406#define MDP_OVERLAY_PP_CSC_CFG 0x1
407#define MDP_OVERLAY_PP_QSEED_CFG 0x2
408#define MDP_OVERLAY_PP_PA_CFG 0x4
409#define MDP_OVERLAY_PP_IGC_CFG 0x8
Ping Li87cca832013-01-30 18:27:52 -0500410#define MDP_OVERLAY_PP_SHARP_CFG 0x10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700411#define MDP_OVERLAY_PP_HIST_CFG 0x20
Carl Vanderlip57027132013-03-18 13:53:16 -0700412#define MDP_OVERLAY_PP_HIST_LUT_CFG 0x40
Benet Clark477baa02013-10-04 17:21:45 -0700413#define MDP_OVERLAY_PP_PA_V2_CFG 0x80
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700414
415#define MDP_CSC_FLAG_ENABLE 0x1
416#define MDP_CSC_FLAG_YUV_IN 0x2
417#define MDP_CSC_FLAG_YUV_OUT 0x4
418
419struct mdp_csc_cfg {
420 /* flags for enable CSC, toggling RGB,YUV input/output */
421 uint32_t flags;
422 uint32_t csc_mv[9];
423 uint32_t csc_pre_bv[3];
424 uint32_t csc_post_bv[3];
425 uint32_t csc_pre_lv[6];
426 uint32_t csc_post_lv[6];
427};
428
429struct mdp_csc_cfg_data {
430 uint32_t block;
431 struct mdp_csc_cfg csc_data;
432};
433
Ping Li58229242012-11-30 14:05:43 -0500434struct mdp_pa_cfg {
435 uint32_t flags;
436 uint32_t hue_adj;
437 uint32_t sat_adj;
438 uint32_t val_adj;
439 uint32_t cont_adj;
440};
441
Benet Clark477baa02013-10-04 17:21:45 -0700442struct mdp_pa_mem_col_cfg {
443 uint32_t color_adjust_p0;
444 uint32_t color_adjust_p1;
445 uint32_t hue_region;
446 uint32_t sat_region;
447 uint32_t val_region;
448};
449
Benet Clark93577da2013-11-19 17:17:01 -0800450#define MDP_SIX_ZONE_LUT_SIZE 384
Carl Vanderlip4ac3a132013-11-19 16:52:52 -0800451
Benet Clark477baa02013-10-04 17:21:45 -0700452struct mdp_pa_v2_data {
453 /* Mask bits for PA features */
454 uint32_t flags;
455 uint32_t global_hue_adj;
456 uint32_t global_sat_adj;
457 uint32_t global_val_adj;
458 uint32_t global_cont_adj;
459 struct mdp_pa_mem_col_cfg skin_cfg;
460 struct mdp_pa_mem_col_cfg sky_cfg;
461 struct mdp_pa_mem_col_cfg fol_cfg;
Benet Clark66955112013-12-04 12:52:22 -0800462 uint32_t six_zone_len;
463 uint32_t six_zone_thresh;
464 uint32_t *six_zone_curve_p0;
465 uint32_t *six_zone_curve_p1;
Benet Clark477baa02013-10-04 17:21:45 -0700466};
467
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800468struct mdp_igc_lut_data {
469 uint32_t block;
470 uint32_t len, ops;
471 uint32_t *c0_c1_data;
472 uint32_t *c2_data;
473};
474
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700475struct mdp_histogram_cfg {
476 uint32_t ops;
477 uint32_t block;
478 uint8_t frame_cnt;
479 uint8_t bit_mask;
480 uint16_t num_bins;
481};
482
Carl Vanderlip57027132013-03-18 13:53:16 -0700483struct mdp_hist_lut_data {
484 uint32_t block;
485 uint32_t ops;
486 uint32_t len;
487 uint32_t *data;
488};
489
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700490struct mdp_overlay_pp_params {
491 uint32_t config_ops;
492 struct mdp_csc_cfg csc_cfg;
493 struct mdp_qseed_cfg qseed_cfg[2];
Ping Li58229242012-11-30 14:05:43 -0500494 struct mdp_pa_cfg pa_cfg;
Benet Clark477baa02013-10-04 17:21:45 -0700495 struct mdp_pa_v2_data pa_v2_cfg;
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800496 struct mdp_igc_lut_data igc_cfg;
Ping Li87cca832013-01-30 18:27:52 -0500497 struct mdp_sharp_cfg sharp_cfg;
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700498 struct mdp_histogram_cfg hist_cfg;
Carl Vanderlip57027132013-03-18 13:53:16 -0700499 struct mdp_hist_lut_data hist_lut_cfg;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700500};
501
Mayank Chopra29c4ee52013-07-24 12:31:01 +0530502/**
503 * enum mdss_mdp_blend_op - Different blend operations set by userspace
504 *
505 * @BLEND_OP_NOT_DEFINED: No blend operation defined for the layer.
506 * @BLEND_OP_OPAQUE: Apply a constant blend operation. The layer
507 * would appear opaque in case fg plane alpha is
508 * 0xff.
509 * @BLEND_OP_PREMULTIPLIED: Apply source over blend rule. Layer already has
510 * alpha pre-multiplication done. If fg plane alpha
511 * is less than 0xff, apply modulation as well. This
512 * operation is intended on layers having alpha
513 * channel.
514 * @BLEND_OP_COVERAGE: Apply source over blend rule. Layer is not alpha
515 * pre-multiplied. Apply pre-multiplication. If fg
516 * plane alpha is less than 0xff, apply modulation as
517 * well.
518 * @BLEND_OP_MAX: Used to track maximum blend operation possible by
519 * mdp.
520 */
521enum mdss_mdp_blend_op {
522 BLEND_OP_NOT_DEFINED = 0,
523 BLEND_OP_OPAQUE,
524 BLEND_OP_PREMULTIPLIED,
525 BLEND_OP_COVERAGE,
526 BLEND_OP_MAX,
527};
528
Sree Sesha Aravind Vadrevu494961d2013-10-03 12:51:03 -0700529#define MAX_PLANES 4
530struct mdp_scale_data {
531 uint8_t enable_pxl_ext;
532
533 int init_phase_x[MAX_PLANES];
534 int phase_step_x[MAX_PLANES];
535 int init_phase_y[MAX_PLANES];
536 int phase_step_y[MAX_PLANES];
537
538 int num_ext_pxls_left[MAX_PLANES];
539 int num_ext_pxls_right[MAX_PLANES];
540 int num_ext_pxls_top[MAX_PLANES];
541 int num_ext_pxls_btm[MAX_PLANES];
542
543 int left_ftch[MAX_PLANES];
544 int left_rpt[MAX_PLANES];
545 int right_ftch[MAX_PLANES];
546 int right_rpt[MAX_PLANES];
547
548 int top_rpt[MAX_PLANES];
549 int btm_rpt[MAX_PLANES];
550 int top_ftch[MAX_PLANES];
551 int btm_ftch[MAX_PLANES];
552
553 uint32_t roi_w[MAX_PLANES];
554};
555
Adrian Salido-Morenof8da3922013-07-03 15:19:25 -0700556/**
557 * struct mdp_overlay - overlay surface structure
558 * @src: Source image information (width, height, format).
559 * @src_rect: Source crop rectangle, portion of image that will be fetched.
560 * This should always be within boundaries of source image.
561 * @dst_rect: Destination rectangle, the position and size of image on screen.
562 * This should always be within panel boundaries.
563 * @z_order: Blending stage to occupy in display, if multiple layers are
564 * present, highest z_order usually means the top most visible
565 * layer. The range acceptable is from 0-3 to support blending
566 * up to 4 layers.
567 * @is_fg: This flag is used to disable blending of any layers with z_order
568 * less than this overlay. It means that any layers with z_order
569 * less than this layer will not be blended and will be replaced
570 * by the background border color.
571 * @alpha: Used to set plane opacity. The range can be from 0-255, where
572 * 0 means completely transparent and 255 means fully opaque.
573 * @transp_mask: Color used as color key for transparency. Any pixel in fetched
574 * image matching this color will be transparent when blending.
575 * The color should be in same format as the source image format.
576 * @flags: This is used to customize operation of overlay. See MDP flags
577 * for more information.
578 * @user_data: DEPRECATED* Used to store user application specific information.
Adrian Salido-Morenoe21074d2013-07-03 15:41:33 -0700579 * @bg_color: Solid color used to fill the overlay surface when no source
580 * buffer is provided.
Adrian Salido-Morenof8da3922013-07-03 15:19:25 -0700581 * @horz_deci: Horizontal decimation value, this indicates the amount of pixels
582 * dropped for each pixel that is fetched from a line. The value
583 * given should be power of two of decimation amount.
584 * 0: no decimation
585 * 1: decimate by 2 (drop 1 pixel for each pixel fetched)
586 * 2: decimate by 4 (drop 3 pixels for each pixel fetched)
587 * 3: decimate by 8 (drop 7 pixels for each pixel fetched)
588 * 4: decimate by 16 (drop 15 pixels for each pixel fetched)
589 * @vert_deci: Vertical decimation value, this indicates the amount of lines
590 * dropped for each line that is fetched from overlay. The value
591 * given should be power of two of decimation amount.
592 * 0: no decimation
593 * 1: decimation by 2 (drop 1 line for each line fetched)
594 * 2: decimation by 4 (drop 3 lines for each line fetched)
595 * 3: decimation by 8 (drop 7 lines for each line fetched)
596 * 4: decimation by 16 (drop 15 lines for each line fetched)
597 * @overlay_pp_cfg: Overlay post processing configuration, for more information
598 * see struct mdp_overlay_pp_params.
599 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700600struct mdp_overlay {
601 struct msmfb_img src;
602 struct mdp_rect src_rect;
603 struct mdp_rect dst_rect;
604 uint32_t z_order; /* stage number */
605 uint32_t is_fg; /* control alpha & transp */
606 uint32_t alpha;
Mayank Chopra29c4ee52013-07-24 12:31:01 +0530607 uint32_t blend_op;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700608 uint32_t transp_mask;
609 uint32_t flags;
610 uint32_t id;
Adrian Salido-Morenoe21074d2013-07-03 15:41:33 -0700611 uint32_t user_data[6];
612 uint32_t bg_color;
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700613 uint8_t horz_deci;
614 uint8_t vert_deci;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700615 struct mdp_overlay_pp_params overlay_pp_cfg;
Sree Sesha Aravind Vadrevu494961d2013-10-03 12:51:03 -0700616 struct mdp_scale_data scale;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617};
618
619struct msmfb_overlay_3d {
620 uint32_t is_3d;
621 uint32_t width;
622 uint32_t height;
623};
624
625
626struct msmfb_overlay_blt {
627 uint32_t enable;
628 uint32_t offset;
629 uint32_t width;
630 uint32_t height;
631 uint32_t bpp;
632};
633
634struct mdp_histogram {
635 uint32_t frame_cnt;
636 uint32_t bin_cnt;
637 uint32_t *r;
638 uint32_t *g;
639 uint32_t *b;
640};
641
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530642#define MISR_CRC_BATCH_SIZE 32
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700643enum {
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530644 DISPLAY_MISR_EDP = 0,
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700645 DISPLAY_MISR_DSI0,
646 DISPLAY_MISR_DSI1,
647 DISPLAY_MISR_HDMI,
648 DISPLAY_MISR_LCDC,
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530649 DISPLAY_MISR_MDP,
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700650 DISPLAY_MISR_ATV,
651 DISPLAY_MISR_DSI_CMD,
652 DISPLAY_MISR_MAX
653};
654
655enum {
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530656 MISR_OP_NONE = 0,
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700657 MISR_OP_SFM,
658 MISR_OP_MFM,
659 MISR_OP_BM,
660 MISR_OP_MAX
661};
662
663struct mdp_misr {
664 uint32_t block_id;
665 uint32_t frame_count;
666 uint32_t crc_op_mode;
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530667 uint32_t crc_value[MISR_CRC_BATCH_SIZE];
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700668};
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800669
670/*
671
Ken Zhang6a431632012-08-08 16:46:22 -0400672 mdp_block_type defines the identifiers for pipes in MDP 4.3 and up
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800673
674 MDP_BLOCK_RESERVED is provided for backward compatibility and is
675 deprecated. It corresponds to DMA_P. So MDP_BLOCK_DMA_P should be used
676 instead.
677
Ken Zhang6a431632012-08-08 16:46:22 -0400678 MDP_LOGICAL_BLOCK_DISP_0 identifies the display pipe which fb0 uses,
679 same for others.
680
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800681*/
682
683enum {
684 MDP_BLOCK_RESERVED = 0,
685 MDP_BLOCK_OVERLAY_0,
686 MDP_BLOCK_OVERLAY_1,
687 MDP_BLOCK_VG_1,
688 MDP_BLOCK_VG_2,
689 MDP_BLOCK_RGB_1,
690 MDP_BLOCK_RGB_2,
691 MDP_BLOCK_DMA_P,
692 MDP_BLOCK_DMA_S,
693 MDP_BLOCK_DMA_E,
Pravin Tamkhaneb18c9e22012-04-13 18:29:34 -0700694 MDP_BLOCK_OVERLAY_2,
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700695 MDP_LOGICAL_BLOCK_DISP_0 = 0x10,
Ken Zhang6a431632012-08-08 16:46:22 -0400696 MDP_LOGICAL_BLOCK_DISP_1,
697 MDP_LOGICAL_BLOCK_DISP_2,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800698 MDP_BLOCK_MAX,
699};
700
Carl Vanderlipba093a22011-11-22 13:59:59 -0800701/*
702 * mdp_histogram_start_req is used to provide the parameters for
703 * histogram start request
704 */
705
706struct mdp_histogram_start_req {
707 uint32_t block;
708 uint8_t frame_cnt;
709 uint8_t bit_mask;
Carl Vanderlip16316322012-10-08 16:47:34 -0700710 uint16_t num_bins;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800711};
712
713/*
714 * mdp_histogram_data is used to return the histogram data, once
715 * the histogram is done/stopped/cance
716 */
717
718struct mdp_histogram_data {
719 uint32_t block;
Ken Zhang0f523bd2012-08-23 11:14:03 -0400720 uint32_t bin_cnt;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800721 uint32_t *c0;
722 uint32_t *c1;
723 uint32_t *c2;
Carl Vanderlip7b8b6402012-03-01 10:58:03 -0800724 uint32_t *extra_info;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800725};
726
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800727struct mdp_pcc_coeff {
728 uint32_t c, r, g, b, rr, gg, bb, rg, gb, rb, rgb_0, rgb_1;
729};
730
731struct mdp_pcc_cfg_data {
732 uint32_t block;
733 uint32_t ops;
734 struct mdp_pcc_coeff r, g, b;
735};
736
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400737#define MDP_GAMUT_TABLE_NUM 8
738
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800739enum {
740 mdp_lut_igc,
741 mdp_lut_pgc,
742 mdp_lut_hist,
743 mdp_lut_max,
744};
745
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800746struct mdp_ar_gc_lut_data {
747 uint32_t x_start;
748 uint32_t slope;
749 uint32_t offset;
750};
751
752struct mdp_pgc_lut_data {
753 uint32_t block;
754 uint32_t flags;
755 uint8_t num_r_stages;
756 uint8_t num_g_stages;
757 uint8_t num_b_stages;
758 struct mdp_ar_gc_lut_data *r_data;
759 struct mdp_ar_gc_lut_data *g_data;
760 struct mdp_ar_gc_lut_data *b_data;
761};
762
763
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800764struct mdp_lut_cfg_data {
765 uint32_t lut_type;
766 union {
767 struct mdp_igc_lut_data igc_lut_data;
768 struct mdp_pgc_lut_data pgc_lut_data;
769 struct mdp_hist_lut_data hist_lut_data;
770 } data;
771};
772
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700773struct mdp_bl_scale_data {
774 uint32_t min_lvl;
775 uint32_t scale;
776};
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700777
Ken Zhang77ce0192012-08-10 11:27:19 -0400778struct mdp_pa_cfg_data {
779 uint32_t block;
Ping Li58229242012-11-30 14:05:43 -0500780 struct mdp_pa_cfg pa_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400781};
782
Benet Clark477baa02013-10-04 17:21:45 -0700783struct mdp_pa_v2_cfg_data {
784 uint32_t block;
785 struct mdp_pa_v2_data pa_v2_data;
786};
787
Ken Zhang7fb85772012-08-18 14:51:33 -0400788struct mdp_dither_cfg_data {
789 uint32_t block;
790 uint32_t flags;
791 uint32_t g_y_depth;
792 uint32_t r_cr_depth;
793 uint32_t b_cb_depth;
794};
795
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400796struct mdp_gamut_cfg_data {
797 uint32_t block;
798 uint32_t flags;
799 uint32_t gamut_first;
800 uint32_t tbl_size[MDP_GAMUT_TABLE_NUM];
801 uint16_t *r_tbl[MDP_GAMUT_TABLE_NUM];
802 uint16_t *g_tbl[MDP_GAMUT_TABLE_NUM];
803 uint16_t *b_tbl[MDP_GAMUT_TABLE_NUM];
804};
805
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700806struct mdp_calib_config_data {
807 uint32_t ops;
808 uint32_t addr;
809 uint32_t data;
810};
811
Arpita Banerjee676eea22013-06-04 19:43:24 -0700812struct mdp_calib_config_buffer {
813 uint32_t ops;
814 uint32_t size;
815 uint32_t *buffer;
816};
817
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700818struct mdp_calib_dcm_state {
819 uint32_t ops;
820 uint32_t dcm_state;
821};
822
823enum {
824 DCM_UNINIT,
825 DCM_UNBLANK,
826 DCM_ENTER,
827 DCM_EXIT,
828 DCM_BLANK,
Dhaval Patel39090532013-12-04 12:11:32 -0800829 DTM_ENTER,
830 DTM_EXIT,
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700831};
832
Carl Vanderlip45e042b2013-12-11 13:27:00 -0800833#define MDSS_PP_SPLIT_LEFT_ONLY 0x10000000
834#define MDSS_PP_SPLIT_RIGHT_ONLY 0x20000000
835#define MDSS_PP_SPLIT_MASK 0x30000000
836
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700837#define MDSS_MAX_BL_BRIGHTNESS 255
Benet Clarkc5982d52013-11-08 16:05:58 -0800838#define AD_BL_LIN_LEN 256
Ping Lid69888a2014-01-22 16:55:35 -0800839#define AD_BL_ATT_LUT_LEN 33
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700840
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700841#define MDSS_AD_MODE_AUTO_BL 0x0
842#define MDSS_AD_MODE_AUTO_STR 0x1
843#define MDSS_AD_MODE_TARG_STR 0x3
844#define MDSS_AD_MODE_MAN_STR 0x7
Carl Vanderlip819c5092013-05-19 12:08:33 -0700845#define MDSS_AD_MODE_CALIB 0xF
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700846
847#define MDP_PP_AD_INIT 0x10
848#define MDP_PP_AD_CFG 0x20
849
850struct mdss_ad_init {
851 uint32_t asym_lut[33];
852 uint32_t color_corr_lut[33];
853 uint8_t i_control[2];
854 uint16_t black_lvl;
855 uint16_t white_lvl;
856 uint8_t var;
857 uint8_t limit_ampl;
858 uint8_t i_dither;
859 uint8_t slope_max;
860 uint8_t slope_min;
861 uint8_t dither_ctl;
862 uint8_t format;
863 uint8_t auto_size;
864 uint16_t frame_w;
865 uint16_t frame_h;
866 uint8_t logo_v;
867 uint8_t logo_h;
Ping Lid69888a2014-01-22 16:55:35 -0800868 uint32_t alpha;
869 uint32_t alpha_base;
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700870 uint32_t bl_lin_len;
Ping Lid69888a2014-01-22 16:55:35 -0800871 uint32_t bl_att_len;
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700872 uint32_t *bl_lin;
873 uint32_t *bl_lin_inv;
Ping Lid69888a2014-01-22 16:55:35 -0800874 uint32_t *bl_att_lut;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700875};
876
Carl Vanderlip5e81ced2013-05-23 20:02:14 -0700877#define MDSS_AD_BL_CTRL_MODE_EN 1
878#define MDSS_AD_BL_CTRL_MODE_DIS 0
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700879struct mdss_ad_cfg {
880 uint32_t mode;
881 uint32_t al_calib_lut[33];
882 uint16_t backlight_min;
883 uint16_t backlight_max;
884 uint16_t backlight_scale;
885 uint16_t amb_light_min;
886 uint16_t filter[2];
887 uint16_t calib[4];
888 uint8_t strength_limit;
889 uint8_t t_filter_recursion;
Carl Vanderlip956360e2013-04-04 20:57:17 -0700890 uint16_t stab_itr;
Carl Vanderlip5e81ced2013-05-23 20:02:14 -0700891 uint32_t bl_ctrl_mode;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700892};
893
894/* ops uses standard MDP_PP_* flags */
895struct mdss_ad_init_cfg {
896 uint32_t ops;
897 union {
898 struct mdss_ad_init init;
899 struct mdss_ad_cfg cfg;
900 } params;
901};
902
903/* mode uses MDSS_AD_MODE_* flags */
904struct mdss_ad_input {
905 uint32_t mode;
906 union {
907 uint32_t amb_light;
908 uint32_t strength;
Carl Vanderlip819c5092013-05-19 12:08:33 -0700909 uint32_t calib_bl;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700910 } in;
Carl Vanderlip16e79532013-04-02 11:12:16 -0700911 uint32_t output;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700912};
913
Carl Vanderlipa088b7c2013-05-17 13:52:53 -0700914#define MDSS_CALIB_MODE_BL 0x1
Carl Vanderlip95a07e12013-05-17 13:51:38 -0700915struct mdss_calib_cfg {
916 uint32_t ops;
917 uint32_t calib_mask;
918};
919
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800920enum {
921 mdp_op_pcc_cfg,
922 mdp_op_csc_cfg,
923 mdp_op_lut_cfg,
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700924 mdp_op_qseed_cfg,
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700925 mdp_bl_scale_cfg,
Ken Zhang77ce0192012-08-10 11:27:19 -0400926 mdp_op_pa_cfg,
Benet Clark477baa02013-10-04 17:21:45 -0700927 mdp_op_pa_v2_cfg,
Ken Zhang7fb85772012-08-18 14:51:33 -0400928 mdp_op_dither_cfg,
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400929 mdp_op_gamut_cfg,
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700930 mdp_op_calib_cfg,
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700931 mdp_op_ad_cfg,
932 mdp_op_ad_input,
Carl Vanderlip95a07e12013-05-17 13:51:38 -0700933 mdp_op_calib_mode,
Arpita Banerjee676eea22013-06-04 19:43:24 -0700934 mdp_op_calib_buffer,
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700935 mdp_op_calib_dcm_state,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800936 mdp_op_max,
937};
938
Pawan Kumar9807ea12013-02-14 18:12:02 +0530939enum {
940 WB_FORMAT_NV12,
941 WB_FORMAT_RGB_565,
942 WB_FORMAT_RGB_888,
943 WB_FORMAT_xRGB_8888,
944 WB_FORMAT_ARGB_8888,
Pawan Kumaree811932013-07-09 15:45:01 +0530945 WB_FORMAT_BGRA_8888,
946 WB_FORMAT_BGRX_8888,
Pawan Kumar9807ea12013-02-14 18:12:02 +0530947 WB_FORMAT_ARGB_8888_INPUT_ALPHA /* Need to support */
948};
949
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800950struct msmfb_mdp_pp {
951 uint32_t op;
952 union {
953 struct mdp_pcc_cfg_data pcc_cfg_data;
954 struct mdp_csc_cfg_data csc_cfg_data;
955 struct mdp_lut_cfg_data lut_cfg_data;
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700956 struct mdp_qseed_cfg_data qseed_cfg_data;
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700957 struct mdp_bl_scale_data bl_scale_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400958 struct mdp_pa_cfg_data pa_cfg_data;
Benet Clark477baa02013-10-04 17:21:45 -0700959 struct mdp_pa_v2_cfg_data pa_v2_cfg_data;
Ken Zhang7fb85772012-08-18 14:51:33 -0400960 struct mdp_dither_cfg_data dither_cfg_data;
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400961 struct mdp_gamut_cfg_data gamut_cfg_data;
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700962 struct mdp_calib_config_data calib_cfg;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700963 struct mdss_ad_init_cfg ad_init_cfg;
Carl Vanderlip95a07e12013-05-17 13:51:38 -0700964 struct mdss_calib_cfg mdss_calib_cfg;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700965 struct mdss_ad_input ad_input;
Arpita Banerjee676eea22013-06-04 19:43:24 -0700966 struct mdp_calib_config_buffer calib_buffer;
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700967 struct mdp_calib_dcm_state calib_dcm;
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800968 } data;
969};
970
Manoj Raoa8e39d92013-02-16 08:47:21 -0800971#define FB_METADATA_VIDEO_INFO_CODE_SUPPORT 1
Ken Zhang5cf85c02012-08-23 19:32:52 -0700972enum {
973 metadata_op_none,
974 metadata_op_base_blend,
Ken Zhang420dd202013-01-08 14:28:20 -0500975 metadata_op_frame_rate,
Manoj Raoa8e39d92013-02-16 08:47:21 -0800976 metadata_op_vic,
Pawan Kumar9807ea12013-02-14 18:12:02 +0530977 metadata_op_wb_format,
Tatenda Chipeperekwa5dc8c482013-10-25 17:44:37 -0700978 metadata_op_wb_secure,
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800979 metadata_op_get_caps,
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700980 metadata_op_crc,
Ken Zhang5cf85c02012-08-23 19:32:52 -0700981 metadata_op_max
982};
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800983
Ken Zhang5cf85c02012-08-23 19:32:52 -0700984struct mdp_blend_cfg {
985 uint32_t is_premultiplied;
986};
987
Pawan Kumar9807ea12013-02-14 18:12:02 +0530988struct mdp_mixer_cfg {
989 uint32_t writeback_format;
990 uint32_t alpha;
991};
992
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800993struct mdss_hw_caps {
994 uint32_t mdp_rev;
995 uint8_t rgb_pipes;
996 uint8_t vig_pipes;
997 uint8_t dma_pipes;
Mayank Choprafc77ef12013-11-20 19:31:14 +0530998 uint8_t max_smp_cnt;
999 uint8_t smp_per_pipe;
Sree Sesha Aravind Vadrevu10c4d772013-03-28 13:11:12 -07001000 uint32_t features;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -08001001};
1002
Ken Zhang5cf85c02012-08-23 19:32:52 -07001003struct msmfb_metadata {
1004 uint32_t op;
1005 uint32_t flags;
1006 union {
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -07001007 struct mdp_misr misr_request;
Ken Zhang5cf85c02012-08-23 19:32:52 -07001008 struct mdp_blend_cfg blend_cfg;
Pawan Kumar9807ea12013-02-14 18:12:02 +05301009 struct mdp_mixer_cfg mixer_cfg;
Ken Zhang420dd202013-01-08 14:28:20 -05001010 uint32_t panel_frame_rate;
Manoj Raoa8e39d92013-02-16 08:47:21 -08001011 uint32_t video_info_code;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -08001012 struct mdss_hw_caps caps;
Tatenda Chipeperekwa5dc8c482013-10-25 17:44:37 -07001013 uint8_t secure_en;
Ken Zhang5cf85c02012-08-23 19:32:52 -07001014 } data;
1015};
Ken Zhang5295d802012-11-07 18:33:16 -05001016
Adrian Salido-Moreno1a74a492013-05-11 21:24:43 -07001017#define MDP_MAX_FENCE_FD 32
Ken Zhang5295d802012-11-07 18:33:16 -05001018#define MDP_BUF_SYNC_FLAG_WAIT 1
Adrian Salido-Moreno1017e942014-01-10 15:39:49 -08001019#define MDP_BUF_SYNC_FLAG_RETIRE_FENCE 0x10
Ken Zhang5295d802012-11-07 18:33:16 -05001020
1021struct mdp_buf_sync {
1022 uint32_t flags;
1023 uint32_t acq_fen_fd_cnt;
Jayant Shekharf3996992013-08-22 14:28:10 +05301024 uint32_t session_id;
Ken Zhang5295d802012-11-07 18:33:16 -05001025 int *acq_fen_fd;
1026 int *rel_fen_fd;
Adrian Salido-Moreno1017e942014-01-10 15:39:49 -08001027 int *retire_fen_fd;
Ken Zhang5295d802012-11-07 18:33:16 -05001028};
1029
Terence Hampson3e636aa2013-05-08 19:01:51 -04001030struct mdp_async_blit_req_list {
1031 struct mdp_buf_sync sync;
1032 uint32_t count;
1033 struct mdp_blit_req req[];
1034};
1035
Ken Zhang4e83b932012-12-02 21:15:47 -05001036#define MDP_DISPLAY_COMMIT_OVERLAY 1
1037
1038struct mdp_display_commit {
1039 uint32_t flags;
1040 uint32_t wait_for_finish;
1041 struct fb_var_screeninfo var;
Jeykumar Sankaranb826f332013-09-07 00:58:43 -07001042 struct mdp_rect roi;
Ken Zhang4e83b932012-12-02 21:15:47 -05001043};
1044
Adrian Salido-Moreno6b155092014-01-07 17:29:20 -08001045/**
1046* struct mdp_overlay_list - argument for ioctl MSMFB_OVERLAY_PREPARE
1047* @num_overlays: Number of overlay layers as part of the frame.
1048* @overlay_list: Pointer to a list of overlay structures identifying
1049* the layers as part of the frame
1050* @flags: Flags can be used to extend behavior.
1051* @processed_overlays: Output parameter indicating how many pipes were
1052* successful. If there are no errors this number should
1053* match num_overlays. Otherwise it will indicate the last
1054* successful index for overlay that couldn't be set.
1055*/
1056struct mdp_overlay_list {
1057 uint32_t num_overlays;
1058 struct mdp_overlay **overlay_list;
1059 uint32_t flags;
1060 uint32_t processed_overlays;
1061};
1062
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001063struct mdp_page_protection {
1064 uint32_t page_protection;
1065};
1066
kuogee hsieh405dc302011-07-21 15:06:59 -07001067
1068struct mdp_mixer_info {
1069 int pndx;
1070 int pnum;
1071 int ptype;
1072 int mixer_num;
1073 int z_order;
1074};
1075
1076#define MAX_PIPE_PER_MIXER 4
1077
1078struct msmfb_mixer_info_req {
1079 int mixer_num;
1080 int cnt;
1081 struct mdp_mixer_info info[MAX_PIPE_PER_MIXER];
1082};
1083
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -07001084enum {
1085 DISPLAY_SUBSYSTEM_ID,
1086 ROTATOR_SUBSYSTEM_ID,
1087};
kuogee hsieh405dc302011-07-21 15:06:59 -07001088
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -08001089enum {
1090 MDP_IOMMU_DOMAIN_CP,
1091 MDP_IOMMU_DOMAIN_NS,
1092};
1093
Deva Ramasubramanian166b0982013-01-25 20:11:41 -08001094enum {
1095 MDP_WRITEBACK_MIRROR_OFF,
1096 MDP_WRITEBACK_MIRROR_ON,
1097 MDP_WRITEBACK_MIRROR_PAUSE,
1098 MDP_WRITEBACK_MIRROR_RESUME,
1099};
1100
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001101#ifdef __KERNEL__
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -08001102int msm_fb_get_iommu_domain(struct fb_info *info, int domain);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001103/* get the framebuffer physical address information */
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -07001104int get_fb_phys_info(unsigned long *start, unsigned long *len, int fb_num,
1105 int subsys_id);
Vinay Kalia27020d12011-10-14 17:50:29 -07001106struct fb_info *msm_fb_get_writeback_fb(void);
1107int msm_fb_writeback_init(struct fb_info *info);
Vinay Kaliae1ba2702011-12-21 16:24:52 -08001108int msm_fb_writeback_start(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -07001109int msm_fb_writeback_queue_buffer(struct fb_info *info,
1110 struct msmfb_data *data);
1111int msm_fb_writeback_dequeue_buffer(struct fb_info *info,
1112 struct msmfb_data *data);
Vinay Kaliae1ba2702011-12-21 16:24:52 -08001113int msm_fb_writeback_stop(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -07001114int msm_fb_writeback_terminate(struct fb_info *info);
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -08001115int msm_fb_writeback_set_secure(struct fb_info *info, int enable);
Pawan Kumarce25d142014-01-29 16:47:35 +05301116int msm_fb_writeback_iommu_ref(struct fb_info *info, int enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001117#endif
1118
1119#endif /*_MSM_MDP_H_*/