blob: 9e343c0998b4b68ec5b429e9e07736dcd8746ec2 [file] [log] [blame]
Daniel Vetter0ade6382010-08-24 22:18:41 +02001/* Common header for intel-gtt.ko and i915.ko */
2
3#ifndef _DRM_INTEL_GTT_H
4#define _DRM_INTEL_GTT_H
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00005
6const struct intel_gtt {
7 /* Size of memory reserved for graphics by the BIOS */
8 unsigned int stolen_size;
Daniel Vetter0ade6382010-08-24 22:18:41 +02009 /* Total number of gtt entries. */
10 unsigned int gtt_total_entries;
11 /* Part of the gtt that is mappable by the cpu, for those chips where
12 * this is not the full gtt. */
13 unsigned int gtt_mappable_entries;
Daniel Vetter40807752010-11-06 11:18:58 +010014 /* Whether i915 needs to use the dmar apis or not. */
15 unsigned int needs_dmar : 1;
Chris Wilsonc64f7ba2010-11-23 14:24:24 +000016} *intel_gtt_get(void);
Daniel Vetter19966752010-09-06 20:08:44 +020017
Daniel Vetter40ce6572010-11-05 18:12:18 +010018void intel_gtt_chipset_flush(void);
Daniel Vetter40807752010-11-06 11:18:58 +010019void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg);
20void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries);
21int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
22 struct scatterlist **sg_list, int *num_sg);
23void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
24 unsigned int sg_len,
25 unsigned int pg_start,
26 unsigned int flags);
27void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
28 struct page **pages, unsigned int flags);
Daniel Vetter23ed9922010-11-05 18:04:52 +010029
30/* Special gtt memory types */
31#define AGP_DCACHE_MEMORY 1
32#define AGP_PHYS_MEMORY 2
33
34/* New caching attributes for gen6/sandybridge */
35#define AGP_USER_CACHED_MEMORY_LLC_MLC (AGP_USER_TYPES + 2)
36#define AGP_USER_UNCACHED_MEMORY (AGP_USER_TYPES + 4)
37
38/* flag for GFDT type */
39#define AGP_USER_CACHED_MEMORY_GFDT (1 << 3)
40
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#endif