blob: 39c6677dff5eabeebf9b9dbd391965e9c15dd4b3 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/if_vlan.h>
35#include <linux/ip.h>
36#include <linux/delay.h>
37#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010038#include <linux/dma-mapping.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080039#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040040#include <asm/irq.h>
41
42#include "skge.h"
43
44#define DRV_NAME "skge"
Stephen Hemmingera407a6a2007-02-02 08:22:54 -080045#define DRV_VERSION "1.10"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040046#define PFX DRV_NAME " "
47
48#define DEFAULT_TX_RING_SIZE 128
49#define DEFAULT_RX_RING_SIZE 512
50#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070051#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040052#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070053#define RX_COPY_THRESHOLD 128
54#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040055#define PHY_RETRIES 1000
56#define ETH_JUMBO_MTU 9000
57#define TX_WATCHDOG (5 * HZ)
58#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070059#define BLINK_MS 250
Stephen Hemminger64f6b642006-09-23 21:25:28 -070060#define LINK_HZ (HZ/2)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040061
62MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -080063MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040064MODULE_LICENSE("GPL");
65MODULE_VERSION(DRV_VERSION);
66
67static const u32 default_msg
68 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
69 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
70
71static int debug = -1; /* defaults above */
72module_param(debug, int, 0);
73MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
74
75static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070076 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
77 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
78 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
79 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080080 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070081 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070082 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
83 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
84 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070085 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080086 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040087 { 0 }
88};
89MODULE_DEVICE_TABLE(pci, skge_id_table);
90
91static int skge_up(struct net_device *dev);
92static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080093static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -070094static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080095static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
96static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040097static void genesis_get_stats(struct skge_port *skge, u64 *data);
98static void yukon_get_stats(struct skge_port *skge, u64 *data);
99static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700101static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400102
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700103/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400104static const int txqaddr[] = { Q_XA1, Q_XA2 };
105static const int rxqaddr[] = { Q_R1, Q_R2 };
106static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
107static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700108static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
109static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400110
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400111static int skge_get_regs_len(struct net_device *dev)
112{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700113 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400114}
115
116/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700117 * Returns copy of whole control register region
118 * Note: skip RAM address register because accessing it will
119 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400120 */
121static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
122 void *p)
123{
124 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400126
127 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700128 memset(p, 0, regs->len);
129 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700131 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
132 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400133}
134
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800135/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800136static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400137{
Stephen Hemmingera504e642007-02-02 08:22:53 -0800138 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev != 0)
139 return WAKE_MAGIC | WAKE_PHY;
140 else
141 return 0;
142}
143
144static u32 pci_wake_enabled(struct pci_dev *dev)
145{
146 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
147 u16 value;
148
149 /* If device doesn't support PM Capabilities, but request is to disable
150 * wake events, it's a nop; otherwise fail */
151 if (!pm)
152 return 0;
153
154 pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
155
156 value &= PCI_PM_CAP_PME_MASK;
157 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
158
159 return value != 0;
160}
161
162static void skge_wol_init(struct skge_port *skge)
163{
164 struct skge_hw *hw = skge->hw;
165 int port = skge->port;
166 enum pause_control save_mode;
167 u32 ctrl;
168
169 /* Bring hardware out of reset */
170 skge_write16(hw, B0_CTST, CS_RST_CLR);
171 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
172
173 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
174 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
175
176 /* Force to 10/100 skge_reset will re-enable on resume */
177 save_mode = skge->flow_control;
178 skge->flow_control = FLOW_MODE_SYMMETRIC;
179
180 ctrl = skge->advertising;
181 skge->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
182
183 skge_phy_reset(skge);
184
185 skge->flow_control = save_mode;
186 skge->advertising = ctrl;
187
188 /* Set GMAC to no flow control and auto update for speed/duplex */
189 gma_write16(hw, port, GM_GP_CTRL,
190 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
191 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
192
193 /* Set WOL address */
194 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
195 skge->netdev->dev_addr, ETH_ALEN);
196
197 /* Turn on appropriate WOL control bits */
198 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
199 ctrl = 0;
200 if (skge->wol & WAKE_PHY)
201 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
202 else
203 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
204
205 if (skge->wol & WAKE_MAGIC)
206 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
207 else
208 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
209
210 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
211 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
212
213 /* block receiver */
214 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400215}
216
217static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
218{
219 struct skge_port *skge = netdev_priv(dev);
220
Stephen Hemmingera504e642007-02-02 08:22:53 -0800221 wol->supported = wol_supported(skge->hw);
222 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400223}
224
225static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
226{
227 struct skge_port *skge = netdev_priv(dev);
228 struct skge_hw *hw = skge->hw;
229
Stephen Hemmingera504e642007-02-02 08:22:53 -0800230 if (wol->wolopts & wol_supported(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400231 return -EOPNOTSUPP;
232
Stephen Hemmingera504e642007-02-02 08:22:53 -0800233 skge->wol = wol->wolopts;
234 if (!netif_running(dev))
235 skge_wol_init(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400236 return 0;
237}
238
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800239/* Determine supported/advertised modes based on hardware.
240 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700241 */
242static u32 skge_supported_modes(const struct skge_hw *hw)
243{
244 u32 supported;
245
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700246 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700247 supported = SUPPORTED_10baseT_Half
248 | SUPPORTED_10baseT_Full
249 | SUPPORTED_100baseT_Half
250 | SUPPORTED_100baseT_Full
251 | SUPPORTED_1000baseT_Half
252 | SUPPORTED_1000baseT_Full
253 | SUPPORTED_Autoneg| SUPPORTED_TP;
254
255 if (hw->chip_id == CHIP_ID_GENESIS)
256 supported &= ~(SUPPORTED_10baseT_Half
257 | SUPPORTED_10baseT_Full
258 | SUPPORTED_100baseT_Half
259 | SUPPORTED_100baseT_Full);
260
261 else if (hw->chip_id == CHIP_ID_YUKON)
262 supported &= ~SUPPORTED_1000baseT_Half;
263 } else
Stephen Hemminger4b67be92006-10-05 15:49:51 -0700264 supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
265 | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700266
267 return supported;
268}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400269
270static int skge_get_settings(struct net_device *dev,
271 struct ethtool_cmd *ecmd)
272{
273 struct skge_port *skge = netdev_priv(dev);
274 struct skge_hw *hw = skge->hw;
275
276 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700277 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400278
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700279 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400280 ecmd->port = PORT_TP;
281 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700282 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400283 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400284
285 ecmd->advertising = skge->advertising;
286 ecmd->autoneg = skge->autoneg;
287 ecmd->speed = skge->speed;
288 ecmd->duplex = skge->duplex;
289 return 0;
290}
291
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400292static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
293{
294 struct skge_port *skge = netdev_priv(dev);
295 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700296 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400297
298 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700299 ecmd->advertising = supported;
300 skge->duplex = -1;
301 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400302 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700303 u32 setting;
304
Stephen Hemminger2c668512005-07-22 16:26:07 -0700305 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400306 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700307 if (ecmd->duplex == DUPLEX_FULL)
308 setting = SUPPORTED_1000baseT_Full;
309 else if (ecmd->duplex == DUPLEX_HALF)
310 setting = SUPPORTED_1000baseT_Half;
311 else
312 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400313 break;
314 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700315 if (ecmd->duplex == DUPLEX_FULL)
316 setting = SUPPORTED_100baseT_Full;
317 else if (ecmd->duplex == DUPLEX_HALF)
318 setting = SUPPORTED_100baseT_Half;
319 else
320 return -EINVAL;
321 break;
322
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400323 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700324 if (ecmd->duplex == DUPLEX_FULL)
325 setting = SUPPORTED_10baseT_Full;
326 else if (ecmd->duplex == DUPLEX_HALF)
327 setting = SUPPORTED_10baseT_Half;
328 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400329 return -EINVAL;
330 break;
331 default:
332 return -EINVAL;
333 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700334
335 if ((setting & supported) == 0)
336 return -EINVAL;
337
338 skge->speed = ecmd->speed;
339 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400340 }
341
342 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400343 skge->advertising = ecmd->advertising;
344
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800345 if (netif_running(dev))
346 skge_phy_reset(skge);
347
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400348 return (0);
349}
350
351static void skge_get_drvinfo(struct net_device *dev,
352 struct ethtool_drvinfo *info)
353{
354 struct skge_port *skge = netdev_priv(dev);
355
356 strcpy(info->driver, DRV_NAME);
357 strcpy(info->version, DRV_VERSION);
358 strcpy(info->fw_version, "N/A");
359 strcpy(info->bus_info, pci_name(skge->hw->pdev));
360}
361
362static const struct skge_stat {
363 char name[ETH_GSTRING_LEN];
364 u16 xmac_offset;
365 u16 gma_offset;
366} skge_stats[] = {
367 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
368 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
369
370 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
371 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
372 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
373 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
374 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
375 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
376 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
377 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
378
379 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
380 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
381 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
382 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
383 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
384 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
385
386 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
387 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
388 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
389 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
390 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
391};
392
393static int skge_get_stats_count(struct net_device *dev)
394{
395 return ARRAY_SIZE(skge_stats);
396}
397
398static void skge_get_ethtool_stats(struct net_device *dev,
399 struct ethtool_stats *stats, u64 *data)
400{
401 struct skge_port *skge = netdev_priv(dev);
402
403 if (skge->hw->chip_id == CHIP_ID_GENESIS)
404 genesis_get_stats(skge, data);
405 else
406 yukon_get_stats(skge, data);
407}
408
409/* Use hardware MIB variables for critical path statistics and
410 * transmit feedback not reported at interrupt.
411 * Other errors are accounted for in interrupt handler.
412 */
413static struct net_device_stats *skge_get_stats(struct net_device *dev)
414{
415 struct skge_port *skge = netdev_priv(dev);
416 u64 data[ARRAY_SIZE(skge_stats)];
417
418 if (skge->hw->chip_id == CHIP_ID_GENESIS)
419 genesis_get_stats(skge, data);
420 else
421 yukon_get_stats(skge, data);
422
423 skge->net_stats.tx_bytes = data[0];
424 skge->net_stats.rx_bytes = data[1];
425 skge->net_stats.tx_packets = data[2] + data[4] + data[6];
426 skge->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger4c180fc2006-03-23 11:07:26 -0800427 skge->net_stats.multicast = data[3] + data[5];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400428 skge->net_stats.collisions = data[10];
429 skge->net_stats.tx_aborted_errors = data[12];
430
431 return &skge->net_stats;
432}
433
434static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
435{
436 int i;
437
Stephen Hemminger95566062005-06-27 11:33:02 -0700438 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400439 case ETH_SS_STATS:
440 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
441 memcpy(data + i * ETH_GSTRING_LEN,
442 skge_stats[i].name, ETH_GSTRING_LEN);
443 break;
444 }
445}
446
447static void skge_get_ring_param(struct net_device *dev,
448 struct ethtool_ringparam *p)
449{
450 struct skge_port *skge = netdev_priv(dev);
451
452 p->rx_max_pending = MAX_RX_RING_SIZE;
453 p->tx_max_pending = MAX_TX_RING_SIZE;
454 p->rx_mini_max_pending = 0;
455 p->rx_jumbo_max_pending = 0;
456
457 p->rx_pending = skge->rx_ring.count;
458 p->tx_pending = skge->tx_ring.count;
459 p->rx_mini_pending = 0;
460 p->rx_jumbo_pending = 0;
461}
462
463static int skge_set_ring_param(struct net_device *dev,
464 struct ethtool_ringparam *p)
465{
466 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800467 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400468
469 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700470 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400471 return -EINVAL;
472
473 skge->rx_ring.count = p->rx_pending;
474 skge->tx_ring.count = p->tx_pending;
475
476 if (netif_running(dev)) {
477 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800478 err = skge_up(dev);
479 if (err)
480 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400481 }
482
483 return 0;
484}
485
486static u32 skge_get_msglevel(struct net_device *netdev)
487{
488 struct skge_port *skge = netdev_priv(netdev);
489 return skge->msg_enable;
490}
491
492static void skge_set_msglevel(struct net_device *netdev, u32 value)
493{
494 struct skge_port *skge = netdev_priv(netdev);
495 skge->msg_enable = value;
496}
497
498static int skge_nway_reset(struct net_device *dev)
499{
500 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400501
502 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
503 return -EINVAL;
504
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800505 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400506 return 0;
507}
508
509static int skge_set_sg(struct net_device *dev, u32 data)
510{
511 struct skge_port *skge = netdev_priv(dev);
512 struct skge_hw *hw = skge->hw;
513
514 if (hw->chip_id == CHIP_ID_GENESIS && data)
515 return -EOPNOTSUPP;
516 return ethtool_op_set_sg(dev, data);
517}
518
519static int skge_set_tx_csum(struct net_device *dev, u32 data)
520{
521 struct skge_port *skge = netdev_priv(dev);
522 struct skge_hw *hw = skge->hw;
523
524 if (hw->chip_id == CHIP_ID_GENESIS && data)
525 return -EOPNOTSUPP;
526
527 return ethtool_op_set_tx_csum(dev, data);
528}
529
530static u32 skge_get_rx_csum(struct net_device *dev)
531{
532 struct skge_port *skge = netdev_priv(dev);
533
534 return skge->rx_csum;
535}
536
537/* Only Yukon supports checksum offload. */
538static int skge_set_rx_csum(struct net_device *dev, u32 data)
539{
540 struct skge_port *skge = netdev_priv(dev);
541
542 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
543 return -EOPNOTSUPP;
544
545 skge->rx_csum = data;
546 return 0;
547}
548
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400549static void skge_get_pauseparam(struct net_device *dev,
550 struct ethtool_pauseparam *ecmd)
551{
552 struct skge_port *skge = netdev_priv(dev);
553
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700554 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
555 || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
556 ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400557
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700558 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400559}
560
561static int skge_set_pauseparam(struct net_device *dev,
562 struct ethtool_pauseparam *ecmd)
563{
564 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700565 struct ethtool_pauseparam old;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400566
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700567 skge_get_pauseparam(dev, &old);
568
569 if (ecmd->autoneg != old.autoneg)
570 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
571 else {
572 if (ecmd->rx_pause && ecmd->tx_pause)
573 skge->flow_control = FLOW_MODE_SYMMETRIC;
574 else if (ecmd->rx_pause && !ecmd->tx_pause)
575 skge->flow_control = FLOW_MODE_SYM_OR_REM;
576 else if (!ecmd->rx_pause && ecmd->tx_pause)
577 skge->flow_control = FLOW_MODE_LOC_SEND;
578 else
579 skge->flow_control = FLOW_MODE_NONE;
580 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400581
Stephen Hemmingere8df8552005-12-14 15:47:45 -0800582 if (netif_running(dev))
583 skge_phy_reset(skge);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700584
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400585 return 0;
586}
587
588/* Chip internal frequency for clock calculations */
589static inline u32 hwkhz(const struct skge_hw *hw)
590{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700591 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400592}
593
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800594/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400595static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
596{
597 return (ticks * 1000) / hwkhz(hw);
598}
599
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800600/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400601static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
602{
603 return hwkhz(hw) * usec / 1000;
604}
605
606static int skge_get_coalesce(struct net_device *dev,
607 struct ethtool_coalesce *ecmd)
608{
609 struct skge_port *skge = netdev_priv(dev);
610 struct skge_hw *hw = skge->hw;
611 int port = skge->port;
612
613 ecmd->rx_coalesce_usecs = 0;
614 ecmd->tx_coalesce_usecs = 0;
615
616 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
617 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
618 u32 msk = skge_read32(hw, B2_IRQM_MSK);
619
620 if (msk & rxirqmask[port])
621 ecmd->rx_coalesce_usecs = delay;
622 if (msk & txirqmask[port])
623 ecmd->tx_coalesce_usecs = delay;
624 }
625
626 return 0;
627}
628
629/* Note: interrupt timer is per board, but can turn on/off per port */
630static int skge_set_coalesce(struct net_device *dev,
631 struct ethtool_coalesce *ecmd)
632{
633 struct skge_port *skge = netdev_priv(dev);
634 struct skge_hw *hw = skge->hw;
635 int port = skge->port;
636 u32 msk = skge_read32(hw, B2_IRQM_MSK);
637 u32 delay = 25;
638
639 if (ecmd->rx_coalesce_usecs == 0)
640 msk &= ~rxirqmask[port];
641 else if (ecmd->rx_coalesce_usecs < 25 ||
642 ecmd->rx_coalesce_usecs > 33333)
643 return -EINVAL;
644 else {
645 msk |= rxirqmask[port];
646 delay = ecmd->rx_coalesce_usecs;
647 }
648
649 if (ecmd->tx_coalesce_usecs == 0)
650 msk &= ~txirqmask[port];
651 else if (ecmd->tx_coalesce_usecs < 25 ||
652 ecmd->tx_coalesce_usecs > 33333)
653 return -EINVAL;
654 else {
655 msk |= txirqmask[port];
656 delay = min(delay, ecmd->rx_coalesce_usecs);
657 }
658
659 skge_write32(hw, B2_IRQM_MSK, msk);
660 if (msk == 0)
661 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
662 else {
663 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
664 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
665 }
666 return 0;
667}
668
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700669enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
670static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400671{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400672 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700673 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400674
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700675 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700676 if (hw->chip_id == CHIP_ID_GENESIS) {
677 switch (mode) {
678 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700679 if (hw->phy_type == SK_PHY_BCOM)
680 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
681 else {
682 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
683 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
684 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700685 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
686 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
687 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
688 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400689
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700690 case LED_MODE_ON:
691 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
692 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
693
694 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
695 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
696
697 break;
698
699 case LED_MODE_TST:
700 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
701 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
702 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
703
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700704 if (hw->phy_type == SK_PHY_BCOM)
705 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
706 else {
707 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
708 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
709 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
710 }
711
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700712 }
713 } else {
714 switch (mode) {
715 case LED_MODE_OFF:
716 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
717 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
718 PHY_M_LED_MO_DUP(MO_LED_OFF) |
719 PHY_M_LED_MO_10(MO_LED_OFF) |
720 PHY_M_LED_MO_100(MO_LED_OFF) |
721 PHY_M_LED_MO_1000(MO_LED_OFF) |
722 PHY_M_LED_MO_RX(MO_LED_OFF));
723 break;
724 case LED_MODE_ON:
725 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
726 PHY_M_LED_PULS_DUR(PULS_170MS) |
727 PHY_M_LED_BLINK_RT(BLINK_84MS) |
728 PHY_M_LEDC_TX_CTRL |
729 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700730
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700731 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
732 PHY_M_LED_MO_RX(MO_LED_OFF) |
733 (skge->speed == SPEED_100 ?
734 PHY_M_LED_MO_100(MO_LED_ON) : 0));
735 break;
736 case LED_MODE_TST:
737 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
738 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
739 PHY_M_LED_MO_DUP(MO_LED_ON) |
740 PHY_M_LED_MO_10(MO_LED_ON) |
741 PHY_M_LED_MO_100(MO_LED_ON) |
742 PHY_M_LED_MO_1000(MO_LED_ON) |
743 PHY_M_LED_MO_RX(MO_LED_ON));
744 }
745 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700746 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400747}
748
749/* blink LED's for finding board */
750static int skge_phys_id(struct net_device *dev, u32 data)
751{
752 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700753 unsigned long ms;
754 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400755
Stephen Hemminger95566062005-06-27 11:33:02 -0700756 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700757 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
758 else
759 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400760
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700761 while (ms > 0) {
762 skge_led(skge, mode);
763 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400764
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700765 if (msleep_interruptible(BLINK_MS))
766 break;
767 ms -= BLINK_MS;
768 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400769
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700770 /* back to regular LED state */
771 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400772
773 return 0;
774}
775
Jeff Garzik7282d492006-09-13 14:30:00 -0400776static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400777 .get_settings = skge_get_settings,
778 .set_settings = skge_set_settings,
779 .get_drvinfo = skge_get_drvinfo,
780 .get_regs_len = skge_get_regs_len,
781 .get_regs = skge_get_regs,
782 .get_wol = skge_get_wol,
783 .set_wol = skge_set_wol,
784 .get_msglevel = skge_get_msglevel,
785 .set_msglevel = skge_set_msglevel,
786 .nway_reset = skge_nway_reset,
787 .get_link = ethtool_op_get_link,
788 .get_ringparam = skge_get_ring_param,
789 .set_ringparam = skge_set_ring_param,
790 .get_pauseparam = skge_get_pauseparam,
791 .set_pauseparam = skge_set_pauseparam,
792 .get_coalesce = skge_get_coalesce,
793 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400794 .get_sg = ethtool_op_get_sg,
795 .set_sg = skge_set_sg,
796 .get_tx_csum = ethtool_op_get_tx_csum,
797 .set_tx_csum = skge_set_tx_csum,
798 .get_rx_csum = skge_get_rx_csum,
799 .set_rx_csum = skge_set_rx_csum,
800 .get_strings = skge_get_strings,
801 .phys_id = skge_phys_id,
802 .get_stats_count = skge_get_stats_count,
803 .get_ethtool_stats = skge_get_ethtool_stats,
John W. Linville56230d52005-09-12 10:48:57 -0400804 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400805};
806
807/*
808 * Allocate ring elements and chain them together
809 * One-to-one association of board descriptors with ring elements
810 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800811static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400812{
813 struct skge_tx_desc *d;
814 struct skge_element *e;
815 int i;
816
Robert P. J. Daycd861282006-12-13 00:34:52 -0800817 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400818 if (!ring->start)
819 return -ENOMEM;
820
821 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
822 e->desc = d;
823 if (i == ring->count - 1) {
824 e->next = ring->start;
825 d->next_offset = base;
826 } else {
827 e->next = e + 1;
828 d->next_offset = base + (i+1) * sizeof(*d);
829 }
830 }
831 ring->to_use = ring->to_clean = ring->start;
832
833 return 0;
834}
835
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700836/* Allocate and setup a new buffer for receiving */
837static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
838 struct sk_buff *skb, unsigned int bufsize)
839{
840 struct skge_rx_desc *rd = e->desc;
841 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400842
843 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
844 PCI_DMA_FROMDEVICE);
845
846 rd->dma_lo = map;
847 rd->dma_hi = map >> 32;
848 e->skb = skb;
849 rd->csum1_start = ETH_HLEN;
850 rd->csum2_start = ETH_HLEN;
851 rd->csum1 = 0;
852 rd->csum2 = 0;
853
854 wmb();
855
856 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
857 pci_unmap_addr_set(e, mapaddr, map);
858 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400859}
860
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700861/* Resume receiving using existing skb,
862 * Note: DMA address is not changed by chip.
863 * MTU not changed while receiver active.
864 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800865static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700866{
867 struct skge_rx_desc *rd = e->desc;
868
869 rd->csum2 = 0;
870 rd->csum2_start = ETH_HLEN;
871
872 wmb();
873
874 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
875}
876
877
878/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400879static void skge_rx_clean(struct skge_port *skge)
880{
881 struct skge_hw *hw = skge->hw;
882 struct skge_ring *ring = &skge->rx_ring;
883 struct skge_element *e;
884
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700885 e = ring->start;
886 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400887 struct skge_rx_desc *rd = e->desc;
888 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700889 if (e->skb) {
890 pci_unmap_single(hw->pdev,
891 pci_unmap_addr(e, mapaddr),
892 pci_unmap_len(e, maplen),
893 PCI_DMA_FROMDEVICE);
894 dev_kfree_skb(e->skb);
895 e->skb = NULL;
896 }
897 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400898}
899
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700900
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400901/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700902 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400903 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700904static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400905{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700906 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400907 struct skge_ring *ring = &skge->rx_ring;
908 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400909
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700910 e = ring->start;
911 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700912 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400913
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700914 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
915 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700916 if (!skb)
917 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400918
Stephen Hemminger383181a2005-09-19 15:37:16 -0700919 skb_reserve(skb, NET_IP_ALIGN);
920 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700921 } while ( (e = e->next) != ring->start);
922
923 ring->to_clean = ring->start;
924 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400925}
926
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700927static const char *skge_pause(enum pause_status status)
928{
929 switch(status) {
930 case FLOW_STAT_NONE:
931 return "none";
932 case FLOW_STAT_REM_SEND:
933 return "rx only";
934 case FLOW_STAT_LOC_SEND:
935 return "tx_only";
936 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
937 return "both";
938 default:
939 return "indeterminated";
940 }
941}
942
943
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400944static void skge_link_up(struct skge_port *skge)
945{
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700946 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700947 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
948
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400949 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -0800950 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400951
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700952 if (netif_msg_link(skge)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400953 printk(KERN_INFO PFX
954 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
955 skge->netdev->name, skge->speed,
956 skge->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700957 skge_pause(skge->flow_status));
958 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400959}
960
961static void skge_link_down(struct skge_port *skge)
962{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700963 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400964 netif_carrier_off(skge->netdev);
965 netif_stop_queue(skge->netdev);
966
967 if (netif_msg_link(skge))
968 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
969}
970
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -0700971
972static void xm_link_down(struct skge_hw *hw, int port)
973{
974 struct net_device *dev = hw->dev[port];
975 struct skge_port *skge = netdev_priv(dev);
976 u16 cmd, msk;
977
978 if (hw->phy_type == SK_PHY_XMAC) {
979 msk = xm_read16(hw, port, XM_IMSK);
980 msk |= XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND;
981 xm_write16(hw, port, XM_IMSK, msk);
982 }
983
984 cmd = xm_read16(hw, port, XM_MMU_CMD);
985 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
986 xm_write16(hw, port, XM_MMU_CMD, cmd);
987 /* dummy read to ensure writing */
988 (void) xm_read16(hw, port, XM_MMU_CMD);
989
990 if (netif_carrier_ok(dev))
991 skge_link_down(skge);
992}
993
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800994static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400995{
996 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400997
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700998 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -0800999 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001000
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001001 if (hw->phy_type == SK_PHY_XMAC)
1002 goto ready;
1003
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001004 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001005 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001006 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001007 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001008 }
1009
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001010 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001011 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001012 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001013
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001014 return 0;
1015}
1016
1017static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1018{
1019 u16 v = 0;
1020 if (__xm_phy_read(hw, port, reg, &v))
1021 printk(KERN_WARNING PFX "%s: phy read timed out\n",
1022 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001023 return v;
1024}
1025
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001026static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001027{
1028 int i;
1029
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001030 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001031 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001032 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001033 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001034 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001035 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001036 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001037
1038 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001039 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001040 for (i = 0; i < PHY_RETRIES; i++) {
1041 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1042 return 0;
1043 udelay(1);
1044 }
1045 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001046}
1047
1048static void genesis_init(struct skge_hw *hw)
1049{
1050 /* set blink source counter */
1051 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1052 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1053
1054 /* configure mac arbiter */
1055 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1056
1057 /* configure mac arbiter timeout values */
1058 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1059 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1060 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1061 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1062
1063 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1064 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1065 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1066 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1067
1068 /* configure packet arbiter timeout */
1069 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1070 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1071 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1072 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1073 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1074}
1075
1076static void genesis_reset(struct skge_hw *hw, int port)
1077{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001078 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001079
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001080 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1081
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001082 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001083 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
1084 xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
1085 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1086 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1087 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001088
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001089 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001090 if (hw->phy_type == SK_PHY_BCOM)
1091 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001092
Stephen Hemminger45bada62005-06-27 11:33:12 -07001093 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001094}
1095
1096
Stephen Hemminger45bada62005-06-27 11:33:12 -07001097/* Convert mode to MII values */
1098static const u16 phy_pause_map[] = {
1099 [FLOW_MODE_NONE] = 0,
1100 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1101 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001102 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001103};
1104
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001105/* special defines for FIBER (88E1011S only) */
1106static const u16 fiber_pause_map[] = {
1107 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1108 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1109 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001110 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001111};
1112
Stephen Hemminger45bada62005-06-27 11:33:12 -07001113
1114/* Check status of Broadcom phy link */
1115static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001116{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001117 struct net_device *dev = hw->dev[port];
1118 struct skge_port *skge = netdev_priv(dev);
1119 u16 status;
1120
1121 /* read twice because of latch */
1122 (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
1123 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1124
Stephen Hemminger45bada62005-06-27 11:33:12 -07001125 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001126 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001127 return;
1128 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001129
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001130 if (skge->autoneg == AUTONEG_ENABLE) {
1131 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001132
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001133 if (!(status & PHY_ST_AN_OVER))
1134 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001135
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001136 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1137 if (lpa & PHY_B_AN_RF) {
1138 printk(KERN_NOTICE PFX "%s: remote fault\n",
1139 dev->name);
1140 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001141 }
1142
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001143 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1144
1145 /* Check Duplex mismatch */
1146 switch (aux & PHY_B_AS_AN_RES_MSK) {
1147 case PHY_B_RES_1000FD:
1148 skge->duplex = DUPLEX_FULL;
1149 break;
1150 case PHY_B_RES_1000HD:
1151 skge->duplex = DUPLEX_HALF;
1152 break;
1153 default:
1154 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1155 dev->name);
1156 return;
1157 }
1158
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001159 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1160 switch (aux & PHY_B_AS_PAUSE_MSK) {
1161 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001162 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001163 break;
1164 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001165 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001166 break;
1167 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001168 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001169 break;
1170 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001171 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001172 }
1173 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001174 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001175
1176 if (!netif_carrier_ok(dev))
1177 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001178}
1179
1180/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1181 * Phy on for 100 or 10Mbit operation
1182 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001183static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001184{
1185 struct skge_hw *hw = skge->hw;
1186 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001187 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001188 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001189
1190 /* magic workaround patterns for Broadcom */
1191 static const struct {
1192 u16 reg;
1193 u16 val;
1194 } A1hack[] = {
1195 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1196 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1197 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1198 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1199 }, C0hack[] = {
1200 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1201 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1202 };
1203
Stephen Hemminger45bada62005-06-27 11:33:12 -07001204 /* read Id from external PHY (all have the same address) */
1205 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1206
1207 /* Optimize MDIO transfer by suppressing preamble. */
1208 r = xm_read16(hw, port, XM_MMU_CMD);
1209 r |= XM_MMU_NO_PRE;
1210 xm_write16(hw, port, XM_MMU_CMD,r);
1211
Stephen Hemminger2c668512005-07-22 16:26:07 -07001212 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001213 case PHY_BCOM_ID1_C0:
1214 /*
1215 * Workaround BCOM Errata for the C0 type.
1216 * Write magic patterns to reserved registers.
1217 */
1218 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1219 xm_phy_write(hw, port,
1220 C0hack[i].reg, C0hack[i].val);
1221
1222 break;
1223 case PHY_BCOM_ID1_A1:
1224 /*
1225 * Workaround BCOM Errata for the A1 type.
1226 * Write magic patterns to reserved registers.
1227 */
1228 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1229 xm_phy_write(hw, port,
1230 A1hack[i].reg, A1hack[i].val);
1231 break;
1232 }
1233
1234 /*
1235 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1236 * Disable Power Management after reset.
1237 */
1238 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1239 r |= PHY_B_AC_DIS_PM;
1240 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1241
1242 /* Dummy read */
1243 xm_read16(hw, port, XM_ISRC);
1244
1245 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1246 ctl = PHY_CT_SP1000; /* always 1000mbit */
1247
1248 if (skge->autoneg == AUTONEG_ENABLE) {
1249 /*
1250 * Workaround BCOM Errata #1 for the C5 type.
1251 * 1000Base-T Link Acquisition Failure in Slave Mode
1252 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1253 */
1254 u16 adv = PHY_B_1000C_RD;
1255 if (skge->advertising & ADVERTISED_1000baseT_Half)
1256 adv |= PHY_B_1000C_AHD;
1257 if (skge->advertising & ADVERTISED_1000baseT_Full)
1258 adv |= PHY_B_1000C_AFD;
1259 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1260
1261 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1262 } else {
1263 if (skge->duplex == DUPLEX_FULL)
1264 ctl |= PHY_CT_DUP_MD;
1265 /* Force to slave */
1266 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1267 }
1268
1269 /* Set autonegotiation pause parameters */
1270 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1271 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1272
1273 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001274 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001275 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1276 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1277
1278 ext |= PHY_B_PEC_HIGH_LA;
1279
1280 }
1281
1282 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1283 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1284
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001285 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001286 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001287}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001288
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001289static void xm_phy_init(struct skge_port *skge)
1290{
1291 struct skge_hw *hw = skge->hw;
1292 int port = skge->port;
1293 u16 ctrl = 0;
1294
1295 if (skge->autoneg == AUTONEG_ENABLE) {
1296 if (skge->advertising & ADVERTISED_1000baseT_Half)
1297 ctrl |= PHY_X_AN_HD;
1298 if (skge->advertising & ADVERTISED_1000baseT_Full)
1299 ctrl |= PHY_X_AN_FD;
1300
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001301 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001302
1303 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1304
1305 /* Restart Auto-negotiation */
1306 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1307 } else {
1308 /* Set DuplexMode in Config register */
1309 if (skge->duplex == DUPLEX_FULL)
1310 ctrl |= PHY_CT_DUP_MD;
1311 /*
1312 * Do NOT enable Auto-negotiation here. This would hold
1313 * the link down because no IDLEs are transmitted
1314 */
1315 }
1316
1317 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1318
1319 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001320 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001321}
1322
1323static void xm_check_link(struct net_device *dev)
1324{
1325 struct skge_port *skge = netdev_priv(dev);
1326 struct skge_hw *hw = skge->hw;
1327 int port = skge->port;
1328 u16 status;
1329
1330 /* read twice because of latch */
1331 (void) xm_phy_read(hw, port, PHY_XMAC_STAT);
1332 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1333
1334 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001335 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001336 return;
1337 }
1338
1339 if (skge->autoneg == AUTONEG_ENABLE) {
1340 u16 lpa, res;
1341
1342 if (!(status & PHY_ST_AN_OVER))
1343 return;
1344
1345 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1346 if (lpa & PHY_B_AN_RF) {
1347 printk(KERN_NOTICE PFX "%s: remote fault\n",
1348 dev->name);
1349 return;
1350 }
1351
1352 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1353
1354 /* Check Duplex mismatch */
1355 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1356 case PHY_X_RS_FD:
1357 skge->duplex = DUPLEX_FULL;
1358 break;
1359 case PHY_X_RS_HD:
1360 skge->duplex = DUPLEX_HALF;
1361 break;
1362 default:
1363 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1364 dev->name);
1365 return;
1366 }
1367
1368 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001369 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1370 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1371 (lpa & PHY_X_P_SYM_MD))
1372 skge->flow_status = FLOW_STAT_SYMMETRIC;
1373 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1374 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1375 /* Enable PAUSE receive, disable PAUSE transmit */
1376 skge->flow_status = FLOW_STAT_REM_SEND;
1377 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1378 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1379 /* Disable PAUSE receive, enable PAUSE transmit */
1380 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001381 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001382 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001383
1384 skge->speed = SPEED_1000;
1385 }
1386
1387 if (!netif_carrier_ok(dev))
1388 genesis_link_up(skge);
1389}
1390
1391/* Poll to check for link coming up.
1392 * Since internal PHY is wired to a level triggered pin, can't
1393 * get an interrupt when carrier is detected.
1394 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001395static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001396{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001397 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001398 struct net_device *dev = skge->netdev;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001399 struct skge_hw *hw = skge->hw;
1400 int port = skge->port;
1401
1402 if (!netif_running(dev))
1403 return;
1404
1405 if (netif_carrier_ok(dev)) {
1406 xm_read16(hw, port, XM_ISRC);
1407 if (!(xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS))
1408 goto nochange;
1409 } else {
1410 if (xm_read32(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1411 goto nochange;
1412 xm_read16(hw, port, XM_ISRC);
1413 if (xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS)
1414 goto nochange;
1415 }
1416
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001417 spin_lock(&hw->phy_lock);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001418 xm_check_link(dev);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001419 spin_unlock(&hw->phy_lock);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001420
1421nochange:
Stephen Hemminger208491d82007-02-16 15:37:39 -08001422 if (netif_running(dev))
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001423 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001424}
1425
1426static void genesis_mac_init(struct skge_hw *hw, int port)
1427{
1428 struct net_device *dev = hw->dev[port];
1429 struct skge_port *skge = netdev_priv(dev);
1430 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1431 int i;
1432 u32 r;
1433 const u8 zero[6] = { 0 };
1434
Stephen Hemminger07811912006-02-22 10:28:34 -08001435 for (i = 0; i < 10; i++) {
1436 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1437 MFF_SET_MAC_RST);
1438 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1439 goto reset_ok;
1440 udelay(1);
1441 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001442
Stephen Hemminger07811912006-02-22 10:28:34 -08001443 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1444
1445 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001446 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001447 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001448
1449 /*
1450 * Perform additional initialization for external PHYs,
1451 * namely for the 1000baseTX cards that use the XMAC's
1452 * GMII mode.
1453 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001454 if (hw->phy_type != SK_PHY_XMAC) {
1455 /* Take external Phy out of reset */
1456 r = skge_read32(hw, B2_GP_IO);
1457 if (port == 0)
1458 r |= GP_DIR_0|GP_IO_0;
1459 else
1460 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001461
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001462 skge_write32(hw, B2_GP_IO, r);
1463
1464 /* Enable GMII interface */
1465 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1466 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001467
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001468
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001469 switch(hw->phy_type) {
1470 case SK_PHY_XMAC:
1471 xm_phy_init(skge);
1472 break;
1473 case SK_PHY_BCOM:
1474 bcom_phy_init(skge);
1475 bcom_check_link(hw, port);
1476 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001477
Stephen Hemminger45bada62005-06-27 11:33:12 -07001478 /* Set Station Address */
1479 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001480
Stephen Hemminger45bada62005-06-27 11:33:12 -07001481 /* We don't use match addresses so clear */
1482 for (i = 1; i < 16; i++)
1483 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001484
Stephen Hemminger07811912006-02-22 10:28:34 -08001485 /* Clear MIB counters */
1486 xm_write16(hw, port, XM_STAT_CMD,
1487 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1488 /* Clear two times according to Errata #3 */
1489 xm_write16(hw, port, XM_STAT_CMD,
1490 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1491
Stephen Hemminger45bada62005-06-27 11:33:12 -07001492 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1493 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001494
1495 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001496 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1497 if (jumbo)
1498 r |= XM_RX_BIG_PK_OK;
1499
1500 if (skge->duplex == DUPLEX_HALF) {
1501 /*
1502 * If in manual half duplex mode the other side might be in
1503 * full duplex mode, so ignore if a carrier extension is not seen
1504 * on frames received
1505 */
1506 r |= XM_RX_DIS_CEXT;
1507 }
1508 xm_write16(hw, port, XM_RX_CMD, r);
1509
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001510
1511 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001512 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1513
1514 /*
1515 * Bump up the transmit threshold. This helps hold off transmit
1516 * underruns when we're blasting traffic from both ports at once.
1517 */
1518 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001519
1520 /*
1521 * Enable the reception of all error frames. This is is
1522 * a necessary evil due to the design of the XMAC. The
1523 * XMAC's receive FIFO is only 8K in size, however jumbo
1524 * frames can be up to 9000 bytes in length. When bad
1525 * frame filtering is enabled, the XMAC's RX FIFO operates
1526 * in 'store and forward' mode. For this to work, the
1527 * entire frame has to fit into the FIFO, but that means
1528 * that jumbo frames larger than 8192 bytes will be
1529 * truncated. Disabling all bad frame filtering causes
1530 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001531 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001532 * RX FIFO as soon as the FIFO threshold is reached.
1533 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001534 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001535
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001536
1537 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001538 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1539 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1540 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001541 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001542 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1543
1544 /*
1545 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1546 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1547 * and 'Octets Tx OK Hi Cnt Ov'.
1548 */
1549 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001550
1551 /* Configure MAC arbiter */
1552 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1553
1554 /* configure timeout values */
1555 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1556 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1557 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1558 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1559
1560 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1561 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1562 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1563 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1564
1565 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001566 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1567 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1568 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001569
1570 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001571 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1572 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1573 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001574
Stephen Hemminger45bada62005-06-27 11:33:12 -07001575 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001576 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001577 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001578 } else {
1579 /* enable timeout timers if normal frames */
1580 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001581 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001582 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001583}
1584
1585static void genesis_stop(struct skge_port *skge)
1586{
1587 struct skge_hw *hw = skge->hw;
1588 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001589 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001590
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001591 genesis_reset(hw, port);
1592
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001593 /* Clear Tx packet arbiter timeout IRQ */
1594 skge_write16(hw, B3_PA_CTRL,
1595 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1596
1597 /*
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001598 * If the transfer sticks at the MAC the STOP command will not
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001599 * terminate if we don't flush the XMAC's transmit FIFO !
1600 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001601 xm_write32(hw, port, XM_MODE,
1602 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001603
1604
1605 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001606 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001607
1608 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001609 if (hw->phy_type != SK_PHY_XMAC) {
1610 reg = skge_read32(hw, B2_GP_IO);
1611 if (port == 0) {
1612 reg |= GP_DIR_0;
1613 reg &= ~GP_IO_0;
1614 } else {
1615 reg |= GP_DIR_2;
1616 reg &= ~GP_IO_2;
1617 }
1618 skge_write32(hw, B2_GP_IO, reg);
1619 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001620 }
1621
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001622 xm_write16(hw, port, XM_MMU_CMD,
1623 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001624 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1625
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001626 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001627}
1628
1629
1630static void genesis_get_stats(struct skge_port *skge, u64 *data)
1631{
1632 struct skge_hw *hw = skge->hw;
1633 int port = skge->port;
1634 int i;
1635 unsigned long timeout = jiffies + HZ;
1636
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001637 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001638 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1639
1640 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001641 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001642 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1643 if (time_after(jiffies, timeout))
1644 break;
1645 udelay(10);
1646 }
1647
1648 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001649 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1650 | xm_read32(hw, port, XM_TXO_OK_LO);
1651 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1652 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001653
1654 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001655 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001656}
1657
1658static void genesis_mac_intr(struct skge_hw *hw, int port)
1659{
1660 struct skge_port *skge = netdev_priv(hw->dev[port]);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001661 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001662
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001663 if (netif_msg_intr(skge))
1664 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1665 skge->netdev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001666
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001667 if (hw->phy_type == SK_PHY_XMAC &&
1668 (status & (XM_IS_INP_ASS | XM_IS_LIPA_RC)))
1669 xm_link_down(hw, port);
1670
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001671 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001672 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001673 ++skge->net_stats.tx_fifo_errors;
1674 }
1675 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001676 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001677 ++skge->net_stats.rx_fifo_errors;
1678 }
1679}
1680
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001681static void genesis_link_up(struct skge_port *skge)
1682{
1683 struct skge_hw *hw = skge->hw;
1684 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001685 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001686 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001687
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001688 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001689
1690 /*
1691 * enabling pause frame reception is required for 1000BT
1692 * because the XMAC is not reset if the link is going down
1693 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001694 if (skge->flow_status == FLOW_STAT_NONE ||
1695 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001696 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001697 cmd |= XM_MMU_IGN_PF;
1698 else
1699 /* Enable Pause Frame Reception */
1700 cmd &= ~XM_MMU_IGN_PF;
1701
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001702 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001704 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001705 if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
1706 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001707 /*
1708 * Configure Pause Frame Generation
1709 * Use internal and external Pause Frame Generation.
1710 * Sending pause frames is edge triggered.
1711 * Send a Pause frame with the maximum pause time if
1712 * internal oder external FIFO full condition occurs.
1713 * Send a zero pause time frame to re-start transmission.
1714 */
1715 /* XM_PAUSE_DA = '010000C28001' (default) */
1716 /* XM_MAC_PTIME = 0xffff (maximum) */
1717 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001718 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001719
1720 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001721 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001722 } else {
1723 /*
1724 * disable pause frame generation is required for 1000BT
1725 * because the XMAC is not reset if the link is going down
1726 */
1727 /* Disable Pause Mode in Mode Register */
1728 mode &= ~XM_PAUSE_MODE;
1729
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001730 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001731 }
1732
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001733 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001734 msk = XM_DEF_MSK;
1735 if (hw->phy_type != SK_PHY_XMAC)
1736 msk |= XM_IS_INP_ASS; /* disable GP0 interrupt bit */
1737
1738 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001739 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001740
1741 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001742 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001743 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001744 cmd |= XM_MMU_GMII_FD;
1745
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001746 /*
1747 * Workaround BCOM Errata (#10523) for all BCom Phys
1748 * Enable Power Management after link up
1749 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001750 if (hw->phy_type == SK_PHY_BCOM) {
1751 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1752 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1753 & ~PHY_B_AC_DIS_PM);
1754 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1755 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001756
1757 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001758 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001759 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1760 skge_link_up(skge);
1761}
1762
1763
Stephen Hemminger45bada62005-06-27 11:33:12 -07001764static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001765{
1766 struct skge_hw *hw = skge->hw;
1767 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001768 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001769
Stephen Hemminger45bada62005-06-27 11:33:12 -07001770 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001771 if (netif_msg_intr(skge))
1772 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1773 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001774
1775 if (isrc & PHY_B_IS_PSE)
1776 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1777 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001778
1779 /* Workaround BCom Errata:
1780 * enable and disable loopback mode if "NO HCD" occurs.
1781 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001782 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001783 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1784 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001785 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001786 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787 ctrl & ~PHY_CT_LOOP);
1788 }
1789
Stephen Hemminger45bada62005-06-27 11:33:12 -07001790 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1791 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001792
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001793}
1794
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001795static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1796{
1797 int i;
1798
1799 gma_write16(hw, port, GM_SMI_DATA, val);
1800 gma_write16(hw, port, GM_SMI_CTRL,
1801 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1802 for (i = 0; i < PHY_RETRIES; i++) {
1803 udelay(1);
1804
1805 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1806 return 0;
1807 }
1808
1809 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1810 hw->dev[port]->name);
1811 return -EIO;
1812}
1813
1814static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1815{
1816 int i;
1817
1818 gma_write16(hw, port, GM_SMI_CTRL,
1819 GM_SMI_CT_PHY_AD(hw->phy_addr)
1820 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1821
1822 for (i = 0; i < PHY_RETRIES; i++) {
1823 udelay(1);
1824 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1825 goto ready;
1826 }
1827
1828 return -ETIMEDOUT;
1829 ready:
1830 *val = gma_read16(hw, port, GM_SMI_DATA);
1831 return 0;
1832}
1833
1834static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1835{
1836 u16 v = 0;
1837 if (__gm_phy_read(hw, port, reg, &v))
1838 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1839 hw->dev[port]->name);
1840 return v;
1841}
1842
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001843/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001844static void yukon_init(struct skge_hw *hw, int port)
1845{
1846 struct skge_port *skge = netdev_priv(hw->dev[port]);
1847 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001848
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001849 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001850 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001851
1852 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1853 PHY_M_EC_MAC_S_MSK);
1854 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1855
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001856 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001857
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001858 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001859 }
1860
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001861 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001862 if (skge->autoneg == AUTONEG_DISABLE)
1863 ctrl &= ~PHY_CT_ANE;
1864
1865 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001866 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001867
1868 ctrl = 0;
1869 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001870 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001871
1872 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001873 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001874 if (skge->advertising & ADVERTISED_1000baseT_Full)
1875 ct1000 |= PHY_M_1000C_AFD;
1876 if (skge->advertising & ADVERTISED_1000baseT_Half)
1877 ct1000 |= PHY_M_1000C_AHD;
1878 if (skge->advertising & ADVERTISED_100baseT_Full)
1879 adv |= PHY_M_AN_100_FD;
1880 if (skge->advertising & ADVERTISED_100baseT_Half)
1881 adv |= PHY_M_AN_100_HD;
1882 if (skge->advertising & ADVERTISED_10baseT_Full)
1883 adv |= PHY_M_AN_10_FD;
1884 if (skge->advertising & ADVERTISED_10baseT_Half)
1885 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001886
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001887 /* Set Flow-control capabilities */
1888 adv |= phy_pause_map[skge->flow_control];
1889 } else {
1890 if (skge->advertising & ADVERTISED_1000baseT_Full)
1891 adv |= PHY_M_AN_1000X_AFD;
1892 if (skge->advertising & ADVERTISED_1000baseT_Half)
1893 adv |= PHY_M_AN_1000X_AHD;
1894
1895 adv |= fiber_pause_map[skge->flow_control];
1896 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001897
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001898 /* Restart Auto-negotiation */
1899 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1900 } else {
1901 /* forced speed/duplex settings */
1902 ct1000 = PHY_M_1000C_MSE;
1903
1904 if (skge->duplex == DUPLEX_FULL)
1905 ctrl |= PHY_CT_DUP_MD;
1906
1907 switch (skge->speed) {
1908 case SPEED_1000:
1909 ctrl |= PHY_CT_SP1000;
1910 break;
1911 case SPEED_100:
1912 ctrl |= PHY_CT_SP100;
1913 break;
1914 }
1915
1916 ctrl |= PHY_CT_RESET;
1917 }
1918
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001919 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001920
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001921 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1922 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001923
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001924 /* Enable phy interrupt on autonegotiation complete (or link up) */
1925 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001926 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001927 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001928 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001929}
1930
1931static void yukon_reset(struct skge_hw *hw, int port)
1932{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001933 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1934 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1935 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1936 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1937 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001938
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001939 gma_write16(hw, port, GM_RX_CTRL,
1940 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001941 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1942}
1943
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001944/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
1945static int is_yukon_lite_a0(struct skge_hw *hw)
1946{
1947 u32 reg;
1948 int ret;
1949
1950 if (hw->chip_id != CHIP_ID_YUKON)
1951 return 0;
1952
1953 reg = skge_read32(hw, B2_FAR);
1954 skge_write8(hw, B2_FAR + 3, 0xff);
1955 ret = (skge_read8(hw, B2_FAR + 3) != 0);
1956 skge_write32(hw, B2_FAR, reg);
1957 return ret;
1958}
1959
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001960static void yukon_mac_init(struct skge_hw *hw, int port)
1961{
1962 struct skge_port *skge = netdev_priv(hw->dev[port]);
1963 int i;
1964 u32 reg;
1965 const u8 *addr = hw->dev[port]->dev_addr;
1966
1967 /* WA code for COMA mode -- set PHY reset */
1968 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001969 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1970 reg = skge_read32(hw, B2_GP_IO);
1971 reg |= GP_DIR_9 | GP_IO_9;
1972 skge_write32(hw, B2_GP_IO, reg);
1973 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001974
1975 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001976 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1977 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001978
1979 /* WA code for COMA mode -- clear PHY reset */
1980 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001981 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1982 reg = skge_read32(hw, B2_GP_IO);
1983 reg |= GP_DIR_9;
1984 reg &= ~GP_IO_9;
1985 skge_write32(hw, B2_GP_IO, reg);
1986 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001987
1988 /* Set hardware config mode */
1989 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
1990 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001991 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001992
1993 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001994 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
1995 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
1996 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001997
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001998 if (skge->autoneg == AUTONEG_DISABLE) {
1999 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002000 gma_write16(hw, port, GM_GP_CTRL,
2001 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002002
2003 switch (skge->speed) {
2004 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002005 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002006 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002007 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002008 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002009 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002010 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002011 break;
2012 case SPEED_10:
2013 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2014 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002015 }
2016
2017 if (skge->duplex == DUPLEX_FULL)
2018 reg |= GM_GPCR_DUP_FULL;
2019 } else
2020 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002021
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002022 switch (skge->flow_control) {
2023 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002024 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002025 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2026 break;
2027 case FLOW_MODE_LOC_SEND:
2028 /* disable Rx flow-control */
2029 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002030 break;
2031 case FLOW_MODE_SYMMETRIC:
2032 case FLOW_MODE_SYM_OR_REM:
2033 /* enable Tx & Rx flow-control */
2034 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002035 }
2036
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002037 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002038 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002039
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002040 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002041
2042 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002043 reg = gma_read16(hw, port, GM_PHY_ADDR);
2044 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002045
2046 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002047 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2048 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002049
2050 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002051 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002052
2053 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002054 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002055 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2056
2057 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002058 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002059
2060 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002061 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002062 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2063 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2064 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2065
2066 /* serial mode register */
2067 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2068 if (hw->dev[port]->mtu > 1500)
2069 reg |= GM_SMOD_JUMBO_ENA;
2070
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002071 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002072
2073 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002074 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002075 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002076 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002077
2078 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002079 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2080 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2081 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002082
2083 /* Initialize Mac Fifo */
2084
2085 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002086 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002087 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002088
2089 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2090 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002091 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002092
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002093 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2094 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002095 /*
2096 * because Pause Packet Truncation in GMAC is not working
2097 * we have to increase the Flush Threshold to 64 bytes
2098 * in order to flush pause packets in Rx FIFO on Yukon-1
2099 */
2100 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002101
2102 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002103 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2104 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002105}
2106
Stephen Hemminger355ec572005-11-08 10:33:43 -08002107/* Go into power down mode */
2108static void yukon_suspend(struct skge_hw *hw, int port)
2109{
2110 u16 ctrl;
2111
2112 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2113 ctrl |= PHY_M_PC_POL_R_DIS;
2114 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2115
2116 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2117 ctrl |= PHY_CT_RESET;
2118 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2119
2120 /* switch IEEE compatible power down mode on */
2121 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2122 ctrl |= PHY_CT_PDOWN;
2123 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2124}
2125
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002126static void yukon_stop(struct skge_port *skge)
2127{
2128 struct skge_hw *hw = skge->hw;
2129 int port = skge->port;
2130
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002131 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2132 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002133
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002134 gma_write16(hw, port, GM_GP_CTRL,
2135 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002136 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002137 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002138
Stephen Hemminger355ec572005-11-08 10:33:43 -08002139 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002140
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002141 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002142 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2143 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002144}
2145
2146static void yukon_get_stats(struct skge_port *skge, u64 *data)
2147{
2148 struct skge_hw *hw = skge->hw;
2149 int port = skge->port;
2150 int i;
2151
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002152 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2153 | gma_read32(hw, port, GM_TXO_OK_LO);
2154 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2155 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002156
2157 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002158 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002159 skge_stats[i].gma_offset);
2160}
2161
2162static void yukon_mac_intr(struct skge_hw *hw, int port)
2163{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002164 struct net_device *dev = hw->dev[port];
2165 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002166 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002167
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002168 if (netif_msg_intr(skge))
2169 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
2170 dev->name, status);
2171
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002172 if (status & GM_IS_RX_FF_OR) {
2173 ++skge->net_stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002174 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002175 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002176
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002177 if (status & GM_IS_TX_FF_UR) {
2178 ++skge->net_stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002179 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002180 }
2181
2182}
2183
2184static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2185{
Stephen Hemminger95566062005-06-27 11:33:02 -07002186 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002187 case PHY_M_PS_SPEED_1000:
2188 return SPEED_1000;
2189 case PHY_M_PS_SPEED_100:
2190 return SPEED_100;
2191 default:
2192 return SPEED_10;
2193 }
2194}
2195
2196static void yukon_link_up(struct skge_port *skge)
2197{
2198 struct skge_hw *hw = skge->hw;
2199 int port = skge->port;
2200 u16 reg;
2201
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002202 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002203 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002204
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002205 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002206 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2207 reg |= GM_GPCR_DUP_FULL;
2208
2209 /* enable Rx/Tx */
2210 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002211 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002212
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002213 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002214 skge_link_up(skge);
2215}
2216
2217static void yukon_link_down(struct skge_port *skge)
2218{
2219 struct skge_hw *hw = skge->hw;
2220 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002221 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002222
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002223 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2224 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2225 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002226
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002227 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2228 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2229 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002230 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002231 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002232 }
2233
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002234 skge_link_down(skge);
2235
2236 yukon_init(hw, port);
2237}
2238
2239static void yukon_phy_intr(struct skge_port *skge)
2240{
2241 struct skge_hw *hw = skge->hw;
2242 int port = skge->port;
2243 const char *reason = NULL;
2244 u16 istatus, phystat;
2245
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002246 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2247 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002248
2249 if (netif_msg_intr(skge))
2250 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
2251 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002252
2253 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002254 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002255 & PHY_M_AN_RF) {
2256 reason = "remote fault";
2257 goto failed;
2258 }
2259
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002260 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002261 reason = "master/slave fault";
2262 goto failed;
2263 }
2264
2265 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2266 reason = "speed/duplex";
2267 goto failed;
2268 }
2269
2270 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2271 ? DUPLEX_FULL : DUPLEX_HALF;
2272 skge->speed = yukon_speed(hw, phystat);
2273
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002274 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2275 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2276 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002277 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002278 break;
2279 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002280 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002281 break;
2282 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002283 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002284 break;
2285 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002286 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002287 }
2288
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002289 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002290 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002291 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002292 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002293 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002294 yukon_link_up(skge);
2295 return;
2296 }
2297
2298 if (istatus & PHY_M_IS_LSP_CHANGE)
2299 skge->speed = yukon_speed(hw, phystat);
2300
2301 if (istatus & PHY_M_IS_DUP_CHANGE)
2302 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2303 if (istatus & PHY_M_IS_LST_CHANGE) {
2304 if (phystat & PHY_M_PS_LINK_UP)
2305 yukon_link_up(skge);
2306 else
2307 yukon_link_down(skge);
2308 }
2309 return;
2310 failed:
2311 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2312 skge->netdev->name, reason);
2313
2314 /* XXX restart autonegotiation? */
2315}
2316
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002317static void skge_phy_reset(struct skge_port *skge)
2318{
2319 struct skge_hw *hw = skge->hw;
2320 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002321 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002322
2323 netif_stop_queue(skge->netdev);
2324 netif_carrier_off(skge->netdev);
2325
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002326 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002327 if (hw->chip_id == CHIP_ID_GENESIS) {
2328 genesis_reset(hw, port);
2329 genesis_mac_init(hw, port);
2330 } else {
2331 yukon_reset(hw, port);
2332 yukon_init(hw, port);
2333 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002334 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002335
2336 dev->set_multicast_list(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002337}
2338
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002339/* Basic MII support */
2340static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2341{
2342 struct mii_ioctl_data *data = if_mii(ifr);
2343 struct skge_port *skge = netdev_priv(dev);
2344 struct skge_hw *hw = skge->hw;
2345 int err = -EOPNOTSUPP;
2346
2347 if (!netif_running(dev))
2348 return -ENODEV; /* Phy still in reset */
2349
2350 switch(cmd) {
2351 case SIOCGMIIPHY:
2352 data->phy_id = hw->phy_addr;
2353
2354 /* fallthru */
2355 case SIOCGMIIREG: {
2356 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002357 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002358 if (hw->chip_id == CHIP_ID_GENESIS)
2359 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2360 else
2361 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002362 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002363 data->val_out = val;
2364 break;
2365 }
2366
2367 case SIOCSMIIREG:
2368 if (!capable(CAP_NET_ADMIN))
2369 return -EPERM;
2370
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002371 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002372 if (hw->chip_id == CHIP_ID_GENESIS)
2373 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2374 data->val_in);
2375 else
2376 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2377 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002378 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002379 break;
2380 }
2381 return err;
2382}
2383
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002384static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2385{
2386 u32 end;
2387
2388 start /= 8;
2389 len /= 8;
2390 end = start + len - 1;
2391
2392 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2393 skge_write32(hw, RB_ADDR(q, RB_START), start);
2394 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2395 skge_write32(hw, RB_ADDR(q, RB_RP), start);
2396 skge_write32(hw, RB_ADDR(q, RB_END), end);
2397
2398 if (q == Q_R1 || q == Q_R2) {
2399 /* Set thresholds on receive queue's */
2400 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2401 start + (2*len)/3);
2402 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2403 start + (len/3));
2404 } else {
2405 /* Enable store & forward on Tx queue's because
2406 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2407 */
2408 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2409 }
2410
2411 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2412}
2413
2414/* Setup Bus Memory Interface */
2415static void skge_qset(struct skge_port *skge, u16 q,
2416 const struct skge_element *e)
2417{
2418 struct skge_hw *hw = skge->hw;
2419 u32 watermark = 0x600;
2420 u64 base = skge->dma + (e->desc - skge->mem);
2421
2422 /* optimization to reduce window on 32bit/33mhz */
2423 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2424 watermark /= 2;
2425
2426 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2427 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2428 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2429 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2430}
2431
2432static int skge_up(struct net_device *dev)
2433{
2434 struct skge_port *skge = netdev_priv(dev);
2435 struct skge_hw *hw = skge->hw;
2436 int port = skge->port;
2437 u32 chunk, ram_addr;
2438 size_t rx_size, tx_size;
2439 int err;
2440
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002441 if (!is_valid_ether_addr(dev->dev_addr))
2442 return -EINVAL;
2443
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002444 if (netif_msg_ifup(skge))
2445 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2446
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002447 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002448 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002449 else
2450 skge->rx_buf_size = RX_BUF_SIZE;
2451
2452
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002453 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2454 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2455 skge->mem_size = tx_size + rx_size;
2456 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2457 if (!skge->mem)
2458 return -ENOMEM;
2459
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002460 BUG_ON(skge->dma & 7);
2461
2462 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002463 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002464 err = -EINVAL;
2465 goto free_pci_mem;
2466 }
2467
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002468 memset(skge->mem, 0, skge->mem_size);
2469
Stephen Hemminger203babb2006-03-21 10:57:05 -08002470 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2471 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002472 goto free_pci_mem;
2473
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002474 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002475 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002476 goto free_rx_ring;
2477
Stephen Hemminger203babb2006-03-21 10:57:05 -08002478 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2479 skge->dma + rx_size);
2480 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002481 goto free_rx_ring;
2482
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002483 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002484 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002485 if (hw->chip_id == CHIP_ID_GENESIS)
2486 genesis_mac_init(hw, port);
2487 else
2488 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002489 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002490
2491 /* Configure RAMbuffers */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002492 chunk = hw->ram_size / ((hw->ports + 1)*2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002493 ram_addr = hw->ram_offset + 2 * chunk * port;
2494
2495 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2496 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2497
2498 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2499 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2500 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2501
2502 /* Start receiver BMU */
2503 wmb();
2504 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002505 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002506
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002507 spin_lock_irq(&hw->hw_lock);
2508 hw->intr_mask |= portmask[port];
2509 skge_write32(hw, B0_IMSK, hw->intr_mask);
2510 spin_unlock_irq(&hw->hw_lock);
2511
Edgar E. Iglesias239e44e2006-08-14 23:00:24 -07002512 netif_poll_enable(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002513 return 0;
2514
2515 free_rx_ring:
2516 skge_rx_clean(skge);
2517 kfree(skge->rx_ring.start);
2518 free_pci_mem:
2519 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002520 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002521
2522 return err;
2523}
2524
2525static int skge_down(struct net_device *dev)
2526{
2527 struct skge_port *skge = netdev_priv(dev);
2528 struct skge_hw *hw = skge->hw;
2529 int port = skge->port;
2530
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002531 if (skge->mem == NULL)
2532 return 0;
2533
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002534 if (netif_msg_ifdown(skge))
2535 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2536
2537 netif_stop_queue(dev);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002538 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002539 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002540
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002541 netif_poll_disable(dev);
2542
2543 spin_lock_irq(&hw->hw_lock);
2544 hw->intr_mask &= ~portmask[port];
2545 skge_write32(hw, B0_IMSK, hw->intr_mask);
2546 spin_unlock_irq(&hw->hw_lock);
2547
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002548 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2549 if (hw->chip_id == CHIP_ID_GENESIS)
2550 genesis_stop(skge);
2551 else
2552 yukon_stop(skge);
2553
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002554 /* Stop transmitter */
2555 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2556 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2557 RB_RST_SET|RB_DIS_OP_MD);
2558
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002559
2560 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002561 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002562 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2563
2564 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002565 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2566 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002567
2568 /* Reset PCI FIFO */
2569 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2570 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2571
2572 /* Reset the RAM Buffer async Tx queue */
2573 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2574 /* stop receiver */
2575 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2576 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2577 RB_RST_SET|RB_DIS_OP_MD);
2578 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2579
2580 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002581 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2582 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002583 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002584 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2585 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002586 }
2587
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002588 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002589
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002590 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002591 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002592 netif_tx_unlock_bh(dev);
2593
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002594 skge_rx_clean(skge);
2595
2596 kfree(skge->rx_ring.start);
2597 kfree(skge->tx_ring.start);
2598 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002599 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002600 return 0;
2601}
2602
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002603static inline int skge_avail(const struct skge_ring *ring)
2604{
2605 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2606 + (ring->to_clean - ring->to_use) - 1;
2607}
2608
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002609static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2610{
2611 struct skge_port *skge = netdev_priv(dev);
2612 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002613 struct skge_element *e;
2614 struct skge_tx_desc *td;
2615 int i;
2616 u32 control, len;
2617 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002618
Herbert Xu5b057c62006-06-23 02:06:41 -07002619 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002620 return NETDEV_TX_OK;
2621
Stephen Hemminger513f5332006-09-01 15:53:49 -07002622 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002623 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002624
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002625 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002626 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002627 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002628 e->skb = skb;
2629 len = skb_headlen(skb);
2630 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2631 pci_unmap_addr_set(e, mapaddr, map);
2632 pci_unmap_len_set(e, maplen, len);
2633
2634 td->dma_lo = map;
2635 td->dma_hi = map >> 32;
2636
Patrick McHardy84fa7932006-08-29 16:44:56 -07002637 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002638 int offset = skb->h.raw - skb->data;
2639
2640 /* This seems backwards, but it is what the sk98lin
2641 * does. Looks like hardware is wrong?
2642 */
Jeff Garzikea182d42005-12-01 04:31:32 -05002643 if (skb->h.ipiph->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002644 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002645 control = BMU_TCP_CHECK;
2646 else
2647 control = BMU_UDP_CHECK;
2648
2649 td->csum_offs = 0;
2650 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002651 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002652 } else
2653 control = BMU_CHECK;
2654
2655 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2656 control |= BMU_EOF| BMU_IRQ_EOF;
2657 else {
2658 struct skge_tx_desc *tf = td;
2659
2660 control |= BMU_STFWD;
2661 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2662 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2663
2664 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2665 frag->size, PCI_DMA_TODEVICE);
2666
2667 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002668 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002669 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002670 BUG_ON(tf->control & BMU_OWN);
2671
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002672 tf->dma_lo = map;
2673 tf->dma_hi = (u64) map >> 32;
2674 pci_unmap_addr_set(e, mapaddr, map);
2675 pci_unmap_len_set(e, maplen, frag->size);
2676
2677 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2678 }
2679 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2680 }
2681 /* Make sure all the descriptors written */
2682 wmb();
2683 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2684 wmb();
2685
2686 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2687
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002688 if (unlikely(netif_msg_tx_queued(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002689 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002690 dev->name, e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002691
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002692 skge->tx_ring.to_use = e->next;
Stephen Hemminger9db96472006-06-06 10:11:12 -07002693 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002694 pr_debug("%s: transmit queue full\n", dev->name);
2695 netif_stop_queue(dev);
2696 }
2697
Stephen Hemmingerc68ce712006-03-21 10:57:04 -08002698 dev->trans_start = jiffies;
2699
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002700 return NETDEV_TX_OK;
2701}
2702
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002703
2704/* Free resources associated with this reing element */
2705static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2706 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002707{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002708 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002709
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002710 BUG_ON(!e->skb);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002711
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002712 /* skb header vs. fragment */
2713 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002714 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002715 pci_unmap_len(e, maplen),
2716 PCI_DMA_TODEVICE);
2717 else
2718 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2719 pci_unmap_len(e, maplen),
2720 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002721
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002722 if (control & BMU_EOF) {
2723 if (unlikely(netif_msg_tx_done(skge)))
2724 printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
2725 skge->netdev->name, e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002726
Stephen Hemminger513f5332006-09-01 15:53:49 -07002727 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002728 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002729 e->skb = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002730}
2731
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002732/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002733static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002734{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002735 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002736 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002737
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002738 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2739 struct skge_tx_desc *td = e->desc;
2740 skge_tx_free(skge, e, td->control);
2741 td->control = 0;
2742 }
2743
2744 skge->tx_ring.to_clean = e;
Stephen Hemminger513f5332006-09-01 15:53:49 -07002745 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002746}
2747
2748static void skge_tx_timeout(struct net_device *dev)
2749{
2750 struct skge_port *skge = netdev_priv(dev);
2751
2752 if (netif_msg_timer(skge))
2753 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2754
2755 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002756 skge_tx_clean(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002757}
2758
2759static int skge_change_mtu(struct net_device *dev, int new_mtu)
2760{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002761 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002762
Stephen Hemminger95566062005-06-27 11:33:02 -07002763 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002764 return -EINVAL;
2765
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002766 if (!netif_running(dev)) {
2767 dev->mtu = new_mtu;
2768 return 0;
2769 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002770
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002771 skge_down(dev);
2772
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002773 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002774
2775 err = skge_up(dev);
2776 if (err)
2777 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002778
2779 return err;
2780}
2781
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002782static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2783
2784static void genesis_add_filter(u8 filter[8], const u8 *addr)
2785{
2786 u32 crc, bit;
2787
2788 crc = ether_crc_le(ETH_ALEN, addr);
2789 bit = ~crc & 0x3f;
2790 filter[bit/8] |= 1 << (bit%8);
2791}
2792
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002793static void genesis_set_multicast(struct net_device *dev)
2794{
2795 struct skge_port *skge = netdev_priv(dev);
2796 struct skge_hw *hw = skge->hw;
2797 int port = skge->port;
2798 int i, count = dev->mc_count;
2799 struct dev_mc_list *list = dev->mc_list;
2800 u32 mode;
2801 u8 filter[8];
2802
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002803 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002804 mode |= XM_MD_ENA_HASH;
2805 if (dev->flags & IFF_PROMISC)
2806 mode |= XM_MD_ENA_PROM;
2807 else
2808 mode &= ~XM_MD_ENA_PROM;
2809
2810 if (dev->flags & IFF_ALLMULTI)
2811 memset(filter, 0xff, sizeof(filter));
2812 else {
2813 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002814
2815 if (skge->flow_status == FLOW_STAT_REM_SEND
2816 || skge->flow_status == FLOW_STAT_SYMMETRIC)
2817 genesis_add_filter(filter, pause_mc_addr);
2818
2819 for (i = 0; list && i < count; i++, list = list->next)
2820 genesis_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002821 }
2822
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002823 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002824 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002825}
2826
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002827static void yukon_add_filter(u8 filter[8], const u8 *addr)
2828{
2829 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2830 filter[bit/8] |= 1 << (bit%8);
2831}
2832
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002833static void yukon_set_multicast(struct net_device *dev)
2834{
2835 struct skge_port *skge = netdev_priv(dev);
2836 struct skge_hw *hw = skge->hw;
2837 int port = skge->port;
2838 struct dev_mc_list *list = dev->mc_list;
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002839 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
2840 || skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002841 u16 reg;
2842 u8 filter[8];
2843
2844 memset(filter, 0, sizeof(filter));
2845
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002846 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002847 reg |= GM_RXCR_UCF_ENA;
2848
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002849 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002850 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2851 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2852 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002853 else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002854 reg &= ~GM_RXCR_MCF_ENA;
2855 else {
2856 int i;
2857 reg |= GM_RXCR_MCF_ENA;
2858
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002859 if (rx_pause)
2860 yukon_add_filter(filter, pause_mc_addr);
2861
2862 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
2863 yukon_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002864 }
2865
2866
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002867 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002868 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002869 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002870 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002871 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002872 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002873 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002874 (u16)filter[6] | ((u16)filter[7] << 8));
2875
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002876 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002877}
2878
Stephen Hemminger383181a2005-09-19 15:37:16 -07002879static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2880{
2881 if (hw->chip_id == CHIP_ID_GENESIS)
2882 return status >> XMR_FS_LEN_SHIFT;
2883 else
2884 return status >> GMR_FS_LEN_SHIFT;
2885}
2886
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002887static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2888{
2889 if (hw->chip_id == CHIP_ID_GENESIS)
2890 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2891 else
2892 return (status & GMR_FS_ANY_ERR) ||
2893 (status & GMR_FS_RX_OK) == 0;
2894}
2895
Stephen Hemminger383181a2005-09-19 15:37:16 -07002896
2897/* Get receive buffer from descriptor.
2898 * Handles copy of small buffers and reallocation failures
2899 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002900static struct sk_buff *skge_rx_get(struct net_device *dev,
2901 struct skge_element *e,
2902 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002903{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002904 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002905 struct sk_buff *skb;
2906 u16 len = control & BMU_BBC;
2907
2908 if (unlikely(netif_msg_rx_status(skge)))
2909 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002910 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002911 status, len);
2912
2913 if (len > skge->rx_buf_size)
2914 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002915
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002916 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002917 goto error;
2918
2919 if (bad_phy_status(skge->hw, status))
2920 goto error;
2921
2922 if (phy_length(skge->hw, status) != len)
2923 goto error;
2924
2925 if (len < RX_COPY_THRESHOLD) {
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002926 skb = netdev_alloc_skb(dev, len + 2);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002927 if (!skb)
2928 goto resubmit;
2929
2930 skb_reserve(skb, 2);
2931 pci_dma_sync_single_for_cpu(skge->hw->pdev,
2932 pci_unmap_addr(e, mapaddr),
2933 len, PCI_DMA_FROMDEVICE);
2934 memcpy(skb->data, e->skb->data, len);
2935 pci_dma_sync_single_for_device(skge->hw->pdev,
2936 pci_unmap_addr(e, mapaddr),
2937 len, PCI_DMA_FROMDEVICE);
2938 skge_rx_reuse(e, skge->rx_buf_size);
2939 } else {
2940 struct sk_buff *nskb;
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002941 nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002942 if (!nskb)
2943 goto resubmit;
2944
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002945 skb_reserve(nskb, NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002946 pci_unmap_single(skge->hw->pdev,
2947 pci_unmap_addr(e, mapaddr),
2948 pci_unmap_len(e, maplen),
2949 PCI_DMA_FROMDEVICE);
2950 skb = e->skb;
2951 prefetch(skb->data);
2952 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2953 }
2954
2955 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002956 if (skge->rx_csum) {
2957 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002958 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07002959 }
2960
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002961 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002962
2963 return skb;
2964error:
2965
2966 if (netif_msg_rx_err(skge))
2967 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002968 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002969 control, status);
2970
2971 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002972 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
2973 skge->net_stats.rx_length_errors++;
2974 if (status & XMR_FS_FRA_ERR)
2975 skge->net_stats.rx_frame_errors++;
2976 if (status & XMR_FS_FCS_ERR)
2977 skge->net_stats.rx_crc_errors++;
2978 } else {
2979 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
2980 skge->net_stats.rx_length_errors++;
2981 if (status & GMR_FS_FRAGMENT)
2982 skge->net_stats.rx_frame_errors++;
2983 if (status & GMR_FS_CRC_ERR)
2984 skge->net_stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002985 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002986
Stephen Hemminger383181a2005-09-19 15:37:16 -07002987resubmit:
2988 skge_rx_reuse(e, skge->rx_buf_size);
2989 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002990}
2991
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002992/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002993static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002994{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002995 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002996 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002997 struct skge_element *e;
2998
Stephen Hemminger513f5332006-09-01 15:53:49 -07002999 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003000
Stephen Hemminger513f5332006-09-01 15:53:49 -07003001 netif_tx_lock(dev);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003002 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003003 struct skge_tx_desc *td = e->desc;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003004
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003005 if (td->control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003006 break;
3007
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003008 skge_tx_free(skge, e, td->control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003009 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003010 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003011
Stephen Hemminger513f5332006-09-01 15:53:49 -07003012 if (skge_avail(&skge->tx_ring) > TX_LOW_WATER)
3013 netif_wake_queue(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003014
Stephen Hemminger513f5332006-09-01 15:53:49 -07003015 netif_tx_unlock(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003016}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003017
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003018static int skge_poll(struct net_device *dev, int *budget)
3019{
3020 struct skge_port *skge = netdev_priv(dev);
3021 struct skge_hw *hw = skge->hw;
3022 struct skge_ring *ring = &skge->rx_ring;
3023 struct skge_element *e;
Francois Romieud15e9c42006-12-17 23:03:15 +01003024 unsigned long flags;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003025 int to_do = min(dev->quota, *budget);
3026 int work_done = 0;
3027
Stephen Hemminger513f5332006-09-01 15:53:49 -07003028 skge_tx_done(dev);
3029
3030 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3031
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003032 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003033 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003034 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003035 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003036
3037 rmb();
3038 control = rd->control;
3039 if (control & BMU_OWN)
3040 break;
3041
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003042 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003043 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003044 dev->last_rx = jiffies;
3045 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003046
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003047 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003048 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003049 }
3050 ring->to_clean = e;
3051
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003052 /* restart receiver */
3053 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003054 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003055
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003056 *budget -= work_done;
3057 dev->quota -= work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003058
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003059 if (work_done >= to_do)
3060 return 1; /* not done */
3061
Francois Romieud15e9c42006-12-17 23:03:15 +01003062 spin_lock_irqsave(&hw->hw_lock, flags);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003063 __netif_rx_complete(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003064 hw->intr_mask |= napimask[skge->port];
Stephen Hemminger80dd8572006-02-22 10:28:35 -08003065 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003066 skge_read32(hw, B0_IMSK);
Francois Romieud15e9c42006-12-17 23:03:15 +01003067 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003068
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003069 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003070}
3071
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003072/* Parity errors seem to happen when Genesis is connected to a switch
3073 * with no other ports present. Heartbeat error??
3074 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003075static void skge_mac_parity(struct skge_hw *hw, int port)
3076{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003077 struct net_device *dev = hw->dev[port];
3078
3079 if (dev) {
3080 struct skge_port *skge = netdev_priv(dev);
3081 ++skge->net_stats.tx_heartbeat_errors;
3082 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003083
3084 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003085 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003086 MFF_CLR_PERR);
3087 else
3088 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003089 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003090 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003091 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3092}
3093
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003094static void skge_mac_intr(struct skge_hw *hw, int port)
3095{
Stephen Hemminger95566062005-06-27 11:33:02 -07003096 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003097 genesis_mac_intr(hw, port);
3098 else
3099 yukon_mac_intr(hw, port);
3100}
3101
3102/* Handle device specific framing and timeout interrupts */
3103static void skge_error_irq(struct skge_hw *hw)
3104{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003105 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003106 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3107
3108 if (hw->chip_id == CHIP_ID_GENESIS) {
3109 /* clear xmac errors */
3110 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003111 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003112 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003113 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003114 } else {
3115 /* Timestamp (unused) overflow */
3116 if (hwstatus & IS_IRQ_TIST_OV)
3117 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003118 }
3119
3120 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003121 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003122 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3123 }
3124
3125 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003126 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003127 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3128 }
3129
3130 if (hwstatus & IS_M1_PAR_ERR)
3131 skge_mac_parity(hw, 0);
3132
3133 if (hwstatus & IS_M2_PAR_ERR)
3134 skge_mac_parity(hw, 1);
3135
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003136 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003137 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3138 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003139 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003140 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003141
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003142 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003143 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3144 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003145 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003146 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003147
3148 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003149 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003150
Stephen Hemminger1479d132007-02-02 08:22:52 -08003151 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3152 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003153
Stephen Hemminger1479d132007-02-02 08:22:52 -08003154 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3155 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003156
3157 /* Write the error bits back to clear them. */
3158 pci_status &= PCI_STATUS_ERROR_BITS;
3159 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003160 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003161 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003162 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003163 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003164
Stephen Hemminger050ec182005-08-16 14:00:54 -07003165 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003166 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3167 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003168 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003169 hw->intr_mask &= ~IS_HW_ERR;
3170 }
3171 }
3172}
3173
3174/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003175 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003176 * because accessing phy registers requires spin wait which might
3177 * cause excess interrupt latency.
3178 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003179static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003180{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003181 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003182 int port;
3183
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003184 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003185 struct net_device *dev = hw->dev[port];
3186
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003187 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003188 struct skge_port *skge = netdev_priv(dev);
3189
3190 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003191 if (hw->chip_id != CHIP_ID_GENESIS)
3192 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003193 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003194 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003195 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003196 }
3197 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003198
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003199 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003200 hw->intr_mask |= IS_EXT_REG;
3201 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003202 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003203 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003204}
3205
David Howells7d12e782006-10-05 14:55:46 +01003206static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003207{
3208 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003209 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003210 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003211
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003212 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003213 /* Reading this register masks IRQ */
3214 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003215 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003216 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003217
Stephen Hemminger29365c92006-09-01 15:53:48 -07003218 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003219 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003220 if (status & IS_EXT_REG) {
3221 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003222 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003223 }
3224
Stephen Hemminger513f5332006-09-01 15:53:49 -07003225 if (status & (IS_XA1_F|IS_R1_F)) {
3226 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003227 netif_rx_schedule(hw->dev[0]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003228 }
3229
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003230 if (status & IS_PA_TO_TX1)
3231 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3232
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003233 if (status & IS_PA_TO_RX1) {
3234 struct skge_port *skge = netdev_priv(hw->dev[0]);
3235
3236 ++skge->net_stats.rx_over_errors;
3237 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3238 }
3239
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003240
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003241 if (status & IS_MAC1)
3242 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003243
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003244 if (hw->dev[1]) {
Stephen Hemminger513f5332006-09-01 15:53:49 -07003245 if (status & (IS_XA2_F|IS_R2_F)) {
3246 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003247 netif_rx_schedule(hw->dev[1]);
3248 }
3249
3250 if (status & IS_PA_TO_RX2) {
3251 struct skge_port *skge = netdev_priv(hw->dev[1]);
3252 ++skge->net_stats.rx_over_errors;
3253 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3254 }
3255
3256 if (status & IS_PA_TO_TX2)
3257 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3258
3259 if (status & IS_MAC2)
3260 skge_mac_intr(hw, 1);
3261 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003262
3263 if (status & IS_HW_ERR)
3264 skge_error_irq(hw);
3265
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003266 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003267 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003268out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003269 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003270
Stephen Hemminger29365c92006-09-01 15:53:48 -07003271 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003272}
3273
3274#ifdef CONFIG_NET_POLL_CONTROLLER
3275static void skge_netpoll(struct net_device *dev)
3276{
3277 struct skge_port *skge = netdev_priv(dev);
3278
3279 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003280 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003281 enable_irq(dev->irq);
3282}
3283#endif
3284
3285static int skge_set_mac_address(struct net_device *dev, void *p)
3286{
3287 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003288 struct skge_hw *hw = skge->hw;
3289 unsigned port = skge->port;
3290 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003291 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003292
3293 if (!is_valid_ether_addr(addr->sa_data))
3294 return -EADDRNOTAVAIL;
3295
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003296 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003297
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003298 if (!netif_running(dev)) {
3299 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3300 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3301 } else {
3302 /* disable Rx */
3303 spin_lock_bh(&hw->phy_lock);
3304 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3305 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003306
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003307 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3308 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003309
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003310 if (hw->chip_id == CHIP_ID_GENESIS)
3311 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3312 else {
3313 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3314 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3315 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003316
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003317 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3318 spin_unlock_bh(&hw->phy_lock);
3319 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003320
3321 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003322}
3323
3324static const struct {
3325 u8 id;
3326 const char *name;
3327} skge_chips[] = {
3328 { CHIP_ID_GENESIS, "Genesis" },
3329 { CHIP_ID_YUKON, "Yukon" },
3330 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3331 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003332};
3333
3334static const char *skge_board_name(const struct skge_hw *hw)
3335{
3336 int i;
3337 static char buf[16];
3338
3339 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3340 if (skge_chips[i].id == hw->chip_id)
3341 return skge_chips[i].name;
3342
3343 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3344 return buf;
3345}
3346
3347
3348/*
3349 * Setup the board data structure, but don't bring up
3350 * the port(s)
3351 */
3352static int skge_reset(struct skge_hw *hw)
3353{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003354 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003355 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003356 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003357 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003358
3359 ctst = skge_read16(hw, B0_CTST);
3360
3361 /* do a SW reset */
3362 skge_write8(hw, B0_CTST, CS_RST_SET);
3363 skge_write8(hw, B0_CTST, CS_RST_CLR);
3364
3365 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003366 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3367 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003368
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003369 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3370 pci_write_config_word(hw->pdev, PCI_STATUS,
3371 pci_status | PCI_STATUS_ERROR_BITS);
3372 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003373 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3374
3375 /* restore CLK_RUN bits (for Yukon-Lite) */
3376 skge_write16(hw, B0_CTST,
3377 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3378
3379 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003380 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003381 pmd_type = skge_read8(hw, B2_PMD_TYP);
3382 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003383
Stephen Hemminger95566062005-06-27 11:33:02 -07003384 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003385 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003386 switch (hw->phy_type) {
3387 case SK_PHY_XMAC:
3388 hw->phy_addr = PHY_ADDR_XMAC;
3389 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003390 case SK_PHY_BCOM:
3391 hw->phy_addr = PHY_ADDR_BCOM;
3392 break;
3393 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003394 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3395 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003396 return -EOPNOTSUPP;
3397 }
3398 break;
3399
3400 case CHIP_ID_YUKON:
3401 case CHIP_ID_YUKON_LITE:
3402 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003403 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003404 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003405
3406 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003407 break;
3408
3409 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003410 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3411 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003412 return -EOPNOTSUPP;
3413 }
3414
Stephen Hemminger981d0372005-06-27 11:33:06 -07003415 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3416 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3417 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003418
3419 /* read the adapters RAM size */
3420 t8 = skge_read8(hw, B2_E_0);
3421 if (hw->chip_id == CHIP_ID_GENESIS) {
3422 if (t8 == 3) {
3423 /* special case: 4 x 64k x 36, offset = 0x80000 */
3424 hw->ram_size = 0x100000;
3425 hw->ram_offset = 0x80000;
3426 } else
3427 hw->ram_size = t8 * 512;
3428 }
3429 else if (t8 == 0)
3430 hw->ram_size = 0x20000;
3431 else
3432 hw->ram_size = t8 * 4096;
3433
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003434 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003435
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003436 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003437 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3438 hw->intr_mask |= IS_EXT_REG;
3439
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003440 if (hw->chip_id == CHIP_ID_GENESIS)
3441 genesis_init(hw);
3442 else {
3443 /* switch power to VCC (WA for VAUX problem) */
3444 skge_write8(hw, B0_POWER_CTRL,
3445 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003446
Stephen Hemminger050ec182005-08-16 14:00:54 -07003447 /* avoid boards with stuck Hardware error bits */
3448 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3449 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003450 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003451 hw->intr_mask &= ~IS_HW_ERR;
3452 }
3453
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003454 /* Clear PHY COMA */
3455 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3456 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3457 reg &= ~PCI_PHY_COMA;
3458 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3459 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3460
3461
Stephen Hemminger981d0372005-06-27 11:33:06 -07003462 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003463 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3464 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003465 }
3466 }
3467
3468 /* turn off hardware timer (unused) */
3469 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3470 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3471 skge_write8(hw, B0_LED, LED_STAT_ON);
3472
3473 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003474 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003475 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003476
3477 /* Initialize ram interface */
3478 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3479
3480 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3481 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3482 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3483 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3484 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3485 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3486 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3487 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3488 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3489 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3490 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3491 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3492
3493 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3494
3495 /* Set interrupt moderation for Transmit only
3496 * Receive interrupts avoided by NAPI
3497 */
3498 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3499 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3500 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3501
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003502 skge_write32(hw, B0_IMSK, hw->intr_mask);
3503
Stephen Hemminger981d0372005-06-27 11:33:06 -07003504 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003505 if (hw->chip_id == CHIP_ID_GENESIS)
3506 genesis_reset(hw, i);
3507 else
3508 yukon_reset(hw, i);
3509 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003510
3511 return 0;
3512}
3513
3514/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003515static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3516 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003517{
3518 struct skge_port *skge;
3519 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3520
3521 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003522 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003523 return NULL;
3524 }
3525
3526 SET_MODULE_OWNER(dev);
3527 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3528 dev->open = skge_up;
3529 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003530 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003531 dev->hard_start_xmit = skge_xmit_frame;
3532 dev->get_stats = skge_get_stats;
3533 if (hw->chip_id == CHIP_ID_GENESIS)
3534 dev->set_multicast_list = genesis_set_multicast;
3535 else
3536 dev->set_multicast_list = yukon_set_multicast;
3537
3538 dev->set_mac_address = skge_set_mac_address;
3539 dev->change_mtu = skge_change_mtu;
3540 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3541 dev->tx_timeout = skge_tx_timeout;
3542 dev->watchdog_timeo = TX_WATCHDOG;
3543 dev->poll = skge_poll;
3544 dev->weight = NAPI_WEIGHT;
3545#ifdef CONFIG_NET_POLL_CONTROLLER
3546 dev->poll_controller = skge_netpoll;
3547#endif
3548 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003549
Stephen Hemminger981d0372005-06-27 11:33:06 -07003550 if (highmem)
3551 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003552
3553 skge = netdev_priv(dev);
3554 skge->netdev = dev;
3555 skge->hw = hw;
3556 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003557
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003558 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3559 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3560
3561 /* Auto speed and flow control */
3562 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003563 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003564 skge->duplex = -1;
3565 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003566 skge->advertising = skge_supported_modes(hw);
Stephen Hemmingera504e642007-02-02 08:22:53 -08003567 skge->wol = pci_wake_enabled(hw->pdev) ? wol_supported(hw) : 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003568
3569 hw->dev[port] = dev;
3570
3571 skge->port = port;
3572
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003573 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003574 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003575
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003576 if (hw->chip_id != CHIP_ID_GENESIS) {
3577 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3578 skge->rx_csum = 1;
3579 }
3580
3581 /* read the mac address */
3582 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003583 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003584
3585 /* device is off until link detection */
3586 netif_carrier_off(dev);
3587 netif_stop_queue(dev);
3588
3589 return dev;
3590}
3591
3592static void __devinit skge_show_addr(struct net_device *dev)
3593{
3594 const struct skge_port *skge = netdev_priv(dev);
3595
3596 if (netif_msg_probe(skge))
3597 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3598 dev->name,
3599 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3600 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3601}
3602
3603static int __devinit skge_probe(struct pci_dev *pdev,
3604 const struct pci_device_id *ent)
3605{
3606 struct net_device *dev, *dev1;
3607 struct skge_hw *hw;
3608 int err, using_dac = 0;
3609
Stephen Hemminger203babb2006-03-21 10:57:05 -08003610 err = pci_enable_device(pdev);
3611 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003612 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003613 goto err_out;
3614 }
3615
Stephen Hemminger203babb2006-03-21 10:57:05 -08003616 err = pci_request_regions(pdev, DRV_NAME);
3617 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003618 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003619 goto err_out_disable_pdev;
3620 }
3621
3622 pci_set_master(pdev);
3623
Stephen Hemminger93aea712006-03-21 10:57:02 -08003624 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003625 using_dac = 1;
Stephen Hemminger77783a72006-01-05 16:26:05 -08003626 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
Stephen Hemminger93aea712006-03-21 10:57:02 -08003627 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3628 using_dac = 0;
3629 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3630 }
3631
3632 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003633 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003634 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003635 }
3636
3637#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003638 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003639 {
3640 u32 reg;
3641
3642 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3643 reg |= PCI_REV_DESC;
3644 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3645 }
3646#endif
3647
3648 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003649 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003650 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003651 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003652 goto err_out_free_regions;
3653 }
3654
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003655 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003656 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003657 spin_lock_init(&hw->phy_lock);
3658 tasklet_init(&hw->phy_task, &skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003659
3660 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3661 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003662 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003663 goto err_out_free_hw;
3664 }
3665
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003666 err = skge_reset(hw);
3667 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003668 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003669
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003670 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3671 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003672 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003673
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003674 dev = skge_devinit(hw, 0, using_dac);
3675 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003676 goto err_out_led_off;
3677
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003678 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003679 if (!is_valid_ether_addr(dev->dev_addr))
3680 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003681
Stephen Hemminger203babb2006-03-21 10:57:05 -08003682 err = register_netdev(dev);
3683 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003684 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003685 goto err_out_free_netdev;
3686 }
3687
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003688 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
3689 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003690 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003691 dev->name, pdev->irq);
3692 goto err_out_unregister;
3693 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003694 skge_show_addr(dev);
3695
Stephen Hemminger981d0372005-06-27 11:33:06 -07003696 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003697 if (register_netdev(dev1) == 0)
3698 skge_show_addr(dev1);
3699 else {
3700 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003701 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003702 hw->dev[1] = NULL;
3703 free_netdev(dev1);
3704 }
3705 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003706 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003707
3708 return 0;
3709
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003710err_out_unregister:
3711 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003712err_out_free_netdev:
3713 free_netdev(dev);
3714err_out_led_off:
3715 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003716err_out_iounmap:
3717 iounmap(hw->regs);
3718err_out_free_hw:
3719 kfree(hw);
3720err_out_free_regions:
3721 pci_release_regions(pdev);
3722err_out_disable_pdev:
3723 pci_disable_device(pdev);
3724 pci_set_drvdata(pdev, NULL);
3725err_out:
3726 return err;
3727}
3728
3729static void __devexit skge_remove(struct pci_dev *pdev)
3730{
3731 struct skge_hw *hw = pci_get_drvdata(pdev);
3732 struct net_device *dev0, *dev1;
3733
Stephen Hemminger95566062005-06-27 11:33:02 -07003734 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003735 return;
3736
Stephen Hemminger208491d82007-02-16 15:37:39 -08003737 flush_scheduled_work();
3738
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003739 if ((dev1 = hw->dev[1]))
3740 unregister_netdev(dev1);
3741 dev0 = hw->dev[0];
3742 unregister_netdev(dev0);
3743
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003744 tasklet_disable(&hw->phy_task);
3745
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003746 spin_lock_irq(&hw->hw_lock);
3747 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003748 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003749 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003750 spin_unlock_irq(&hw->hw_lock);
3751
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003752 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003753 skge_write8(hw, B0_CTST, CS_RST_SET);
3754
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003755 free_irq(pdev->irq, hw);
3756 pci_release_regions(pdev);
3757 pci_disable_device(pdev);
3758 if (dev1)
3759 free_netdev(dev1);
3760 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003761
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003762 iounmap(hw->regs);
3763 kfree(hw);
3764 pci_set_drvdata(pdev, NULL);
3765}
3766
3767#ifdef CONFIG_PM
Stephen Hemmingera504e642007-02-02 08:22:53 -08003768static int vaux_avail(struct pci_dev *pdev)
3769{
3770 int pm_cap;
3771
3772 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3773 if (pm_cap) {
3774 u16 ctl;
3775 pci_read_config_word(pdev, pm_cap + PCI_PM_PMC, &ctl);
3776 if (ctl & PCI_PM_CAP_AUX_POWER)
3777 return 1;
3778 }
3779 return 0;
3780}
3781
3782
Pavel Machek2a569572005-07-07 17:56:40 -07003783static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003784{
3785 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08003786 int i, err, wol = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003787
Stephen Hemmingera504e642007-02-02 08:22:53 -08003788 err = pci_save_state(pdev);
3789 if (err)
3790 return err;
3791
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003792 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003793 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08003794 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003795
Stephen Hemmingera504e642007-02-02 08:22:53 -08003796 if (netif_running(dev))
3797 skge_down(dev);
3798 if (skge->wol)
3799 skge_wol_init(skge);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003800
Stephen Hemmingera504e642007-02-02 08:22:53 -08003801 wol |= skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003802 }
3803
Stephen Hemmingera504e642007-02-02 08:22:53 -08003804 if (wol && vaux_avail(pdev))
3805 skge_write8(hw, B0_POWER_CTRL,
3806 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
3807
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003808 skge_write32(hw, B0_IMSK, 0);
Pavel Machek2a569572005-07-07 17:56:40 -07003809 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003810 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3811
3812 return 0;
3813}
3814
3815static int skge_resume(struct pci_dev *pdev)
3816{
3817 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003818 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003819
Stephen Hemmingera504e642007-02-02 08:22:53 -08003820 err = pci_set_power_state(pdev, PCI_D0);
3821 if (err)
3822 goto out;
3823
3824 err = pci_restore_state(pdev);
3825 if (err)
3826 goto out;
3827
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003828 pci_enable_wake(pdev, PCI_D0, 0);
3829
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003830 err = skge_reset(hw);
3831 if (err)
3832 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003833
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003834 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003835 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003836
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003837 if (netif_running(dev)) {
3838 err = skge_up(dev);
3839
3840 if (err) {
3841 printk(KERN_ERR PFX "%s: could not up: %d\n",
3842 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08003843 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003844 goto out;
3845 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003846 }
3847 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003848out:
3849 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003850}
3851#endif
3852
3853static struct pci_driver skge_driver = {
3854 .name = DRV_NAME,
3855 .id_table = skge_id_table,
3856 .probe = skge_probe,
3857 .remove = __devexit_p(skge_remove),
3858#ifdef CONFIG_PM
3859 .suspend = skge_suspend,
3860 .resume = skge_resume,
3861#endif
3862};
3863
3864static int __init skge_init_module(void)
3865{
Jeff Garzik29917622006-08-19 17:48:59 -04003866 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003867}
3868
3869static void __exit skge_cleanup_module(void)
3870{
3871 pci_unregister_driver(&skge_driver);
3872}
3873
3874module_init(skge_init_module);
3875module_exit(skge_cleanup_module);