blob: 4889458619688b08046c4510a8a7713d294affb7 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/slab.h>
41#include <linux/spinlock.h>
42#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/interrupt.h>
45#include <linux/io.h>
46#include <linux/list.h>
47#include <linux/dma-mapping.h>
48
49#include <linux/usb/ch9.h>
50#include <linux/usb/gadget.h>
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010051#include <linux/usb/composite.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030052
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010057static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum);
58
Felipe Balbi72246da2011-08-19 18:10:58 +030059static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
60{
61 switch (state) {
62 case EP0_UNCONNECTED:
63 return "Unconnected";
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030064 case EP0_SETUP_PHASE:
65 return "Setup Phase";
66 case EP0_DATA_PHASE:
67 return "Data Phase";
68 case EP0_STATUS_PHASE:
69 return "Status Phase";
Felipe Balbi72246da2011-08-19 18:10:58 +030070 default:
71 return "UNKNOWN";
72 }
73}
74
75static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030076 u32 len, u32 type)
Felipe Balbi72246da2011-08-19 18:10:58 +030077{
78 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbif6bafc62012-02-06 11:04:53 +020079 struct dwc3_trb *trb;
Felipe Balbi72246da2011-08-19 18:10:58 +030080 struct dwc3_ep *dep;
81
82 int ret;
83
84 dep = dwc->eps[epnum];
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030085 if (dep->flags & DWC3_EP_BUSY) {
86 dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
87 return 0;
88 }
Felipe Balbi72246da2011-08-19 18:10:58 +030089
Felipe Balbif6bafc62012-02-06 11:04:53 +020090 trb = dwc->ep0_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +030091
Felipe Balbif6bafc62012-02-06 11:04:53 +020092 trb->bpl = lower_32_bits(buf_dma);
93 trb->bph = upper_32_bits(buf_dma);
94 trb->size = len;
95 trb->ctrl = type;
Felipe Balbi72246da2011-08-19 18:10:58 +030096
Felipe Balbif6bafc62012-02-06 11:04:53 +020097 trb->ctrl |= (DWC3_TRB_CTRL_HWO
98 | DWC3_TRB_CTRL_LST
99 | DWC3_TRB_CTRL_IOC
100 | DWC3_TRB_CTRL_ISP_IMI);
Felipe Balbi72246da2011-08-19 18:10:58 +0300101
102 memset(&params, 0, sizeof(params));
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300103 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
104 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300105
106 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
107 DWC3_DEPCMD_STARTTRANSFER, &params);
108 if (ret < 0) {
109 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
110 return ret;
111 }
112
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300113 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi72246da2011-08-19 18:10:58 +0300114 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
115 dep->number);
116
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300117 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
118
Felipe Balbi72246da2011-08-19 18:10:58 +0300119 return 0;
120}
121
122static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
123 struct dwc3_request *req)
124{
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100125 struct dwc3 *dwc = dep->dwc;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300126 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300127
128 req->request.actual = 0;
129 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +0300130 req->epnum = dep->number;
131
132 list_add_tail(&req->list, &dep->request_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300133
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300134 /*
135 * Gadget driver might not be quick enough to queue a request
136 * before we get a Transfer Not Ready event on this endpoint.
137 *
138 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
139 * flag is set, it's telling us that as soon as Gadget queues the
140 * required request, we should kick the transfer here because the
141 * IRQ we were waiting for is long gone.
142 */
143 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300144 unsigned direction;
Felipe Balbia6829702011-08-27 22:18:09 +0300145
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300146 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
Felipe Balbia6829702011-08-27 22:18:09 +0300147
Felipe Balbi68d8a782011-12-29 06:32:29 +0200148 if (dwc->ep0state != EP0_DATA_PHASE) {
149 dev_WARN(dwc->dev, "Unexpected pending request\n");
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300150 return 0;
151 }
Felipe Balbia6829702011-08-27 22:18:09 +0300152
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300153 ret = dwc3_ep0_start_trans(dwc, direction,
Felipe Balbi68d8a782011-12-29 06:32:29 +0200154 req->request.dma, req->request.length,
155 DWC3_TRBCTL_CONTROL_DATA);
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300156 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
157 DWC3_EP0_DIR_IN);
Felipe Balbi68d3e662011-12-08 13:56:27 +0200158 } else if (dwc->delayed_status) {
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100159 dwc->delayed_status = false;
Felipe Balbi68d3e662011-12-08 13:56:27 +0200160
161 if (dwc->ep0state == EP0_STATUS_PHASE)
162 dwc3_ep0_do_control_status(dwc, 1);
163 else
164 dev_dbg(dwc->dev, "too early for delayed status\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300165 }
166
167 return ret;
168}
169
170int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
171 gfp_t gfp_flags)
172{
173 struct dwc3_request *req = to_dwc3_request(request);
174 struct dwc3_ep *dep = to_dwc3_ep(ep);
175 struct dwc3 *dwc = dep->dwc;
176
177 unsigned long flags;
178
179 int ret;
180
Felipe Balbi72246da2011-08-19 18:10:58 +0300181 spin_lock_irqsave(&dwc->lock, flags);
182 if (!dep->desc) {
183 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
184 request, dep->name);
185 ret = -ESHUTDOWN;
186 goto out;
187 }
188
189 /* we share one TRB for ep0/1 */
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200190 if (!list_empty(&dep->request_list)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300191 ret = -EBUSY;
192 goto out;
193 }
194
195 dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
196 request, dep->name, request->length,
197 dwc3_ep0_state_string(dwc->ep0state));
198
199 ret = __dwc3_gadget_ep0_queue(dep, req);
200
201out:
202 spin_unlock_irqrestore(&dwc->lock, flags);
203
204 return ret;
205}
206
207static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
208{
Felipe Balbid7422202011-09-08 18:17:12 +0300209 struct dwc3_ep *dep = dwc->eps[0];
210
Felipe Balbi72246da2011-08-19 18:10:58 +0300211 /* stall is always issued on EP0 */
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200212 __dwc3_gadget_ep_set_halt(dep, 1);
213 dep->flags = DWC3_EP_ENABLED;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100214 dwc->delayed_status = false;
Felipe Balbid7422202011-09-08 18:17:12 +0300215
216 if (!list_empty(&dep->request_list)) {
217 struct dwc3_request *req;
218
219 req = next_request(&dep->request_list);
220 dwc3_gadget_giveback(dep, req, -ECONNRESET);
221 }
222
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300223 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300224 dwc3_ep0_out_start(dwc);
225}
226
227void dwc3_ep0_out_start(struct dwc3 *dwc)
228{
Felipe Balbi72246da2011-08-19 18:10:58 +0300229 int ret;
230
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300231 ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
232 DWC3_TRBCTL_CONTROL_SETUP);
Felipe Balbi72246da2011-08-19 18:10:58 +0300233 WARN_ON(ret < 0);
234}
235
Felipe Balbi72246da2011-08-19 18:10:58 +0300236static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
237{
238 struct dwc3_ep *dep;
239 u32 windex = le16_to_cpu(wIndex_le);
240 u32 epnum;
241
242 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
243 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
244 epnum |= 1;
245
246 dep = dwc->eps[epnum];
247 if (dep->flags & DWC3_EP_ENABLED)
248 return dep;
249
250 return NULL;
251}
252
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200253static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300254{
Felipe Balbi72246da2011-08-19 18:10:58 +0300255}
Felipe Balbi72246da2011-08-19 18:10:58 +0300256/*
257 * ch 9.4.5
258 */
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200259static int dwc3_ep0_handle_status(struct dwc3 *dwc,
260 struct usb_ctrlrequest *ctrl)
Felipe Balbi72246da2011-08-19 18:10:58 +0300261{
262 struct dwc3_ep *dep;
263 u32 recip;
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200264 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300265 u16 usb_status = 0;
266 __le16 *response_pkt;
267
268 recip = ctrl->bRequestType & USB_RECIP_MASK;
269 switch (recip) {
270 case USB_RECIP_DEVICE:
271 /*
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200272 * LTM will be set once we know how to set this in HW.
Felipe Balbi72246da2011-08-19 18:10:58 +0300273 */
274 usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200275
276 if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
277 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
278 if (reg & DWC3_DCTL_INITU1ENA)
279 usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
280 if (reg & DWC3_DCTL_INITU2ENA)
281 usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
282 }
283
Felipe Balbi72246da2011-08-19 18:10:58 +0300284 break;
285
286 case USB_RECIP_INTERFACE:
287 /*
288 * Function Remote Wake Capable D0
289 * Function Remote Wakeup D1
290 */
291 break;
292
293 case USB_RECIP_ENDPOINT:
294 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
295 if (!dep)
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200296 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300297
298 if (dep->flags & DWC3_EP_STALL)
299 usb_status = 1 << USB_ENDPOINT_HALT;
300 break;
301 default:
302 return -EINVAL;
303 };
304
305 response_pkt = (__le16 *) dwc->setup_buf;
306 *response_pkt = cpu_to_le16(usb_status);
Felipe Balbie2617792011-11-29 10:35:47 +0200307
308 dep = dwc->eps[0];
309 dwc->ep0_usb_req.dep = dep;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100310 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200311 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100312 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
Felipe Balbie2617792011-11-29 10:35:47 +0200313
314 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300315}
316
317static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
318 struct usb_ctrlrequest *ctrl, int set)
319{
320 struct dwc3_ep *dep;
321 u32 recip;
322 u32 wValue;
323 u32 wIndex;
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200324 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300325 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
327 wValue = le16_to_cpu(ctrl->wValue);
328 wIndex = le16_to_cpu(ctrl->wIndex);
329 recip = ctrl->bRequestType & USB_RECIP_MASK;
330 switch (recip) {
331 case USB_RECIP_DEVICE:
332
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200333 switch (wValue) {
334 case USB_DEVICE_REMOTE_WAKEUP:
335 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300336 /*
337 * 9.4.1 says only only for SS, in AddressState only for
338 * default control pipe
339 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300340 case USB_DEVICE_U1_ENABLE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300341 if (dwc->dev_state != DWC3_CONFIGURED_STATE)
342 return -EINVAL;
343 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
344 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300345
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200346 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
347 if (set)
348 reg |= DWC3_DCTL_INITU1ENA;
349 else
350 reg &= ~DWC3_DCTL_INITU1ENA;
351 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300352 break;
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200353
Felipe Balbi72246da2011-08-19 18:10:58 +0300354 case USB_DEVICE_U2_ENABLE:
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200355 if (dwc->dev_state != DWC3_CONFIGURED_STATE)
356 return -EINVAL;
357 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
358 return -EINVAL;
359
360 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
361 if (set)
362 reg |= DWC3_DCTL_INITU2ENA;
363 else
364 reg &= ~DWC3_DCTL_INITU2ENA;
365 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300366 break;
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200367
Felipe Balbi72246da2011-08-19 18:10:58 +0300368 case USB_DEVICE_LTM_ENABLE:
Sebastian Andrzej Siewiorbb8b8a32011-09-13 17:54:39 +0200369 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300370 break;
371
372 case USB_DEVICE_TEST_MODE:
373 if ((wIndex & 0xff) != 0)
374 return -EINVAL;
375 if (!set)
376 return -EINVAL;
377
Gerard Cauvy3b637362012-02-10 12:21:18 +0200378 dwc->test_mode_nr = wIndex >> 8;
379 dwc->test_mode = true;
Gerard Cauvyecb07792012-03-16 16:20:10 +0200380 break;
381 default:
382 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300383 }
384 break;
385
386 case USB_RECIP_INTERFACE:
387 switch (wValue) {
388 case USB_INTRF_FUNC_SUSPEND:
389 if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
390 /* XXX enable Low power suspend */
391 ;
392 if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
393 /* XXX enable remote wakeup */
394 ;
395 break;
396 default:
397 return -EINVAL;
398 }
399 break;
400
401 case USB_RECIP_ENDPOINT:
402 switch (wValue) {
403 case USB_ENDPOINT_HALT:
Paul Zimmerman1d046792012-02-15 18:56:56 -0800404 dep = dwc3_wIndex_to_dep(dwc, wIndex);
Felipe Balbi72246da2011-08-19 18:10:58 +0300405 if (!dep)
406 return -EINVAL;
407 ret = __dwc3_gadget_ep_set_halt(dep, set);
408 if (ret)
409 return -EINVAL;
410 break;
411 default:
412 return -EINVAL;
413 }
414 break;
415
416 default:
417 return -EINVAL;
418 };
419
Felipe Balbi72246da2011-08-19 18:10:58 +0300420 return 0;
421}
422
423static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
424{
Felipe Balbi72246da2011-08-19 18:10:58 +0300425 u32 addr;
426 u32 reg;
427
428 addr = le16_to_cpu(ctrl->wValue);
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300429 if (addr > 127) {
430 dev_dbg(dwc->dev, "invalid device address %d\n", addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300431 return -EINVAL;
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300432 }
433
434 if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
435 dev_dbg(dwc->dev, "trying to set address when configured\n");
436 return -EINVAL;
437 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300438
Felipe Balbi26460212011-09-30 10:58:36 +0300439 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
440 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
441 reg |= DWC3_DCFG_DEVADDR(addr);
442 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300443
Felipe Balbi26460212011-09-30 10:58:36 +0300444 if (addr)
445 dwc->dev_state = DWC3_ADDRESS_STATE;
446 else
447 dwc->dev_state = DWC3_DEFAULT_STATE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300448
Felipe Balbi26460212011-09-30 10:58:36 +0300449 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300450}
451
452static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
453{
454 int ret;
455
456 spin_unlock(&dwc->lock);
457 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
458 spin_lock(&dwc->lock);
459 return ret;
460}
461
462static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
463{
464 u32 cfg;
465 int ret;
466
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300467 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300468 cfg = le16_to_cpu(ctrl->wValue);
469
470 switch (dwc->dev_state) {
471 case DWC3_DEFAULT_STATE:
472 return -EINVAL;
473 break;
474
475 case DWC3_ADDRESS_STATE:
476 ret = dwc3_ep0_delegate_req(dwc, ctrl);
477 /* if the cfg matches and the cfg is non zero */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200478 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300479 dwc->dev_state = DWC3_CONFIGURED_STATE;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200480 dwc->resize_fifos = true;
481 dev_dbg(dwc->dev, "resize fifos flag SET\n");
482 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300483 break;
484
485 case DWC3_CONFIGURED_STATE:
486 ret = dwc3_ep0_delegate_req(dwc, ctrl);
487 if (!cfg)
488 dwc->dev_state = DWC3_ADDRESS_STATE;
489 break;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100490 default:
491 ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300492 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100493 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300494}
495
496static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
497{
498 int ret;
499
500 switch (ctrl->bRequest) {
501 case USB_REQ_GET_STATUS:
502 dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
503 ret = dwc3_ep0_handle_status(dwc, ctrl);
504 break;
505 case USB_REQ_CLEAR_FEATURE:
506 dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
507 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
508 break;
509 case USB_REQ_SET_FEATURE:
510 dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
511 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
512 break;
513 case USB_REQ_SET_ADDRESS:
514 dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
515 ret = dwc3_ep0_set_address(dwc, ctrl);
516 break;
517 case USB_REQ_SET_CONFIGURATION:
518 dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
519 ret = dwc3_ep0_set_config(dwc, ctrl);
520 break;
521 default:
522 dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
523 ret = dwc3_ep0_delegate_req(dwc, ctrl);
524 break;
525 };
526
527 return ret;
528}
529
530static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
531 const struct dwc3_event_depevt *event)
532{
533 struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
534 int ret;
535 u32 len;
536
537 if (!dwc->gadget_driver)
538 goto err;
539
540 len = le16_to_cpu(ctrl->wLength);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300541 if (!len) {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300542 dwc->three_stage_setup = false;
543 dwc->ep0_expect_in = false;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300544 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
545 } else {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300546 dwc->three_stage_setup = true;
547 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300548 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
549 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300550
551 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
552 ret = dwc3_ep0_std_request(dwc, ctrl);
553 else
554 ret = dwc3_ep0_delegate_req(dwc, ctrl);
555
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100556 if (ret == USB_GADGET_DELAYED_STATUS)
557 dwc->delayed_status = true;
558
Felipe Balbi72246da2011-08-19 18:10:58 +0300559 if (ret >= 0)
560 return;
561
562err:
563 dwc3_ep0_stall_and_restart(dwc);
564}
565
566static void dwc3_ep0_complete_data(struct dwc3 *dwc,
567 const struct dwc3_event_depevt *event)
568{
569 struct dwc3_request *r = NULL;
570 struct usb_request *ur;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200571 struct dwc3_trb *trb;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200572 struct dwc3_ep *ep0;
Felipe Balbic611ccb2011-08-27 02:30:33 +0300573 u32 transferred;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200574 u32 length;
Felipe Balbi72246da2011-08-19 18:10:58 +0300575 u8 epnum;
576
577 epnum = event->endpoint_number;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200578 ep0 = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300580 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
581
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200582 r = next_request(&ep0->request_list);
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200583 ur = &r->request;
Felipe Balbi72246da2011-08-19 18:10:58 +0300584
Felipe Balbif6bafc62012-02-06 11:04:53 +0200585 trb = dwc->ep0_trb;
586 length = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbi72246da2011-08-19 18:10:58 +0300587
Felipe Balbia6829702011-08-27 22:18:09 +0300588 if (dwc->ep0_bounced) {
Moiz Sonasath566ccdd2012-03-14 00:44:56 -0500589 unsigned transfer_size = ur->length;
590 unsigned maxp = ep0->endpoint.maxpacket;
591
592 transfer_size += (maxp - (transfer_size % maxp));
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300593 transferred = min_t(u32, ur->length,
Moiz Sonasath566ccdd2012-03-14 00:44:56 -0500594 transfer_size - length);
Felipe Balbia6829702011-08-27 22:18:09 +0300595 memcpy(ur->buf, dwc->ep0_bounce, transferred);
596 dwc->ep0_bounced = false;
597 } else {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200598 transferred = ur->length - length;
Felipe Balbia6829702011-08-27 22:18:09 +0300599 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300600
Felipe Balbicd423dd2012-03-21 11:44:00 +0200601 ur->actual += transferred;
602
Felipe Balbi72246da2011-08-19 18:10:58 +0300603 if ((epnum & 1) && ur->actual < ur->length) {
604 /* for some reason we did not get everything out */
605
606 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300607 } else {
608 /*
609 * handle the case where we have to send a zero packet. This
610 * seems to be case when req.length > maxpacket. Could it be?
611 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300612 if (r)
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200613 dwc3_gadget_giveback(ep0, r, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300614 }
615}
616
617static void dwc3_ep0_complete_req(struct dwc3 *dwc,
618 const struct dwc3_event_depevt *event)
619{
620 struct dwc3_request *r;
621 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300622
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300623 dep = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300624
625 if (!list_empty(&dep->request_list)) {
626 r = next_request(&dep->request_list);
627
628 dwc3_gadget_giveback(dep, r, 0);
629 }
630
Gerard Cauvy3b637362012-02-10 12:21:18 +0200631 if (dwc->test_mode) {
632 int ret;
633
634 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
635 if (ret < 0) {
636 dev_dbg(dwc->dev, "Invalid Test #%d\n",
637 dwc->test_mode_nr);
638 dwc3_ep0_stall_and_restart(dwc);
639 }
640 }
641
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300642 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 dwc3_ep0_out_start(dwc);
644}
645
646static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
647 const struct dwc3_event_depevt *event)
648{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300649 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
650
651 dep->flags &= ~DWC3_EP_BUSY;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -0800652 dep->res_trans_idx = 0;
Felipe Balbidf62df52011-10-14 15:11:49 +0300653 dwc->setup_packet_pending = false;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300654
Felipe Balbi72246da2011-08-19 18:10:58 +0300655 switch (dwc->ep0state) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300656 case EP0_SETUP_PHASE:
657 dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300658 dwc3_ep0_inspect_setup(dwc, event);
659 break;
660
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300661 case EP0_DATA_PHASE:
662 dev_vdbg(dwc->dev, "Data Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 dwc3_ep0_complete_data(dwc, event);
664 break;
665
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300666 case EP0_STATUS_PHASE:
667 dev_vdbg(dwc->dev, "Status Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300668 dwc3_ep0_complete_req(dwc, event);
669 break;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300670 default:
671 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 }
673}
674
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300675static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
676 const struct dwc3_event_depevt *event)
677{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300678 dwc3_ep0_out_start(dwc);
679}
680
681static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
682 const struct dwc3_event_depevt *event)
683{
684 struct dwc3_ep *dep;
685 struct dwc3_request *req;
686 int ret;
687
688 dep = dwc->eps[0];
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300689
690 if (list_empty(&dep->request_list)) {
691 dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
692 dep->flags |= DWC3_EP_PENDING_REQUEST;
693
694 if (event->endpoint_number)
695 dep->flags |= DWC3_EP0_DIR_IN;
696 return;
697 }
698
699 req = next_request(&dep->request_list);
700 req->direction = !!event->endpoint_number;
701
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300702 if (req->request.length == 0) {
703 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
704 dwc->ctrl_req_addr, 0,
705 DWC3_TRBCTL_CONTROL_DATA);
706 } else if ((req->request.length % dep->endpoint.maxpacket)
707 && (event->endpoint_number == 0)) {
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200708 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
709 event->endpoint_number);
710 if (ret) {
711 dev_dbg(dwc->dev, "failed to map request\n");
712 return;
713 }
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300714
715 WARN_ON(req->request.length > dep->endpoint.maxpacket);
716
717 dwc->ep0_bounced = true;
718
719 /*
720 * REVISIT in case request length is bigger than EP0
721 * wMaxPacketSize, we will need two chained TRBs to handle
722 * the transfer.
723 */
724 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
725 dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
726 DWC3_TRBCTL_CONTROL_DATA);
727 } else {
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200728 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
729 event->endpoint_number);
730 if (ret) {
731 dev_dbg(dwc->dev, "failed to map request\n");
732 return;
733 }
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300734
735 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
736 req->request.dma, req->request.length,
737 DWC3_TRBCTL_CONTROL_DATA);
738 }
739
740 WARN_ON(ret < 0);
741}
742
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100743static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300744{
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100745 struct dwc3 *dwc = dep->dwc;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300746 u32 type;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300747
748 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
749 : DWC3_TRBCTL_CONTROL_STATUS2;
750
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100751 return dwc3_ep0_start_trans(dwc, dep->number,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300752 dwc->ctrl_req_addr, 0, type);
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100753}
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300754
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100755static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum)
756{
757 struct dwc3_ep *dep = dwc->eps[epnum];
758
Felipe Balbi457e84b2012-01-18 18:04:09 +0200759 if (dwc->resize_fifos) {
760 dev_dbg(dwc->dev, "starting to resize fifos\n");
761 dwc3_gadget_resize_tx_fifos(dwc);
762 dwc->resize_fifos = 0;
763 }
764
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100765 WARN_ON(dwc3_ep0_start_control_status(dep));
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300766}
767
Felipe Balbi72246da2011-08-19 18:10:58 +0300768static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
769 const struct dwc3_event_depevt *event)
770{
Felipe Balbidf62df52011-10-14 15:11:49 +0300771 dwc->setup_packet_pending = true;
772
Felipe Balbi9cc9bcd2011-10-18 18:00:26 +0300773 /*
774 * This part is very tricky: If we has just handled
775 * XferNotReady(Setup) and we're now expecting a
776 * XferComplete but, instead, we receive another
777 * XferNotReady(Setup), we should STALL and restart
778 * the state machine.
779 *
780 * In all other cases, we just continue waiting
781 * for the XferComplete event.
782 *
783 * We are a little bit unsafe here because we're
784 * not trying to ensure that last event was, indeed,
785 * XferNotReady(Setup).
786 *
787 * Still, we don't expect any condition where that
788 * should happen and, even if it does, it would be
789 * another error condition.
790 */
791 if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
792 switch (event->status) {
793 case DEPEVT_STATUS_CONTROL_SETUP:
794 dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
795 dwc3_ep0_stall_and_restart(dwc);
796 break;
797 case DEPEVT_STATUS_CONTROL_DATA:
798 /* FALLTHROUGH */
799 case DEPEVT_STATUS_CONTROL_STATUS:
800 /* FALLTHROUGH */
801 default:
802 dev_vdbg(dwc->dev, "waiting for XferComplete\n");
803 }
804
805 return;
806 }
807
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300808 switch (event->status) {
809 case DEPEVT_STATUS_CONTROL_SETUP:
810 dev_vdbg(dwc->dev, "Control Setup\n");
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100811
812 dwc->ep0state = EP0_SETUP_PHASE;
813
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300814 dwc3_ep0_do_control_setup(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300815 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300816
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300817 case DEPEVT_STATUS_CONTROL_DATA:
818 dev_vdbg(dwc->dev, "Control Data\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300819
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100820 dwc->ep0state = EP0_DATA_PHASE;
821
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300822 if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
823 dev_vdbg(dwc->dev, "Expected %d got %d\n",
Felipe Balbi25355be2011-09-30 10:58:38 +0300824 dwc->ep0_next_event,
825 DWC3_EP0_NRDY_DATA);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300826
827 dwc3_ep0_stall_and_restart(dwc);
828 return;
829 }
830
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300831 /*
832 * One of the possible error cases is when Host _does_
833 * request for Data Phase, but it does so on the wrong
834 * direction.
835 *
836 * Here, we already know ep0_next_event is DATA (see above),
837 * so we only need to check for direction.
838 */
839 if (dwc->ep0_expect_in != event->endpoint_number) {
840 dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
841 dwc3_ep0_stall_and_restart(dwc);
842 return;
843 }
844
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300845 dwc3_ep0_do_control_data(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300846 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300847
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300848 case DEPEVT_STATUS_CONTROL_STATUS:
849 dev_vdbg(dwc->dev, "Control Status\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300850
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100851 dwc->ep0state = EP0_STATUS_PHASE;
852
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300853 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
854 dev_vdbg(dwc->dev, "Expected %d got %d\n",
Felipe Balbi25355be2011-09-30 10:58:38 +0300855 dwc->ep0_next_event,
856 DWC3_EP0_NRDY_STATUS);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300857
858 dwc3_ep0_stall_and_restart(dwc);
859 return;
860 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100861
862 if (dwc->delayed_status) {
863 WARN_ON_ONCE(event->endpoint_number != 1);
864 dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
865 return;
866 }
867
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +0100868 dwc3_ep0_do_control_status(dwc, event->endpoint_number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300869 }
870}
871
872void dwc3_ep0_interrupt(struct dwc3 *dwc,
Felipe Balbi8becf272011-11-04 12:40:05 +0200873 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +0300874{
875 u8 epnum = event->endpoint_number;
876
877 dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
878 dwc3_ep_event_string(event->endpoint_event),
Sebastian Andrzej Siewiorb147f352011-09-30 10:58:40 +0300879 epnum >> 1, (epnum & 1) ? "in" : "out",
Felipe Balbi72246da2011-08-19 18:10:58 +0300880 dwc3_ep0_state_string(dwc->ep0state));
881
882 switch (event->endpoint_event) {
883 case DWC3_DEPEVT_XFERCOMPLETE:
884 dwc3_ep0_xfer_complete(dwc, event);
885 break;
886
887 case DWC3_DEPEVT_XFERNOTREADY:
888 dwc3_ep0_xfernotready(dwc, event);
889 break;
890
891 case DWC3_DEPEVT_XFERINPROGRESS:
892 case DWC3_DEPEVT_RXTXFIFOEVT:
893 case DWC3_DEPEVT_STREAMEVT:
894 case DWC3_DEPEVT_EPCMDCMPLT:
895 break;
896 }
897}