blob: da3494a534230cd3f4e7c04be4ab714a8061d4f3 [file] [log] [blame]
SAN People73a59c12006-01-09 17:05:41 +00001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * linux/arch/arm/mach-at91/irq.c
SAN People73a59c12006-01-09 17:05:41 +00003 *
4 * Copyright (C) 2004 SAN People
5 * Copyright (C) 2004 ATMEL
6 * Copyright (C) Rick Bronson
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22
SAN People73a59c12006-01-09 17:05:41 +000023#include <linux/init.h>
24#include <linux/module.h>
25#include <linux/mm.h>
26#include <linux/types.h>
27
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/hardware.h>
SAN People73a59c12006-01-09 17:05:41 +000029#include <asm/irq.h>
SAN People73a59c12006-01-09 17:05:41 +000030#include <asm/setup.h>
31
32#include <asm/mach/arch.h>
33#include <asm/mach/irq.h>
34#include <asm/mach/map.h>
35
SAN People73a59c12006-01-09 17:05:41 +000036
Andrew Victorba854e12006-07-05 17:22:52 +010037static void at91_aic_mask_irq(unsigned int irq)
SAN People73a59c12006-01-09 17:05:41 +000038{
39 /* Disable interrupt on AIC */
40 at91_sys_write(AT91_AIC_IDCR, 1 << irq);
41}
42
Andrew Victorba854e12006-07-05 17:22:52 +010043static void at91_aic_unmask_irq(unsigned int irq)
SAN People73a59c12006-01-09 17:05:41 +000044{
45 /* Enable interrupt on AIC */
46 at91_sys_write(AT91_AIC_IECR, 1 << irq);
47}
48
Andrew Victor1f4fd0a2006-11-30 10:01:47 +010049unsigned int at91_extern_irq;
50
51#define is_extern_irq(irq) ((1 << (irq)) & at91_extern_irq)
52
Andrew Victorba854e12006-07-05 17:22:52 +010053static int at91_aic_set_type(unsigned irq, unsigned type)
SAN People73a59c12006-01-09 17:05:41 +000054{
55 unsigned int smr, srctype;
56
SAN People73a59c12006-01-09 17:05:41 +000057 switch (type) {
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +010058 case IRQ_TYPE_LEVEL_HIGH:
SAN People73a59c12006-01-09 17:05:41 +000059 srctype = AT91_AIC_SRCTYPE_HIGH;
60 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +010061 case IRQ_TYPE_EDGE_RISING:
SAN People73a59c12006-01-09 17:05:41 +000062 srctype = AT91_AIC_SRCTYPE_RISING;
63 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +010064 case IRQ_TYPE_LEVEL_LOW:
Andrew Victor1f4fd0a2006-11-30 10:01:47 +010065 if ((irq == AT91_ID_FIQ) || is_extern_irq(irq)) /* only supported on external interrupts */
66 srctype = AT91_AIC_SRCTYPE_LOW;
67 else
Andrew Victor37f2e4b2006-06-19 15:26:52 +010068 return -EINVAL;
SAN People73a59c12006-01-09 17:05:41 +000069 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +010070 case IRQ_TYPE_EDGE_FALLING:
Andrew Victor1f4fd0a2006-11-30 10:01:47 +010071 if ((irq == AT91_ID_FIQ) || is_extern_irq(irq)) /* only supported on external interrupts */
72 srctype = AT91_AIC_SRCTYPE_FALLING;
73 else
Andrew Victor37f2e4b2006-06-19 15:26:52 +010074 return -EINVAL;
SAN People73a59c12006-01-09 17:05:41 +000075 break;
76 default:
77 return -EINVAL;
78 }
79
80 smr = at91_sys_read(AT91_AIC_SMR(irq)) & ~AT91_AIC_SRCTYPE;
81 at91_sys_write(AT91_AIC_SMR(irq), smr | srctype);
82 return 0;
83}
84
Andrew Victor683c66b2006-06-19 15:26:53 +010085#ifdef CONFIG_PM
86
87static u32 wakeups;
88static u32 backups;
89
Andrew Victorba854e12006-07-05 17:22:52 +010090static int at91_aic_set_wake(unsigned irq, unsigned value)
Andrew Victor683c66b2006-06-19 15:26:53 +010091{
92 if (unlikely(irq >= 32))
93 return -EINVAL;
94
95 if (value)
96 wakeups |= (1 << irq);
97 else
98 wakeups &= ~(1 << irq);
99
100 return 0;
101}
102
103void at91_irq_suspend(void)
104{
105 backups = at91_sys_read(AT91_AIC_IMR);
106 at91_sys_write(AT91_AIC_IDCR, backups);
107 at91_sys_write(AT91_AIC_IECR, wakeups);
108}
109
110void at91_irq_resume(void)
111{
112 at91_sys_write(AT91_AIC_IDCR, wakeups);
113 at91_sys_write(AT91_AIC_IECR, backups);
114}
115
116#else
Andrew Victorba854e12006-07-05 17:22:52 +0100117#define at91_aic_set_wake NULL
Andrew Victor683c66b2006-06-19 15:26:53 +0100118#endif
119
David Brownell38c677c2006-08-01 22:26:25 +0100120static struct irq_chip at91_aic_chip = {
121 .name = "AIC",
Andrew Victorba854e12006-07-05 17:22:52 +0100122 .ack = at91_aic_mask_irq,
123 .mask = at91_aic_mask_irq,
124 .unmask = at91_aic_unmask_irq,
125 .set_type = at91_aic_set_type,
126 .set_wake = at91_aic_set_wake,
SAN People73a59c12006-01-09 17:05:41 +0000127};
128
129/*
130 * Initialize the AIC interrupt controller.
131 */
Andrew Victorba854e12006-07-05 17:22:52 +0100132void __init at91_aic_init(unsigned int priority[NR_AIC_IRQS])
SAN People73a59c12006-01-09 17:05:41 +0000133{
134 unsigned int i;
135
SAN People73a59c12006-01-09 17:05:41 +0000136 /*
137 * The IVR is used by macro get_irqnr_and_base to read and verify.
138 * The irq number is NR_AIC_IRQS when a spurious interrupt has occurred.
139 */
140 for (i = 0; i < NR_AIC_IRQS; i++) {
141 /* Put irq number in Source Vector Register: */
142 at91_sys_write(AT91_AIC_SVR(i), i);
Andrew Victorba854e12006-07-05 17:22:52 +0100143 /* Active Low interrupt, with the specified priority */
SAN People73a59c12006-01-09 17:05:41 +0000144 at91_sys_write(AT91_AIC_SMR(i), AT91_AIC_SRCTYPE_LOW | priority[i]);
145
Andrew Victorba854e12006-07-05 17:22:52 +0100146 set_irq_chip(i, &at91_aic_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000147 set_irq_handler(i, handle_level_irq);
SAN People73a59c12006-01-09 17:05:41 +0000148 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
149
150 /* Perform 8 End Of Interrupt Command to make sure AIC will not Lock out nIRQ */
151 if (i < 8)
152 at91_sys_write(AT91_AIC_EOICR, 0);
153 }
154
155 /*
156 * Spurious Interrupt ID in Spurious Vector Register is NR_AIC_IRQS
157 * When there is no current interrupt, the IRQ Vector Register reads the value stored in AIC_SPU
158 */
159 at91_sys_write(AT91_AIC_SPU, NR_AIC_IRQS);
160
161 /* No debugging in AIC: Debug (Protect) Control Register */
162 at91_sys_write(AT91_AIC_DCR, 0);
163
164 /* Disable and clear all interrupts initially */
165 at91_sys_write(AT91_AIC_IDCR, 0xFFFFFFFF);
166 at91_sys_write(AT91_AIC_ICCR, 0xFFFFFFFF);
167}