blob: dacb3ef0c3e61b0a2e3bbade235ffa64f34c3f88 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Tejun Heoa22e6442008-03-10 10:25:25 +090052static int ahci_skip_host_reset;
53module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040056static int ahci_enable_alpm(struct ata_port *ap,
57 enum link_pm policy);
58static void ahci_disable_alpm(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60enum {
61 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090062 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_MAX_SG = 168, /* hardware max is 64K */
64 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090065 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090066 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090067 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040069 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090070 AHCI_CMD_TBL_HDR_SZ = 0x80,
71 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
72 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
73 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 AHCI_RX_FIS_SZ,
75 AHCI_IRQ_ON_SG = (1 << 31),
76 AHCI_CMD_ATAPI = (1 << 5),
77 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090078 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090079 AHCI_CMD_RESET = (1 << 8),
80 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090083 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090084 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090087 board_ahci_vt8251 = 1,
88 board_ahci_ign_iferr = 2,
89 board_ahci_sb600 = 3,
90 board_ahci_mv = 4,
Shane Huange39fc8c2008-02-22 05:00:31 -080091 board_ahci_sb700 = 5,
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93 /* global controller registers */
94 HOST_CAP = 0x00, /* host capabilities */
95 HOST_CTL = 0x04, /* global host control */
96 HOST_IRQ_STAT = 0x08, /* interrupt status */
97 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
98 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
99
100 /* HOST_CTL bits */
101 HOST_RESET = (1 << 0), /* reset controller; self-clear */
102 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
103 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
104
105 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900106 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900107 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900108 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400109 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900110 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900111 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900112 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900113 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 /* registers for each SATA port */
116 PORT_LST_ADDR = 0x00, /* command list DMA addr */
117 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
118 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
119 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
120 PORT_IRQ_STAT = 0x10, /* interrupt status */
121 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
122 PORT_CMD = 0x18, /* port command */
123 PORT_TFDATA = 0x20, /* taskfile data */
124 PORT_SIG = 0x24, /* device TF signature */
125 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
127 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
128 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
129 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900130 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132 /* PORT_IRQ_{STAT,MASK} bits */
133 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
134 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
135 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
136 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
137 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
138 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
139 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
140 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
141
142 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
143 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
144 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
145 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
146 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
147 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
148 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
149 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
150 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
151
Tejun Heo78cd52d2006-05-15 20:58:29 +0900152 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
153 PORT_IRQ_IF_ERR |
154 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900155 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900156 PORT_IRQ_UNK_FIS |
157 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900158 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
159 PORT_IRQ_TF_ERR |
160 PORT_IRQ_HBUS_DATA_ERR,
161 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
162 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
163 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
165 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400166 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
167 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500168 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900169 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
171 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
172 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900173 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
175 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
176 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
177
Tejun Heo0be0aa92006-07-26 15:59:26 +0900178 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
180 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
181 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400182
Tejun Heo417a1a62007-09-23 13:19:55 +0900183 /* hpriv->flags bits */
184 AHCI_HFLAG_NO_NCQ = (1 << 0),
185 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
186 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
187 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
188 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
189 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900190 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400191 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500192 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heo417a1a62007-09-23 13:19:55 +0900193
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200194 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900195
196 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
197 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400198 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
199 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900200
201 ICH_MAP = 0x90, /* ICH MAP register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202};
203
204struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000205 __le32 opts;
206 __le32 status;
207 __le32 tbl_addr;
208 __le32 tbl_addr_hi;
209 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210};
211
212struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000213 __le32 addr;
214 __le32 addr_hi;
215 __le32 reserved;
216 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217};
218
219struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900221 u32 cap; /* cap to use */
222 u32 port_map; /* port map to use */
223 u32 saved_cap; /* saved initial cap */
224 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225};
226
227struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900228 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 struct ahci_cmd_hdr *cmd_slot;
230 dma_addr_t cmd_slot_dma;
231 void *cmd_tbl;
232 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 void *rx_fis;
234 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900235 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900236 unsigned int ncq_saw_d2h:1;
237 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900238 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700239 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240};
241
Tejun Heoda3dbb12007-07-16 14:29:40 +0900242static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
243static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400244static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900245static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246static int ahci_port_start(struct ata_port *ap);
247static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
249static void ahci_qc_prep(struct ata_queued_cmd *qc);
250static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900251static void ahci_freeze(struct ata_port *ap);
252static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900253static void ahci_pmp_attach(struct ata_port *ap);
254static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900255static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900256static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900257static void ahci_p5wdh_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900258static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400259static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500260static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400261static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
262static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
263 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900264#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900265static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900266static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
267static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900268#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400270static struct class_device_attribute *ahci_shost_attrs[] = {
271 &class_device_attr_link_power_management_policy,
272 NULL
273};
274
Jeff Garzik193515d2005-11-07 00:59:37 -0500275static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900276 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900277 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400280 .shost_attrs = ahci_shost_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281};
282
Tejun Heo029cfd62008-03-25 12:22:49 +0900283static struct ata_port_operations ahci_ops = {
284 .inherits = &sata_pmp_port_ops,
285
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 .check_status = ahci_check_status,
287 .check_altstatus = ahci_check_status,
Jeff Garzika8785392008-02-28 15:43:48 -0500288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 .tf_read = ahci_tf_read,
Tejun Heo7d50b602007-09-23 13:19:54 +0900290 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 .qc_prep = ahci_qc_prep,
292 .qc_issue = ahci_qc_issue,
293
Tejun Heo78cd52d2006-05-15 20:58:29 +0900294 .freeze = ahci_freeze,
295 .thaw = ahci_thaw,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900296 .error_handler = ahci_error_handler,
297 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900298 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900299
Tejun Heo029cfd62008-03-25 12:22:49 +0900300 .scr_read = ahci_scr_read,
301 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900302 .pmp_attach = ahci_pmp_attach,
303 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900304
Tejun Heo029cfd62008-03-25 12:22:49 +0900305 .enable_pm = ahci_enable_alpm,
306 .disable_pm = ahci_disable_alpm,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900307#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900308 .port_suspend = ahci_port_suspend,
309 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900310#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 .port_start = ahci_port_start,
312 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313};
314
Tejun Heo029cfd62008-03-25 12:22:49 +0900315static struct ata_port_operations ahci_vt8251_ops = {
316 .inherits = &ahci_ops,
Tejun Heoad616ff2006-11-01 18:00:24 +0900317 .error_handler = ahci_vt8251_error_handler,
Tejun Heoad616ff2006-11-01 18:00:24 +0900318};
319
Tejun Heo029cfd62008-03-25 12:22:49 +0900320static struct ata_port_operations ahci_p5wdh_ops = {
321 .inherits = &ahci_ops,
Tejun Heoedc93052007-10-25 14:59:16 +0900322 .error_handler = ahci_p5wdh_error_handler,
Tejun Heoedc93052007-10-25 14:59:16 +0900323};
324
Tejun Heo417a1a62007-09-23 13:19:55 +0900325#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
326
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100327static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 /* board_ahci */
329 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900330 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400331 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400332 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 .port_ops = &ahci_ops,
334 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200335 /* board_ahci_vt8251 */
336 {
Tejun Heo6949b912007-09-23 13:19:55 +0900337 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900338 .flags = AHCI_FLAG_COMMON,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200339 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400340 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900341 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200342 },
Tejun Heo41669552006-11-29 11:33:14 +0900343 /* board_ahci_ign_iferr */
344 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900345 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
346 .flags = AHCI_FLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900347 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400348 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900349 .port_ops = &ahci_ops,
350 },
Conke Hu55a61602007-03-27 18:33:05 +0800351 /* board_ahci_sb600 */
352 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900353 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Jeff Garzik4cde32f2008-03-24 22:40:40 -0400354 AHCI_HFLAG_32BIT_ONLY |
Jeff Garzika8785392008-02-28 15:43:48 -0500355 AHCI_HFLAG_SECT255 | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900356 .flags = AHCI_FLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800357 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400358 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800359 .port_ops = &ahci_ops,
360 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400361 /* board_ahci_mv */
362 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900363 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
364 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400365 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900366 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400367 .pio_mask = 0x1f, /* pio0-4 */
368 .udma_mask = ATA_UDMA6,
369 .port_ops = &ahci_ops,
370 },
Shane Huange39fc8c2008-02-22 05:00:31 -0800371 /* board_ahci_sb700 */
372 {
373 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
374 AHCI_HFLAG_NO_PMP),
375 .flags = AHCI_FLAG_COMMON,
Shane Huange39fc8c2008-02-22 05:00:31 -0800376 .pio_mask = 0x1f, /* pio0-4 */
377 .udma_mask = ATA_UDMA6,
378 .port_ops = &ahci_ops,
379 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380};
381
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500382static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400383 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400384 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
385 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
386 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
387 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
388 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900389 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400390 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
391 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
392 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
393 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900394 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
395 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
396 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
397 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
398 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
399 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
400 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
401 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
402 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
403 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
404 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
405 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
406 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
407 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
408 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
409 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
410 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400411 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
412 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800413 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
414 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400415
Tejun Heoe34bb372007-02-26 20:24:03 +0900416 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
417 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
418 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400419
420 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800421 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800422 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
423 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
424 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
425 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
426 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
427 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400428
429 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400430 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900431 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400432
433 /* NVIDIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400434 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
435 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
436 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
437 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500438 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
439 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
440 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
441 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
442 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
443 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
444 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
445 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500446 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
447 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
448 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
449 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
450 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
451 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
452 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
453 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800454 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
455 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
456 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
457 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
458 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
459 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
460 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
461 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
462 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
463 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
464 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
465 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
466 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
467 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
468 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
469 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
470 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
471 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
472 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
473 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
474 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
475 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
476 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
477 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800478 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
479 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
480 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
481 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800482 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
483 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
484 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
485 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
486 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
487 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
488 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
489 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen70d562c2008-03-06 21:22:41 +0800490 { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
491 { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
492 { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
493 { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
494 { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
495 { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
496 { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
497 { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
498 { PCI_VDEVICE(NVIDIA, 0x0bd0), board_ahci }, /* MCP7B */
499 { PCI_VDEVICE(NVIDIA, 0x0bd1), board_ahci }, /* MCP7B */
500 { PCI_VDEVICE(NVIDIA, 0x0bd2), board_ahci }, /* MCP7B */
501 { PCI_VDEVICE(NVIDIA, 0x0bd3), board_ahci }, /* MCP7B */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400502
Jeff Garzik95916ed2006-07-29 04:10:14 -0400503 /* SiS */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400504 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
505 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
506 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400507
Jeff Garzikcd70c262007-07-08 02:29:42 -0400508 /* Marvell */
509 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100510 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400511
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500512 /* Generic, PCI class code for AHCI */
513 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500514 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 { } /* terminate list */
517};
518
519
520static struct pci_driver ahci_pci_driver = {
521 .name = DRV_NAME,
522 .id_table = ahci_pci_tbl,
523 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900524 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900525#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900526 .suspend = ahci_pci_device_suspend,
527 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900528#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529};
530
531
Tejun Heo98fa4b62006-11-02 12:17:23 +0900532static inline int ahci_nr_ports(u32 cap)
533{
534 return (cap & 0x1f) + 1;
535}
536
Jeff Garzikdab632e2007-05-28 08:33:01 -0400537static inline void __iomem *__ahci_port_base(struct ata_host *host,
538 unsigned int port_no)
539{
540 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
541
542 return mmio + 0x100 + (port_no * 0x80);
543}
544
Tejun Heo4447d352007-04-17 23:44:08 +0900545static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400547 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548}
549
Tejun Heob710a1f2008-01-05 23:11:57 +0900550static void ahci_enable_ahci(void __iomem *mmio)
551{
552 u32 tmp;
553
554 /* turn on AHCI_EN */
555 tmp = readl(mmio + HOST_CTL);
556 if (!(tmp & HOST_AHCI_EN)) {
557 tmp |= HOST_AHCI_EN;
558 writel(tmp, mmio + HOST_CTL);
559 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
560 WARN_ON(!(tmp & HOST_AHCI_EN));
561 }
562}
563
Tejun Heod447df12007-03-18 22:15:33 +0900564/**
565 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900566 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900567 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900568 *
569 * Some registers containing configuration info might be setup by
570 * BIOS and might be cleared on reset. This function saves the
571 * initial values of those registers into @hpriv such that they
572 * can be restored after controller reset.
573 *
574 * If inconsistent, config values are fixed up by this function.
575 *
576 * LOCKING:
577 * None.
578 */
Tejun Heo4447d352007-04-17 23:44:08 +0900579static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900580 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900581{
Tejun Heo4447d352007-04-17 23:44:08 +0900582 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900583 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900584 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100585 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900586
Tejun Heob710a1f2008-01-05 23:11:57 +0900587 /* make sure AHCI mode is enabled before accessing CAP */
588 ahci_enable_ahci(mmio);
589
Tejun Heod447df12007-03-18 22:15:33 +0900590 /* Values prefixed with saved_ are written back to host after
591 * reset. Values without are used for driver operation.
592 */
593 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
594 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
595
Tejun Heo274c1fd2007-07-16 14:29:40 +0900596 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900597 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200598 dev_printk(KERN_INFO, &pdev->dev,
599 "controller can't do 64bit DMA, forcing 32bit\n");
600 cap &= ~HOST_CAP_64;
601 }
602
Tejun Heo417a1a62007-09-23 13:19:55 +0900603 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900604 dev_printk(KERN_INFO, &pdev->dev,
605 "controller can't do NCQ, turning off CAP_NCQ\n");
606 cap &= ~HOST_CAP_NCQ;
607 }
608
Roel Kluin258cd842008-03-09 21:42:40 +0100609 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900610 dev_printk(KERN_INFO, &pdev->dev,
611 "controller can't do PMP, turning off CAP_PMP\n");
612 cap &= ~HOST_CAP_PMP;
613 }
614
Jeff Garzikcd70c262007-07-08 02:29:42 -0400615 /*
616 * Temporary Marvell 6145 hack: PATA port presence
617 * is asserted through the standard AHCI port
618 * presence register, as bit 4 (counting from 0)
619 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900620 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100621 if (pdev->device == 0x6121)
622 mv = 0x3;
623 else
624 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400625 dev_printk(KERN_ERR, &pdev->dev,
626 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100627 port_map,
628 port_map & mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400629
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100630 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400631 }
632
Tejun Heo17199b12007-03-18 22:26:53 +0900633 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900634 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900635 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900636
Tejun Heo837f5f82008-02-06 15:13:51 +0900637 for (i = 0; i < AHCI_MAX_PORTS; i++)
638 if (port_map & (1 << i))
639 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900640
Tejun Heo837f5f82008-02-06 15:13:51 +0900641 /* If PI has more ports than n_ports, whine, clear
642 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900643 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900644 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900645 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900646 "implemented port map (0x%x) contains more "
647 "ports than nr_ports (%u), using nr_ports\n",
648 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900649 port_map = 0;
650 }
651 }
652
653 /* fabricate port_map from cap.nr_ports */
654 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900655 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900656 dev_printk(KERN_WARNING, &pdev->dev,
657 "forcing PORTS_IMPL to 0x%x\n", port_map);
658
659 /* write the fixed up value to the PI register */
660 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900661 }
662
Tejun Heod447df12007-03-18 22:15:33 +0900663 /* record values to use during operation */
664 hpriv->cap = cap;
665 hpriv->port_map = port_map;
666}
667
668/**
669 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900670 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900671 *
672 * Restore initial config stored by ahci_save_initial_config().
673 *
674 * LOCKING:
675 * None.
676 */
Tejun Heo4447d352007-04-17 23:44:08 +0900677static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900678{
Tejun Heo4447d352007-04-17 23:44:08 +0900679 struct ahci_host_priv *hpriv = host->private_data;
680 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
681
Tejun Heod447df12007-03-18 22:15:33 +0900682 writel(hpriv->saved_cap, mmio + HOST_CAP);
683 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
684 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
685}
686
Tejun Heo203ef6c2007-07-16 14:29:40 +0900687static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900689 static const int offset[] = {
690 [SCR_STATUS] = PORT_SCR_STAT,
691 [SCR_CONTROL] = PORT_SCR_CTL,
692 [SCR_ERROR] = PORT_SCR_ERR,
693 [SCR_ACTIVE] = PORT_SCR_ACT,
694 [SCR_NOTIFICATION] = PORT_SCR_NTF,
695 };
696 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Tejun Heo203ef6c2007-07-16 14:29:40 +0900698 if (sc_reg < ARRAY_SIZE(offset) &&
699 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
700 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900701 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702}
703
Tejun Heo203ef6c2007-07-16 14:29:40 +0900704static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900706 void __iomem *port_mmio = ahci_port_base(ap);
707 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Tejun Heo203ef6c2007-07-16 14:29:40 +0900709 if (offset) {
710 *val = readl(port_mmio + offset);
711 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900713 return -EINVAL;
714}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Tejun Heo203ef6c2007-07-16 14:29:40 +0900716static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
717{
718 void __iomem *port_mmio = ahci_port_base(ap);
719 int offset = ahci_scr_offset(ap, sc_reg);
720
721 if (offset) {
722 writel(val, port_mmio + offset);
723 return 0;
724 }
725 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726}
727
Tejun Heo4447d352007-04-17 23:44:08 +0900728static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900729{
Tejun Heo4447d352007-04-17 23:44:08 +0900730 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900731 u32 tmp;
732
Tejun Heod8fcd112006-07-26 15:59:25 +0900733 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900734 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900735 tmp |= PORT_CMD_START;
736 writel(tmp, port_mmio + PORT_CMD);
737 readl(port_mmio + PORT_CMD); /* flush */
738}
739
Tejun Heo4447d352007-04-17 23:44:08 +0900740static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900741{
Tejun Heo4447d352007-04-17 23:44:08 +0900742 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900743 u32 tmp;
744
745 tmp = readl(port_mmio + PORT_CMD);
746
Tejun Heod8fcd112006-07-26 15:59:25 +0900747 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900748 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
749 return 0;
750
Tejun Heod8fcd112006-07-26 15:59:25 +0900751 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900752 tmp &= ~PORT_CMD_START;
753 writel(tmp, port_mmio + PORT_CMD);
754
Tejun Heod8fcd112006-07-26 15:59:25 +0900755 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900756 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400757 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900758 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900759 return -EIO;
760
761 return 0;
762}
763
Tejun Heo4447d352007-04-17 23:44:08 +0900764static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900765{
Tejun Heo4447d352007-04-17 23:44:08 +0900766 void __iomem *port_mmio = ahci_port_base(ap);
767 struct ahci_host_priv *hpriv = ap->host->private_data;
768 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900769 u32 tmp;
770
771 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900772 if (hpriv->cap & HOST_CAP_64)
773 writel((pp->cmd_slot_dma >> 16) >> 16,
774 port_mmio + PORT_LST_ADDR_HI);
775 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900776
Tejun Heo4447d352007-04-17 23:44:08 +0900777 if (hpriv->cap & HOST_CAP_64)
778 writel((pp->rx_fis_dma >> 16) >> 16,
779 port_mmio + PORT_FIS_ADDR_HI);
780 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900781
782 /* enable FIS reception */
783 tmp = readl(port_mmio + PORT_CMD);
784 tmp |= PORT_CMD_FIS_RX;
785 writel(tmp, port_mmio + PORT_CMD);
786
787 /* flush */
788 readl(port_mmio + PORT_CMD);
789}
790
Tejun Heo4447d352007-04-17 23:44:08 +0900791static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900792{
Tejun Heo4447d352007-04-17 23:44:08 +0900793 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900794 u32 tmp;
795
796 /* disable FIS reception */
797 tmp = readl(port_mmio + PORT_CMD);
798 tmp &= ~PORT_CMD_FIS_RX;
799 writel(tmp, port_mmio + PORT_CMD);
800
801 /* wait for completion, spec says 500ms, give it 1000 */
802 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
803 PORT_CMD_FIS_ON, 10, 1000);
804 if (tmp & PORT_CMD_FIS_ON)
805 return -EBUSY;
806
807 return 0;
808}
809
Tejun Heo4447d352007-04-17 23:44:08 +0900810static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900811{
Tejun Heo4447d352007-04-17 23:44:08 +0900812 struct ahci_host_priv *hpriv = ap->host->private_data;
813 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900814 u32 cmd;
815
816 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
817
818 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900819 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900820 cmd |= PORT_CMD_SPIN_UP;
821 writel(cmd, port_mmio + PORT_CMD);
822 }
823
824 /* wake up link */
825 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
826}
827
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400828static void ahci_disable_alpm(struct ata_port *ap)
829{
830 struct ahci_host_priv *hpriv = ap->host->private_data;
831 void __iomem *port_mmio = ahci_port_base(ap);
832 u32 cmd;
833 struct ahci_port_priv *pp = ap->private_data;
834
835 /* IPM bits should be disabled by libata-core */
836 /* get the existing command bits */
837 cmd = readl(port_mmio + PORT_CMD);
838
839 /* disable ALPM and ASP */
840 cmd &= ~PORT_CMD_ASP;
841 cmd &= ~PORT_CMD_ALPE;
842
843 /* force the interface back to active */
844 cmd |= PORT_CMD_ICC_ACTIVE;
845
846 /* write out new cmd value */
847 writel(cmd, port_mmio + PORT_CMD);
848 cmd = readl(port_mmio + PORT_CMD);
849
850 /* wait 10ms to be sure we've come out of any low power state */
851 msleep(10);
852
853 /* clear out any PhyRdy stuff from interrupt status */
854 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
855
856 /* go ahead and clean out PhyRdy Change from Serror too */
857 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
858
859 /*
860 * Clear flag to indicate that we should ignore all PhyRdy
861 * state changes
862 */
863 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
864
865 /*
866 * Enable interrupts on Phy Ready.
867 */
868 pp->intr_mask |= PORT_IRQ_PHYRDY;
869 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
870
871 /*
872 * don't change the link pm policy - we can be called
873 * just to turn of link pm temporarily
874 */
875}
876
877static int ahci_enable_alpm(struct ata_port *ap,
878 enum link_pm policy)
879{
880 struct ahci_host_priv *hpriv = ap->host->private_data;
881 void __iomem *port_mmio = ahci_port_base(ap);
882 u32 cmd;
883 struct ahci_port_priv *pp = ap->private_data;
884 u32 asp;
885
886 /* Make sure the host is capable of link power management */
887 if (!(hpriv->cap & HOST_CAP_ALPM))
888 return -EINVAL;
889
890 switch (policy) {
891 case MAX_PERFORMANCE:
892 case NOT_AVAILABLE:
893 /*
894 * if we came here with NOT_AVAILABLE,
895 * it just means this is the first time we
896 * have tried to enable - default to max performance,
897 * and let the user go to lower power modes on request.
898 */
899 ahci_disable_alpm(ap);
900 return 0;
901 case MIN_POWER:
902 /* configure HBA to enter SLUMBER */
903 asp = PORT_CMD_ASP;
904 break;
905 case MEDIUM_POWER:
906 /* configure HBA to enter PARTIAL */
907 asp = 0;
908 break;
909 default:
910 return -EINVAL;
911 }
912
913 /*
914 * Disable interrupts on Phy Ready. This keeps us from
915 * getting woken up due to spurious phy ready interrupts
916 * TBD - Hot plug should be done via polling now, is
917 * that even supported?
918 */
919 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
920 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
921
922 /*
923 * Set a flag to indicate that we should ignore all PhyRdy
924 * state changes since these can happen now whenever we
925 * change link state
926 */
927 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
928
929 /* get the existing command bits */
930 cmd = readl(port_mmio + PORT_CMD);
931
932 /*
933 * Set ASP based on Policy
934 */
935 cmd |= asp;
936
937 /*
938 * Setting this bit will instruct the HBA to aggressively
939 * enter a lower power link state when it's appropriate and
940 * based on the value set above for ASP
941 */
942 cmd |= PORT_CMD_ALPE;
943
944 /* write out new cmd value */
945 writel(cmd, port_mmio + PORT_CMD);
946 cmd = readl(port_mmio + PORT_CMD);
947
948 /* IPM bits should be set by libata-core */
949 return 0;
950}
951
Tejun Heo438ac6d2007-03-02 17:31:26 +0900952#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900953static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900954{
Tejun Heo4447d352007-04-17 23:44:08 +0900955 struct ahci_host_priv *hpriv = ap->host->private_data;
956 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900957 u32 cmd, scontrol;
958
Tejun Heo4447d352007-04-17 23:44:08 +0900959 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900960 return;
961
962 /* put device into listen mode, first set PxSCTL.DET to 0 */
963 scontrol = readl(port_mmio + PORT_SCR_CTL);
964 scontrol &= ~0xf;
965 writel(scontrol, port_mmio + PORT_SCR_CTL);
966
967 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900968 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900969 cmd &= ~PORT_CMD_SPIN_UP;
970 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900971}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900972#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900973
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400974static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900975{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900976 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900977 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900978
979 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900980 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900981}
982
Tejun Heo4447d352007-04-17 23:44:08 +0900983static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900984{
985 int rc;
986
987 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900988 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900989 if (rc) {
990 *emsg = "failed to stop engine";
991 return rc;
992 }
993
994 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900995 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900996 if (rc) {
997 *emsg = "failed stop FIS RX";
998 return rc;
999 }
1000
Tejun Heo0be0aa92006-07-26 15:59:26 +09001001 return 0;
1002}
1003
Tejun Heo4447d352007-04-17 23:44:08 +09001004static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001005{
Tejun Heo4447d352007-04-17 23:44:08 +09001006 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001007 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001008 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001009 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001010
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001011 /* we must be in AHCI mode, before using anything
1012 * AHCI-specific, such as HOST_RESET.
1013 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001014 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001015
1016 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001017 if (!ahci_skip_host_reset) {
1018 tmp = readl(mmio + HOST_CTL);
1019 if ((tmp & HOST_RESET) == 0) {
1020 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1021 readl(mmio + HOST_CTL); /* flush */
1022 }
Tejun Heod91542c2006-07-26 15:59:26 +09001023
Tejun Heoa22e6442008-03-10 10:25:25 +09001024 /* reset must complete within 1 second, or
1025 * the hardware should be considered fried.
1026 */
1027 ssleep(1);
Tejun Heod91542c2006-07-26 15:59:26 +09001028
Tejun Heoa22e6442008-03-10 10:25:25 +09001029 tmp = readl(mmio + HOST_CTL);
1030 if (tmp & HOST_RESET) {
1031 dev_printk(KERN_ERR, host->dev,
1032 "controller reset failed (0x%x)\n", tmp);
1033 return -EIO;
1034 }
Tejun Heod91542c2006-07-26 15:59:26 +09001035
Tejun Heoa22e6442008-03-10 10:25:25 +09001036 /* turn on AHCI mode */
1037 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001038
Tejun Heoa22e6442008-03-10 10:25:25 +09001039 /* Some registers might be cleared on reset. Restore
1040 * initial values.
1041 */
1042 ahci_restore_initial_config(host);
1043 } else
1044 dev_printk(KERN_INFO, host->dev,
1045 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001046
1047 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1048 u16 tmp16;
1049
1050 /* configure PCS */
1051 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001052 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1053 tmp16 |= hpriv->port_map;
1054 pci_write_config_word(pdev, 0x92, tmp16);
1055 }
Tejun Heod91542c2006-07-26 15:59:26 +09001056 }
1057
1058 return 0;
1059}
1060
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001061static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1062 int port_no, void __iomem *mmio,
1063 void __iomem *port_mmio)
1064{
1065 const char *emsg = NULL;
1066 int rc;
1067 u32 tmp;
1068
1069 /* make sure port is not active */
1070 rc = ahci_deinit_port(ap, &emsg);
1071 if (rc)
1072 dev_printk(KERN_WARNING, &pdev->dev,
1073 "%s (%d)\n", emsg, rc);
1074
1075 /* clear SError */
1076 tmp = readl(port_mmio + PORT_SCR_ERR);
1077 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1078 writel(tmp, port_mmio + PORT_SCR_ERR);
1079
1080 /* clear port IRQ */
1081 tmp = readl(port_mmio + PORT_IRQ_STAT);
1082 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1083 if (tmp)
1084 writel(tmp, port_mmio + PORT_IRQ_STAT);
1085
1086 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1087}
1088
Tejun Heo4447d352007-04-17 23:44:08 +09001089static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001090{
Tejun Heo417a1a62007-09-23 13:19:55 +09001091 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001092 struct pci_dev *pdev = to_pci_dev(host->dev);
1093 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001094 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001095 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001096 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001097 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001098
Tejun Heo417a1a62007-09-23 13:19:55 +09001099 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001100 if (pdev->device == 0x6121)
1101 mv = 2;
1102 else
1103 mv = 4;
1104 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001105
1106 writel(0, port_mmio + PORT_IRQ_MASK);
1107
1108 /* clear port IRQ */
1109 tmp = readl(port_mmio + PORT_IRQ_STAT);
1110 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1111 if (tmp)
1112 writel(tmp, port_mmio + PORT_IRQ_STAT);
1113 }
1114
Tejun Heo4447d352007-04-17 23:44:08 +09001115 for (i = 0; i < host->n_ports; i++) {
1116 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001117
Jeff Garzikcd70c262007-07-08 02:29:42 -04001118 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001119 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001120 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001121
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001122 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001123 }
1124
1125 tmp = readl(mmio + HOST_CTL);
1126 VPRINTK("HOST_CTL 0x%x\n", tmp);
1127 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1128 tmp = readl(mmio + HOST_CTL);
1129 VPRINTK("HOST_CTL 0x%x\n", tmp);
1130}
1131
Jeff Garzika8785392008-02-28 15:43:48 -05001132static void ahci_dev_config(struct ata_device *dev)
1133{
1134 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1135
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001136 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001137 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001138 ata_dev_printk(dev, KERN_INFO,
1139 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1140 }
Jeff Garzika8785392008-02-28 15:43:48 -05001141}
1142
Tejun Heo422b7592005-12-19 22:37:17 +09001143static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144{
Tejun Heo4447d352007-04-17 23:44:08 +09001145 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001147 u32 tmp;
1148
1149 tmp = readl(port_mmio + PORT_SIG);
1150 tf.lbah = (tmp >> 24) & 0xff;
1151 tf.lbam = (tmp >> 16) & 0xff;
1152 tf.lbal = (tmp >> 8) & 0xff;
1153 tf.nsect = (tmp) & 0xff;
1154
1155 return ata_dev_classify(&tf);
1156}
1157
Tejun Heo12fad3f2006-05-15 21:03:55 +09001158static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1159 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001160{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001161 dma_addr_t cmd_tbl_dma;
1162
1163 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1164
1165 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1166 pp->cmd_slot[tag].status = 0;
1167 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1168 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001169}
1170
Tejun Heod2e75df2007-07-16 14:29:39 +09001171static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001172{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001173 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -04001174 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001175 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001176 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001177
Tejun Heod2e75df2007-07-16 14:29:39 +09001178 /* do we need to kick the port? */
1179 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
1180 if (!busy && !force_restart)
1181 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001182
Tejun Heod2e75df2007-07-16 14:29:39 +09001183 /* stop engine */
1184 rc = ahci_stop_engine(ap);
1185 if (rc)
1186 goto out_restart;
1187
1188 /* need to do CLO? */
1189 if (!busy) {
1190 rc = 0;
1191 goto out_restart;
1192 }
1193
1194 if (!(hpriv->cap & HOST_CAP_CLO)) {
1195 rc = -EOPNOTSUPP;
1196 goto out_restart;
1197 }
1198
1199 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001200 tmp = readl(port_mmio + PORT_CMD);
1201 tmp |= PORT_CMD_CLO;
1202 writel(tmp, port_mmio + PORT_CMD);
1203
Tejun Heod2e75df2007-07-16 14:29:39 +09001204 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001205 tmp = ata_wait_register(port_mmio + PORT_CMD,
1206 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1207 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001208 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001209
Tejun Heod2e75df2007-07-16 14:29:39 +09001210 /* restart engine */
1211 out_restart:
1212 ahci_start_engine(ap);
1213 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001214}
1215
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001216static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1217 struct ata_taskfile *tf, int is_cmd, u16 flags,
1218 unsigned long timeout_msec)
1219{
1220 const u32 cmd_fis_len = 5; /* five dwords */
1221 struct ahci_port_priv *pp = ap->private_data;
1222 void __iomem *port_mmio = ahci_port_base(ap);
1223 u8 *fis = pp->cmd_tbl;
1224 u32 tmp;
1225
1226 /* prep the command */
1227 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1228 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1229
1230 /* issue & wait */
1231 writel(1, port_mmio + PORT_CMD_ISSUE);
1232
1233 if (timeout_msec) {
1234 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1235 1, timeout_msec);
1236 if (tmp & 0x1) {
1237 ahci_kick_engine(ap, 1);
1238 return -EBUSY;
1239 }
1240 } else
1241 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1242
1243 return 0;
1244}
1245
Tejun Heocc0680a2007-08-06 18:36:23 +09001246static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001247 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001248{
Tejun Heocc0680a2007-08-06 18:36:23 +09001249 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001250 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001251 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001252 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001253 int rc;
1254
1255 DPRINTK("ENTER\n");
1256
Tejun Heocc0680a2007-08-06 18:36:23 +09001257 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001258 DPRINTK("PHY reports no device\n");
1259 *class = ATA_DEV_NONE;
1260 return 0;
1261 }
1262
Tejun Heo4658f792006-03-22 21:07:03 +09001263 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001264 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001265 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001266 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001267 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001268
Tejun Heocc0680a2007-08-06 18:36:23 +09001269 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001270
1271 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001272 msecs = 0;
1273 now = jiffies;
1274 if (time_after(now, deadline))
1275 msecs = jiffies_to_msecs(deadline - now);
1276
Tejun Heo4658f792006-03-22 21:07:03 +09001277 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001278 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001279 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001280 rc = -EIO;
1281 reason = "1st FIS failed";
1282 goto fail;
1283 }
1284
1285 /* spec says at least 5us, but be generous and sleep for 1ms */
1286 msleep(1);
1287
1288 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001289 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001290 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001291
Tejun Heo88ff6ea2007-10-16 14:21:24 -07001292 /* wait a while before checking status */
1293 ata_wait_after_reset(ap, deadline);
Tejun Heo4658f792006-03-22 21:07:03 +09001294
Tejun Heo9b893912007-02-02 16:50:52 +09001295 rc = ata_wait_ready(ap, deadline);
1296 /* link occupied, -ENODEV too is an error */
1297 if (rc) {
1298 reason = "device not ready";
1299 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001300 }
Tejun Heo9b893912007-02-02 16:50:52 +09001301 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001302
1303 DPRINTK("EXIT, class=%u\n", *class);
1304 return 0;
1305
Tejun Heo4658f792006-03-22 21:07:03 +09001306 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001307 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001308 return rc;
1309}
1310
Tejun Heocc0680a2007-08-06 18:36:23 +09001311static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001312 unsigned long deadline)
1313{
Tejun Heo7d50b602007-09-23 13:19:54 +09001314 int pmp = 0;
1315
1316 if (link->ap->flags & ATA_FLAG_PMP)
1317 pmp = SATA_PMP_CTRL_PORT;
1318
1319 return ahci_do_softreset(link, class, pmp, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001320}
1321
Tejun Heocc0680a2007-08-06 18:36:23 +09001322static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001323 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001324{
Tejun Heocc0680a2007-08-06 18:36:23 +09001325 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001326 struct ahci_port_priv *pp = ap->private_data;
1327 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1328 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001329 int rc;
1330
1331 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Tejun Heo4447d352007-04-17 23:44:08 +09001333 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001334
1335 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001336 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001337 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001338 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001339
Tejun Heocc0680a2007-08-06 18:36:23 +09001340 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001341
Tejun Heo4447d352007-04-17 23:44:08 +09001342 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Tejun Heocc0680a2007-08-06 18:36:23 +09001344 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001345 *class = ahci_dev_classify(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001346 if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001347 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
Tejun Heo4bd00f62006-02-11 16:26:02 +09001349 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1350 return rc;
1351}
1352
Tejun Heocc0680a2007-08-06 18:36:23 +09001353static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001354 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001355{
Tejun Heocc0680a2007-08-06 18:36:23 +09001356 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001357 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001358 int rc;
1359
1360 DPRINTK("ENTER\n");
1361
Tejun Heo4447d352007-04-17 23:44:08 +09001362 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001363
Tejun Heocc0680a2007-08-06 18:36:23 +09001364 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001365 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001366
1367 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001368 ahci_scr_read(ap, SCR_ERROR, &serror);
1369 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001370
Tejun Heo4447d352007-04-17 23:44:08 +09001371 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001372
1373 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1374
1375 /* vt8251 doesn't clear BSY on signature FIS reception,
1376 * request follow-up softreset.
1377 */
1378 return rc ?: -EAGAIN;
1379}
1380
Tejun Heoedc93052007-10-25 14:59:16 +09001381static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1382 unsigned long deadline)
1383{
1384 struct ata_port *ap = link->ap;
1385 struct ahci_port_priv *pp = ap->private_data;
1386 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1387 struct ata_taskfile tf;
1388 int rc;
1389
1390 ahci_stop_engine(ap);
1391
1392 /* clear D2H reception area to properly wait for D2H FIS */
1393 ata_tf_init(link->device, &tf);
1394 tf.command = 0x80;
1395 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1396
1397 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1398 deadline);
1399
1400 ahci_start_engine(ap);
1401
1402 if (rc || ata_link_offline(link))
1403 return rc;
1404
1405 /* spec mandates ">= 2ms" before checking status */
1406 msleep(150);
1407
1408 /* The pseudo configuration device on SIMG4726 attached to
1409 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1410 * hardreset if no device is attached to the first downstream
1411 * port && the pseudo device locks up on SRST w/ PMP==0. To
1412 * work around this, wait for !BSY only briefly. If BSY isn't
1413 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1414 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1415 *
1416 * Wait for two seconds. Devices attached to downstream port
1417 * which can't process the following IDENTIFY after this will
1418 * have to be reset again. For most cases, this should
1419 * suffice while making probing snappish enough.
1420 */
1421 rc = ata_wait_ready(ap, jiffies + 2 * HZ);
1422 if (rc)
1423 ahci_kick_engine(ap, 0);
1424
1425 return 0;
1426}
1427
Tejun Heocc0680a2007-08-06 18:36:23 +09001428static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001429{
Tejun Heocc0680a2007-08-06 18:36:23 +09001430 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001431 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001432 u32 new_tmp, tmp;
1433
Tejun Heocc0680a2007-08-06 18:36:23 +09001434 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001435
1436 /* Make sure port's ATAPI bit is set appropriately */
1437 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001438 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001439 new_tmp |= PORT_CMD_ATAPI;
1440 else
1441 new_tmp &= ~PORT_CMD_ATAPI;
1442 if (new_tmp != tmp) {
1443 writel(new_tmp, port_mmio + PORT_CMD);
1444 readl(port_mmio + PORT_CMD); /* flush */
1445 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446}
1447
Tejun Heo7d50b602007-09-23 13:19:54 +09001448static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
1449 unsigned long deadline)
1450{
1451 return ahci_do_softreset(link, class, link->pmp, deadline);
1452}
1453
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454static u8 ahci_check_status(struct ata_port *ap)
1455{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001456 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
1458 return readl(mmio + PORT_TFDATA) & 0xFF;
1459}
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1462{
1463 struct ahci_port_priv *pp = ap->private_data;
1464 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1465
1466 ata_tf_from_fis(d2h_fis, tf);
1467}
1468
Tejun Heo12fad3f2006-05-15 21:03:55 +09001469static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001471 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001472 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1473 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
1475 VPRINTK("ENTER\n");
1476
1477 /*
1478 * Next, the S/G list.
1479 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001480 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001481 dma_addr_t addr = sg_dma_address(sg);
1482 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Tejun Heoff2aeb12007-12-05 16:43:11 +09001484 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1485 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1486 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001488
Tejun Heoff2aeb12007-12-05 16:43:11 +09001489 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490}
1491
1492static void ahci_qc_prep(struct ata_queued_cmd *qc)
1493{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001494 struct ata_port *ap = qc->ap;
1495 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001496 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001497 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 u32 opts;
1499 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001500 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
1502 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 * Fill in command table information. First, the header,
1504 * a SATA Register - Host to Device command FIS.
1505 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001506 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1507
Tejun Heo7d50b602007-09-23 13:19:54 +09001508 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001509 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001510 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1511 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001512 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
Tejun Heocc9278e2006-02-10 17:25:47 +09001514 n_elem = 0;
1515 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001516 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
Tejun Heocc9278e2006-02-10 17:25:47 +09001518 /*
1519 * Fill in command slot information.
1520 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001521 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001522 if (qc->tf.flags & ATA_TFLAG_WRITE)
1523 opts |= AHCI_CMD_WRITE;
1524 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001525 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001526
Tejun Heo12fad3f2006-05-15 21:03:55 +09001527 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528}
1529
Tejun Heo78cd52d2006-05-15 20:58:29 +09001530static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531{
Tejun Heo417a1a62007-09-23 13:19:55 +09001532 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001533 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001534 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1535 struct ata_link *link = NULL;
1536 struct ata_queued_cmd *active_qc;
1537 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001538 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Tejun Heo7d50b602007-09-23 13:19:54 +09001540 /* determine active link */
1541 ata_port_for_each_link(link, ap)
1542 if (ata_link_active(link))
1543 break;
1544 if (!link)
1545 link = &ap->link;
1546
1547 active_qc = ata_qc_from_tag(ap, link->active_tag);
1548 active_ehi = &link->eh_info;
1549
1550 /* record irq stat */
1551 ata_ehi_clear_desc(host_ehi);
1552 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001553
Tejun Heo78cd52d2006-05-15 20:58:29 +09001554 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001555 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001556 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001557 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
Tejun Heo41669552006-11-29 11:33:14 +09001559 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001560 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001561 irq_stat &= ~PORT_IRQ_IF_ERR;
1562
Conke Hu55a61602007-03-27 18:33:05 +08001563 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001564 /* If qc is active, charge it; otherwise, the active
1565 * link. There's no active qc on NCQ errors. It will
1566 * be determined by EH by reading log page 10h.
1567 */
1568 if (active_qc)
1569 active_qc->err_mask |= AC_ERR_DEV;
1570 else
1571 active_ehi->err_mask |= AC_ERR_DEV;
1572
Tejun Heo417a1a62007-09-23 13:19:55 +09001573 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001574 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001575 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Tejun Heo78cd52d2006-05-15 20:58:29 +09001577 if (irq_stat & PORT_IRQ_UNK_FIS) {
1578 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579
Tejun Heo7d50b602007-09-23 13:19:54 +09001580 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001581 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001582 ata_ehi_push_desc(active_ehi,
1583 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001584 unk[0], unk[1], unk[2], unk[3]);
1585 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001586
Tejun Heo7d50b602007-09-23 13:19:54 +09001587 if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
1588 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001589 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001590 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1591 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001592
Tejun Heo7d50b602007-09-23 13:19:54 +09001593 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1594 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001595 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001596 ata_ehi_push_desc(host_ehi, "host bus error");
1597 }
1598
1599 if (irq_stat & PORT_IRQ_IF_ERR) {
1600 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001601 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001602 ata_ehi_push_desc(host_ehi, "interface fatal error");
1603 }
1604
1605 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1606 ata_ehi_hotplugged(host_ehi);
1607 ata_ehi_push_desc(host_ehi, "%s",
1608 irq_stat & PORT_IRQ_CONNECT ?
1609 "connection status changed" : "PHY RDY changed");
1610 }
1611
1612 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
Tejun Heo78cd52d2006-05-15 20:58:29 +09001614 if (irq_stat & PORT_IRQ_FREEZE)
1615 ata_port_freeze(ap);
1616 else
1617 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618}
1619
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001620static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621{
Tejun Heo4447d352007-04-17 23:44:08 +09001622 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001623 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001624 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001625 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001626 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001627 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09001628 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630 status = readl(port_mmio + PORT_IRQ_STAT);
1631 writel(status, port_mmio + PORT_IRQ_STAT);
1632
Tejun Heob06ce3e2007-10-09 15:06:48 +09001633 /* ignore BAD_PMP while resetting */
1634 if (unlikely(resetting))
1635 status &= ~PORT_IRQ_BAD_PMP;
1636
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001637 /* If we are getting PhyRdy, this is
1638 * just a power state change, we should
1639 * clear out this, plus the PhyRdy/Comm
1640 * Wake bits from Serror
1641 */
1642 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
1643 (status & PORT_IRQ_PHYRDY)) {
1644 status &= ~PORT_IRQ_PHYRDY;
1645 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
1646 }
1647
Tejun Heo78cd52d2006-05-15 20:58:29 +09001648 if (unlikely(status & PORT_IRQ_ERROR)) {
1649 ahci_error_intr(ap, status);
1650 return;
1651 }
1652
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001653 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09001654 /* If SNotification is available, leave notification
1655 * handling to sata_async_notification(). If not,
1656 * emulate it by snooping SDB FIS RX area.
1657 *
1658 * Snooping FIS RX area is probably cheaper than
1659 * poking SNotification but some constrollers which
1660 * implement SNotification, ICH9 for example, don't
1661 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001662 */
Tejun Heo5f226c62007-10-09 15:02:23 +09001663 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09001664 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09001665 else {
1666 /* If the 'N' bit in word 0 of the FIS is set,
1667 * we just received asynchronous notification.
1668 * Tell libata about it.
1669 */
1670 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1671 u32 f0 = le32_to_cpu(f[0]);
1672
1673 if (f0 & (1 << 15))
1674 sata_async_notification(ap);
1675 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001676 }
1677
Tejun Heo7d50b602007-09-23 13:19:54 +09001678 /* pp->active_link is valid iff any command is in flight */
1679 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001680 qc_active = readl(port_mmio + PORT_SCR_ACT);
1681 else
1682 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1683
1684 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
Tejun Heob06ce3e2007-10-09 15:06:48 +09001685
Tejun Heo459ad682007-12-07 12:46:23 +09001686 /* while resetting, invalid completions are expected */
1687 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001688 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001689 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001690 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692}
1693
David Howells7d12e782006-10-05 14:55:46 +01001694static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695{
Jeff Garzikcca39742006-08-24 03:19:22 -04001696 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 struct ahci_host_priv *hpriv;
1698 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001699 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 u32 irq_stat, irq_ack = 0;
1701
1702 VPRINTK("ENTER\n");
1703
Jeff Garzikcca39742006-08-24 03:19:22 -04001704 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001705 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706
1707 /* sigh. 0xffffffff is a valid return from h/w */
1708 irq_stat = readl(mmio + HOST_IRQ_STAT);
1709 irq_stat &= hpriv->port_map;
1710 if (!irq_stat)
1711 return IRQ_NONE;
1712
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001713 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001715 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
Jeff Garzik67846b32005-10-05 02:58:32 -04001718 if (!(irq_stat & (1 << i)))
1719 continue;
1720
Jeff Garzikcca39742006-08-24 03:19:22 -04001721 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001722 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001723 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001724 VPRINTK("port %u\n", i);
1725 } else {
1726 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001727 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001728 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001729 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001731
1732 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 }
1734
1735 if (irq_ack) {
1736 writel(irq_ack, mmio + HOST_IRQ_STAT);
1737 handled = 1;
1738 }
1739
Jeff Garzikcca39742006-08-24 03:19:22 -04001740 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
1742 VPRINTK("EXIT\n");
1743
1744 return IRQ_RETVAL(handled);
1745}
1746
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001747static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748{
1749 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001750 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001751 struct ahci_port_priv *pp = ap->private_data;
1752
1753 /* Keep track of the currently active link. It will be used
1754 * in completion path to determine whether NCQ phase is in
1755 * progress.
1756 */
1757 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758
Tejun Heo12fad3f2006-05-15 21:03:55 +09001759 if (qc->tf.protocol == ATA_PROT_NCQ)
1760 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1761 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1763
1764 return 0;
1765}
1766
Tejun Heo78cd52d2006-05-15 20:58:29 +09001767static void ahci_freeze(struct ata_port *ap)
1768{
Tejun Heo4447d352007-04-17 23:44:08 +09001769 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001770
1771 /* turn IRQ off */
1772 writel(0, port_mmio + PORT_IRQ_MASK);
1773}
1774
1775static void ahci_thaw(struct ata_port *ap)
1776{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001777 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001778 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001779 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001780 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001781
1782 /* clear IRQ */
1783 tmp = readl(port_mmio + PORT_IRQ_STAT);
1784 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001785 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001786
Tejun Heo1c954a42007-10-09 15:01:37 +09001787 /* turn IRQ back on */
1788 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001789}
1790
1791static void ahci_error_handler(struct ata_port *ap)
1792{
Tejun Heob51e9e52006-06-29 01:29:30 +09001793 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001794 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001795 ahci_stop_engine(ap);
1796 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001797 }
1798
1799 /* perform recovery */
Tejun Heo7d50b602007-09-23 13:19:54 +09001800 sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
1801 ahci_hardreset, ahci_postreset,
1802 sata_pmp_std_prereset, ahci_pmp_softreset,
1803 sata_pmp_std_hardreset, sata_pmp_std_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001804}
1805
Tejun Heoad616ff2006-11-01 18:00:24 +09001806static void ahci_vt8251_error_handler(struct ata_port *ap)
1807{
Tejun Heoad616ff2006-11-01 18:00:24 +09001808 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1809 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001810 ahci_stop_engine(ap);
1811 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001812 }
1813
1814 /* perform recovery */
1815 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1816 ahci_postreset);
1817}
1818
Tejun Heoedc93052007-10-25 14:59:16 +09001819static void ahci_p5wdh_error_handler(struct ata_port *ap)
1820{
1821 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1822 /* restart engine */
1823 ahci_stop_engine(ap);
1824 ahci_start_engine(ap);
1825 }
1826
1827 /* perform recovery */
1828 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
1829 ahci_postreset);
1830}
1831
Tejun Heo78cd52d2006-05-15 20:58:29 +09001832static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1833{
1834 struct ata_port *ap = qc->ap;
1835
Tejun Heod2e75df2007-07-16 14:29:39 +09001836 /* make DMA engine forget about the failed command */
1837 if (qc->flags & ATA_QCFLAG_FAILED)
1838 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001839}
1840
Tejun Heo7d50b602007-09-23 13:19:54 +09001841static void ahci_pmp_attach(struct ata_port *ap)
1842{
1843 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001844 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001845 u32 cmd;
1846
1847 cmd = readl(port_mmio + PORT_CMD);
1848 cmd |= PORT_CMD_PMP;
1849 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001850
1851 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1852 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001853}
1854
1855static void ahci_pmp_detach(struct ata_port *ap)
1856{
1857 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001858 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001859 u32 cmd;
1860
1861 cmd = readl(port_mmio + PORT_CMD);
1862 cmd &= ~PORT_CMD_PMP;
1863 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001864
1865 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1866 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001867}
1868
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001869static int ahci_port_resume(struct ata_port *ap)
1870{
1871 ahci_power_up(ap);
1872 ahci_start_port(ap);
1873
Tejun Heo7d50b602007-09-23 13:19:54 +09001874 if (ap->nr_pmp_links)
1875 ahci_pmp_attach(ap);
1876 else
1877 ahci_pmp_detach(ap);
1878
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001879 return 0;
1880}
1881
Tejun Heo438ac6d2007-03-02 17:31:26 +09001882#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001883static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1884{
Tejun Heoc1332872006-07-26 15:59:26 +09001885 const char *emsg = NULL;
1886 int rc;
1887
Tejun Heo4447d352007-04-17 23:44:08 +09001888 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001889 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001890 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001891 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001892 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001893 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001894 }
1895
1896 return rc;
1897}
1898
Tejun Heoc1332872006-07-26 15:59:26 +09001899static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1900{
Jeff Garzikcca39742006-08-24 03:19:22 -04001901 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001902 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001903 u32 ctl;
1904
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001905 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09001906 /* AHCI spec rev1.1 section 8.3.3:
1907 * Software must disable interrupts prior to requesting a
1908 * transition of the HBA to D3 state.
1909 */
1910 ctl = readl(mmio + HOST_CTL);
1911 ctl &= ~HOST_IRQ_EN;
1912 writel(ctl, mmio + HOST_CTL);
1913 readl(mmio + HOST_CTL); /* flush */
1914 }
1915
1916 return ata_pci_device_suspend(pdev, mesg);
1917}
1918
1919static int ahci_pci_device_resume(struct pci_dev *pdev)
1920{
Jeff Garzikcca39742006-08-24 03:19:22 -04001921 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001922 int rc;
1923
Tejun Heo553c4aa2006-12-26 19:39:50 +09001924 rc = ata_pci_device_do_resume(pdev);
1925 if (rc)
1926 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001927
1928 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001929 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001930 if (rc)
1931 return rc;
1932
Tejun Heo4447d352007-04-17 23:44:08 +09001933 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001934 }
1935
Jeff Garzikcca39742006-08-24 03:19:22 -04001936 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001937
1938 return 0;
1939}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001940#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001941
Tejun Heo254950c2006-07-26 15:59:25 +09001942static int ahci_port_start(struct ata_port *ap)
1943{
Jeff Garzikcca39742006-08-24 03:19:22 -04001944 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001945 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001946 void *mem;
1947 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09001948
Tejun Heo24dc5f32007-01-20 16:00:28 +09001949 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001950 if (!pp)
1951 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001952
Tejun Heo24dc5f32007-01-20 16:00:28 +09001953 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1954 GFP_KERNEL);
1955 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001956 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001957 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1958
1959 /*
1960 * First item in chunk of DMA memory: 32-slot command table,
1961 * 32 bytes each in size
1962 */
1963 pp->cmd_slot = mem;
1964 pp->cmd_slot_dma = mem_dma;
1965
1966 mem += AHCI_CMD_SLOT_SZ;
1967 mem_dma += AHCI_CMD_SLOT_SZ;
1968
1969 /*
1970 * Second item: Received-FIS area
1971 */
1972 pp->rx_fis = mem;
1973 pp->rx_fis_dma = mem_dma;
1974
1975 mem += AHCI_RX_FIS_SZ;
1976 mem_dma += AHCI_RX_FIS_SZ;
1977
1978 /*
1979 * Third item: data area for storing a single command
1980 * and its scatter-gather table
1981 */
1982 pp->cmd_tbl = mem;
1983 pp->cmd_tbl_dma = mem_dma;
1984
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001985 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001986 * Save off initial list of interrupts to be enabled.
1987 * This could be changed later
1988 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001989 pp->intr_mask = DEF_PORT_IRQ;
1990
Tejun Heo254950c2006-07-26 15:59:25 +09001991 ap->private_data = pp;
1992
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001993 /* engage engines, captain */
1994 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001995}
1996
1997static void ahci_port_stop(struct ata_port *ap)
1998{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001999 const char *emsg = NULL;
2000 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002001
Tejun Heo0be0aa92006-07-26 15:59:26 +09002002 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002003 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002004 if (rc)
2005 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002006}
2007
Tejun Heo4447d352007-04-17 23:44:08 +09002008static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 if (using_dac &&
2013 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2014 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2015 if (rc) {
2016 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2017 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002018 dev_printk(KERN_ERR, &pdev->dev,
2019 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 return rc;
2021 }
2022 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 } else {
2024 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2025 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002026 dev_printk(KERN_ERR, &pdev->dev,
2027 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 return rc;
2029 }
2030 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2031 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002032 dev_printk(KERN_ERR, &pdev->dev,
2033 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 return rc;
2035 }
2036 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 return 0;
2038}
2039
Tejun Heo4447d352007-04-17 23:44:08 +09002040static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041{
Tejun Heo4447d352007-04-17 23:44:08 +09002042 struct ahci_host_priv *hpriv = host->private_data;
2043 struct pci_dev *pdev = to_pci_dev(host->dev);
2044 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 u32 vers, cap, impl, speed;
2046 const char *speed_s;
2047 u16 cc;
2048 const char *scc_s;
2049
2050 vers = readl(mmio + HOST_VERSION);
2051 cap = hpriv->cap;
2052 impl = hpriv->port_map;
2053
2054 speed = (cap >> 20) & 0xf;
2055 if (speed == 1)
2056 speed_s = "1.5";
2057 else if (speed == 2)
2058 speed_s = "3";
2059 else
2060 speed_s = "?";
2061
2062 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002063 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002065 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002067 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 scc_s = "RAID";
2069 else
2070 scc_s = "unknown";
2071
Jeff Garzika9524a72005-10-30 14:39:11 -05002072 dev_printk(KERN_INFO, &pdev->dev,
2073 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002075 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002077 (vers >> 24) & 0xff,
2078 (vers >> 16) & 0xff,
2079 (vers >> 8) & 0xff,
2080 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081
2082 ((cap >> 8) & 0x1f) + 1,
2083 (cap & 0x1f) + 1,
2084 speed_s,
2085 impl,
2086 scc_s);
2087
Jeff Garzika9524a72005-10-30 14:39:11 -05002088 dev_printk(KERN_INFO, &pdev->dev,
2089 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002090 "%s%s%s%s%s%s%s"
2091 "%s%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002092 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
2094 cap & (1 << 31) ? "64bit " : "",
2095 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002096 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 cap & (1 << 28) ? "ilck " : "",
2098 cap & (1 << 27) ? "stag " : "",
2099 cap & (1 << 26) ? "pm " : "",
2100 cap & (1 << 25) ? "led " : "",
2101
2102 cap & (1 << 24) ? "clo " : "",
2103 cap & (1 << 19) ? "nz " : "",
2104 cap & (1 << 18) ? "only " : "",
2105 cap & (1 << 17) ? "pmp " : "",
2106 cap & (1 << 15) ? "pio " : "",
2107 cap & (1 << 14) ? "slum " : "",
2108 cap & (1 << 13) ? "part " : ""
2109 );
2110}
2111
Tejun Heoedc93052007-10-25 14:59:16 +09002112/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2113 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2114 * support PMP and the 4726 either directly exports the device
2115 * attached to the first downstream port or acts as a hardware storage
2116 * controller and emulate a single ATA device (can be RAID 0/1 or some
2117 * other configuration).
2118 *
2119 * When there's no device attached to the first downstream port of the
2120 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2121 * configure the 4726. However, ATA emulation of the device is very
2122 * lame. It doesn't send signature D2H Reg FIS after the initial
2123 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2124 *
2125 * The following function works around the problem by always using
2126 * hardreset on the port and not depending on receiving signature FIS
2127 * afterward. If signature FIS isn't received soon, ATA class is
2128 * assumed without follow-up softreset.
2129 */
2130static void ahci_p5wdh_workaround(struct ata_host *host)
2131{
2132 static struct dmi_system_id sysids[] = {
2133 {
2134 .ident = "P5W DH Deluxe",
2135 .matches = {
2136 DMI_MATCH(DMI_SYS_VENDOR,
2137 "ASUSTEK COMPUTER INC"),
2138 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2139 },
2140 },
2141 { }
2142 };
2143 struct pci_dev *pdev = to_pci_dev(host->dev);
2144
2145 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2146 dmi_check_system(sysids)) {
2147 struct ata_port *ap = host->ports[1];
2148
2149 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2150 "Deluxe on-board SIMG4726 workaround\n");
2151
2152 ap->ops = &ahci_p5wdh_ops;
2153 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2154 }
2155}
2156
Tejun Heo24dc5f32007-01-20 16:00:28 +09002157static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158{
2159 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09002160 struct ata_port_info pi = ahci_port_info[ent->driver_data];
2161 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002162 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002164 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002165 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166
2167 VPRINTK("ENTER\n");
2168
Tejun Heo12fad3f2006-05-15 21:03:55 +09002169 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2170
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002172 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173
Tejun Heo4447d352007-04-17 23:44:08 +09002174 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002175 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 if (rc)
2177 return rc;
2178
Tejun Heodea55132008-03-11 19:52:31 +09002179 /* AHCI controllers often implement SFF compatible interface.
2180 * Grab all PCI BARs just in case.
2181 */
2182 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002183 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002184 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002185 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002186 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
Tejun Heoc4f77922007-12-06 15:09:43 +09002188 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2189 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2190 u8 map;
2191
2192 /* ICH6s share the same PCI ID for both piix and ahci
2193 * modes. Enabling ahci mode while MAP indicates
2194 * combined mode is a bad idea. Yield to ata_piix.
2195 */
2196 pci_read_config_byte(pdev, ICH_MAP, &map);
2197 if (map & 0x3) {
2198 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2199 "combined mode, can't enable AHCI mode\n");
2200 return -ENODEV;
2201 }
2202 }
2203
Tejun Heo24dc5f32007-01-20 16:00:28 +09002204 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2205 if (!hpriv)
2206 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002207 hpriv->flags |= (unsigned long)pi.private_data;
2208
2209 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2210 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211
Tejun Heo4447d352007-04-17 23:44:08 +09002212 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002213 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
Tejun Heo4447d352007-04-17 23:44:08 +09002215 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002216 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002217 pi.flags |= ATA_FLAG_NCQ;
2218
Tejun Heo7d50b602007-09-23 13:19:54 +09002219 if (hpriv->cap & HOST_CAP_PMP)
2220 pi.flags |= ATA_FLAG_PMP;
2221
Tejun Heo837f5f82008-02-06 15:13:51 +09002222 /* CAP.NP sometimes indicate the index of the last enabled
2223 * port, at other times, that of the last possible port, so
2224 * determining the maximum port number requires looking at
2225 * both CAP.NP and port_map.
2226 */
2227 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2228
2229 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002230 if (!host)
2231 return -ENOMEM;
2232 host->iomap = pcim_iomap_table(pdev);
2233 host->private_data = hpriv;
2234
2235 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002236 struct ata_port *ap = host->ports[i];
2237 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09002238
Tejun Heocbcdd872007-08-18 13:14:55 +09002239 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2240 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2241 0x100 + ap->port_no * 0x80, "port");
2242
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002243 /* set initial link pm policy */
2244 ap->pm_policy = NOT_AVAILABLE;
2245
Jeff Garzikdab632e2007-05-28 08:33:01 -04002246 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09002247 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09002248 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04002249
2250 /* disabled/not-implemented port */
2251 else
2252 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254
Tejun Heoedc93052007-10-25 14:59:16 +09002255 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2256 ahci_p5wdh_workaround(host);
2257
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002259 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002261 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262
Tejun Heo4447d352007-04-17 23:44:08 +09002263 rc = ahci_reset_controller(host);
2264 if (rc)
2265 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002266
Tejun Heo4447d352007-04-17 23:44:08 +09002267 ahci_init_controller(host);
2268 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269
Tejun Heo4447d352007-04-17 23:44:08 +09002270 pci_set_master(pdev);
2271 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2272 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002273}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274
2275static int __init ahci_init(void)
2276{
Pavel Roskinb7887192006-08-10 18:13:18 +09002277 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278}
2279
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280static void __exit ahci_exit(void)
2281{
2282 pci_unregister_driver(&ahci_pci_driver);
2283}
2284
2285
2286MODULE_AUTHOR("Jeff Garzik");
2287MODULE_DESCRIPTION("AHCI SATA low-level driver");
2288MODULE_LICENSE("GPL");
2289MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002290MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291
2292module_init(ahci_init);
2293module_exit(ahci_exit);