Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
Ralf Baechle | a3c4946 | 2006-03-13 16:16:29 +0000 | [diff] [blame] | 6 | * Copyright (C) 2003, 2004 Ralf Baechle <ralf@linux-mips.org> |
| 7 | * Copyright (C) MIPS Technologies, Inc. |
| 8 | * written by Ralf Baechle <ralf@linux-mips.org> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | */ |
| 10 | #ifndef _ASM_HAZARDS_H |
| 11 | #define _ASM_HAZARDS_H |
| 12 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | |
Ralf Baechle | 36396f3 | 2006-09-25 15:49:49 +0100 | [diff] [blame] | 14 | #ifdef __ASSEMBLY__ |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 15 | #define ASMMACRO(name, code...) .macro name; code; .endm |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #else |
| 17 | |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 18 | #define ASMMACRO(name, code...) \ |
| 19 | __asm__(".macro " #name "; " #code "; .endm"); \ |
| 20 | \ |
| 21 | static inline void name(void) \ |
| 22 | { \ |
| 23 | __asm__ __volatile__ (#name); \ |
| 24 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | #endif |
| 27 | |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 28 | ASMMACRO(_ssnop, |
| 29 | sll $0, $0, 1 |
| 30 | ) |
| 31 | |
| 32 | ASMMACRO(_ehb, |
| 33 | sll $0, $0, 3 |
| 34 | ) |
| 35 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | /* |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 37 | * TLB hazards |
| 38 | */ |
| 39 | #if defined(CONFIG_CPU_MIPSR2) |
| 40 | |
| 41 | /* |
| 42 | * MIPSR2 defines ehb for hazard avoidance |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | */ |
| 44 | |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 45 | ASMMACRO(mtc0_tlbw_hazard, |
| 46 | _ehb |
| 47 | ) |
| 48 | ASMMACRO(tlbw_use_hazard, |
| 49 | _ehb |
| 50 | ) |
| 51 | ASMMACRO(tlb_probe_hazard, |
| 52 | _ehb |
| 53 | ) |
| 54 | ASMMACRO(irq_enable_hazard, |
Ralf Baechle | 7605b39 | 2007-03-20 13:56:50 +0000 | [diff] [blame] | 55 | _ehb |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 56 | ) |
| 57 | ASMMACRO(irq_disable_hazard, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | _ehb |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 59 | ) |
| 60 | ASMMACRO(back_to_back_c0_hazard, |
| 61 | _ehb |
| 62 | ) |
Ralf Baechle | 7043ad4 | 2005-12-22 13:41:29 +0100 | [diff] [blame] | 63 | /* |
| 64 | * gcc has a tradition of misscompiling the previous construct using the |
| 65 | * address of a label as argument to inline assembler. Gas otoh has the |
| 66 | * annoying difference between la and dla which are only usable for 32-bit |
| 67 | * rsp. 64-bit code, so can't be used without conditional compilation. |
| 68 | * The alterantive is switching the assembler to 64-bit code which happens |
| 69 | * to work right even for 32-bit code ... |
| 70 | */ |
Ralf Baechle | cc61c1f | 2005-07-12 18:35:38 +0000 | [diff] [blame] | 71 | #define instruction_hazard() \ |
| 72 | do { \ |
Ralf Baechle | 7043ad4 | 2005-12-22 13:41:29 +0100 | [diff] [blame] | 73 | unsigned long tmp; \ |
| 74 | \ |
Ralf Baechle | cc61c1f | 2005-07-12 18:35:38 +0000 | [diff] [blame] | 75 | __asm__ __volatile__( \ |
Ralf Baechle | 7043ad4 | 2005-12-22 13:41:29 +0100 | [diff] [blame] | 76 | " .set mips64r2 \n" \ |
| 77 | " dla %0, 1f \n" \ |
Ralf Baechle | cc61c1f | 2005-07-12 18:35:38 +0000 | [diff] [blame] | 78 | " jr.hb %0 \n" \ |
Ralf Baechle | 7043ad4 | 2005-12-22 13:41:29 +0100 | [diff] [blame] | 79 | " .set mips0 \n" \ |
| 80 | "1: \n" \ |
| 81 | : "=r" (tmp)); \ |
Ralf Baechle | cc61c1f | 2005-07-12 18:35:38 +0000 | [diff] [blame] | 82 | } while (0) |
| 83 | |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 84 | #elif defined(CONFIG_CPU_R10000) |
| 85 | |
| 86 | /* |
| 87 | * R10000 rocks - all hazards handled in hardware, so this becomes a nobrainer. |
| 88 | */ |
| 89 | |
| 90 | ASMMACRO(mtc0_tlbw_hazard, |
| 91 | ) |
| 92 | ASMMACRO(tlbw_use_hazard, |
| 93 | ) |
| 94 | ASMMACRO(tlb_probe_hazard, |
| 95 | ) |
| 96 | ASMMACRO(irq_enable_hazard, |
| 97 | ) |
| 98 | ASMMACRO(irq_disable_hazard, |
| 99 | ) |
| 100 | ASMMACRO(back_to_back_c0_hazard, |
| 101 | ) |
Ralf Baechle | cc61c1f | 2005-07-12 18:35:38 +0000 | [diff] [blame] | 102 | #define instruction_hazard() do { } while (0) |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 103 | |
| 104 | #elif defined(CONFIG_CPU_RM9000) |
| 105 | |
| 106 | /* |
| 107 | * RM9000 hazards. When the JTLB is updated by tlbwi or tlbwr, a subsequent |
| 108 | * use of the JTLB for instructions should not occur for 4 cpu cycles and use |
| 109 | * for data translations should not occur for 3 cpu cycles. |
| 110 | */ |
| 111 | |
| 112 | ASMMACRO(mtc0_tlbw_hazard, |
| 113 | _ssnop; _ssnop; _ssnop; _ssnop |
| 114 | ) |
| 115 | ASMMACRO(tlbw_use_hazard, |
| 116 | _ssnop; _ssnop; _ssnop; _ssnop |
| 117 | ) |
| 118 | ASMMACRO(tlb_probe_hazard, |
| 119 | _ssnop; _ssnop; _ssnop; _ssnop |
| 120 | ) |
| 121 | ASMMACRO(irq_enable_hazard, |
| 122 | ) |
| 123 | ASMMACRO(irq_disable_hazard, |
| 124 | ) |
| 125 | ASMMACRO(back_to_back_c0_hazard, |
| 126 | ) |
| 127 | #define instruction_hazard() do { } while (0) |
| 128 | |
| 129 | #elif defined(CONFIG_CPU_SB1) |
| 130 | |
| 131 | /* |
| 132 | * Mostly like R4000 for historic reasons |
| 133 | */ |
| 134 | ASMMACRO(mtc0_tlbw_hazard, |
| 135 | ) |
| 136 | ASMMACRO(tlbw_use_hazard, |
| 137 | ) |
| 138 | ASMMACRO(tlb_probe_hazard, |
| 139 | ) |
| 140 | ASMMACRO(irq_enable_hazard, |
| 141 | ) |
| 142 | ASMMACRO(irq_disable_hazard, |
| 143 | _ssnop; _ssnop; _ssnop |
| 144 | ) |
| 145 | ASMMACRO(back_to_back_c0_hazard, |
| 146 | ) |
| 147 | #define instruction_hazard() do { } while (0) |
| 148 | |
| 149 | #else |
| 150 | |
| 151 | /* |
| 152 | * Finally the catchall case for all other processors including R4000, R4400, |
| 153 | * R4600, R4700, R5000, RM7000, NEC VR41xx etc. |
| 154 | * |
| 155 | * The taken branch will result in a two cycle penalty for the two killed |
| 156 | * instructions on R4000 / R4400. Other processors only have a single cycle |
| 157 | * hazard so this is nice trick to have an optimal code for a range of |
| 158 | * processors. |
| 159 | */ |
| 160 | ASMMACRO(mtc0_tlbw_hazard, |
Yoichi Yuasa | 3f31837 | 2007-01-24 22:22:06 +0900 | [diff] [blame] | 161 | nop; nop |
Ralf Baechle | d7d86aa | 2006-09-08 04:13:49 +0200 | [diff] [blame] | 162 | ) |
| 163 | ASMMACRO(tlbw_use_hazard, |
| 164 | nop; nop; nop |
| 165 | ) |
| 166 | ASMMACRO(tlb_probe_hazard, |
| 167 | nop; nop; nop |
| 168 | ) |
| 169 | ASMMACRO(irq_enable_hazard, |
| 170 | ) |
| 171 | ASMMACRO(irq_disable_hazard, |
| 172 | nop; nop; nop |
| 173 | ) |
| 174 | ASMMACRO(back_to_back_c0_hazard, |
| 175 | _ssnop; _ssnop; _ssnop; |
| 176 | ) |
| 177 | #define instruction_hazard() do { } while (0) |
| 178 | |
Ralf Baechle | cc61c1f | 2005-07-12 18:35:38 +0000 | [diff] [blame] | 179 | #endif |
| 180 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | #endif /* _ASM_HAZARDS_H */ |