blob: 00eba66f072aed3195f69ba50a59aa963ffddc95 [file] [log] [blame]
Daniel Walkerda6df072010-04-23 16:04:20 -07001/* include/linux/msm_mdp.h
2 *
3 * Copyright (C) 2007 Google Incorporated
Pawan Kumarce25d142014-01-29 16:47:35 +05304 * Copyright (c) 2012-2014 The Linux Foundation. All rights reserved.
Daniel Walkerda6df072010-04-23 16:04:20 -07005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef _MSM_MDP_H_
16#define _MSM_MDP_H_
17
18#include <linux/types.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/fb.h>
Daniel Walkerda6df072010-04-23 16:04:20 -070020
21#define MSMFB_IOCTL_MAGIC 'm'
22#define MSMFB_GRP_DISP _IOW(MSMFB_IOCTL_MAGIC, 1, unsigned int)
23#define MSMFB_BLIT _IOW(MSMFB_IOCTL_MAGIC, 2, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#define MSMFB_SUSPEND_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 128, unsigned int)
25#define MSMFB_RESUME_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 129, unsigned int)
26#define MSMFB_CURSOR _IOW(MSMFB_IOCTL_MAGIC, 130, struct fb_cursor)
27#define MSMFB_SET_LUT _IOW(MSMFB_IOCTL_MAGIC, 131, struct fb_cmap)
Carl Vanderlipba093a22011-11-22 13:59:59 -080028#define MSMFB_HISTOGRAM _IOWR(MSMFB_IOCTL_MAGIC, 132, struct mdp_histogram_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029/* new ioctls's for set/get ccs matrix */
30#define MSMFB_GET_CCS_MATRIX _IOWR(MSMFB_IOCTL_MAGIC, 133, struct mdp_ccs)
31#define MSMFB_SET_CCS_MATRIX _IOW(MSMFB_IOCTL_MAGIC, 134, struct mdp_ccs)
32#define MSMFB_OVERLAY_SET _IOWR(MSMFB_IOCTL_MAGIC, 135, \
33 struct mdp_overlay)
34#define MSMFB_OVERLAY_UNSET _IOW(MSMFB_IOCTL_MAGIC, 136, unsigned int)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080035
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#define MSMFB_OVERLAY_PLAY _IOW(MSMFB_IOCTL_MAGIC, 137, \
37 struct msmfb_overlay_data)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080038#define MSMFB_OVERLAY_QUEUE MSMFB_OVERLAY_PLAY
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSMFB_GET_PAGE_PROTECTION _IOR(MSMFB_IOCTL_MAGIC, 138, \
41 struct mdp_page_protection)
42#define MSMFB_SET_PAGE_PROTECTION _IOW(MSMFB_IOCTL_MAGIC, 139, \
43 struct mdp_page_protection)
44#define MSMFB_OVERLAY_GET _IOR(MSMFB_IOCTL_MAGIC, 140, \
45 struct mdp_overlay)
46#define MSMFB_OVERLAY_PLAY_ENABLE _IOW(MSMFB_IOCTL_MAGIC, 141, unsigned int)
47#define MSMFB_OVERLAY_BLT _IOWR(MSMFB_IOCTL_MAGIC, 142, \
48 struct msmfb_overlay_blt)
49#define MSMFB_OVERLAY_BLT_OFFSET _IOW(MSMFB_IOCTL_MAGIC, 143, unsigned int)
Carl Vanderlipba093a22011-11-22 13:59:59 -080050#define MSMFB_HISTOGRAM_START _IOR(MSMFB_IOCTL_MAGIC, 144, \
51 struct mdp_histogram_start_req)
52#define MSMFB_HISTOGRAM_STOP _IOR(MSMFB_IOCTL_MAGIC, 145, unsigned int)
Carl Vanderlip0d6ef4a2013-05-30 11:48:48 -070053#define MSMFB_NOTIFY_UPDATE _IOWR(MSMFB_IOCTL_MAGIC, 146, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054
55#define MSMFB_OVERLAY_3D _IOWR(MSMFB_IOCTL_MAGIC, 147, \
56 struct msmfb_overlay_3d)
57
kuogee hsieh405dc302011-07-21 15:06:59 -070058#define MSMFB_MIXER_INFO _IOWR(MSMFB_IOCTL_MAGIC, 148, \
59 struct msmfb_mixer_info_req)
Nagamalleswararao Ganji0737d652011-10-14 02:02:33 -070060#define MSMFB_OVERLAY_PLAY_WAIT _IOWR(MSMFB_IOCTL_MAGIC, 149, \
61 struct msmfb_overlay_data)
Vinay Kalia27020d12011-10-14 17:50:29 -070062#define MSMFB_WRITEBACK_INIT _IO(MSMFB_IOCTL_MAGIC, 150)
Vinay Kaliae1ba2702011-12-21 16:24:52 -080063#define MSMFB_WRITEBACK_START _IO(MSMFB_IOCTL_MAGIC, 151)
64#define MSMFB_WRITEBACK_STOP _IO(MSMFB_IOCTL_MAGIC, 152)
Vinay Kalia27020d12011-10-14 17:50:29 -070065#define MSMFB_WRITEBACK_QUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 153, \
66 struct msmfb_data)
67#define MSMFB_WRITEBACK_DEQUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 154, \
68 struct msmfb_data)
69#define MSMFB_WRITEBACK_TERMINATE _IO(MSMFB_IOCTL_MAGIC, 155)
Pravin Tamkhane02a40682011-11-29 14:17:01 -080070#define MSMFB_MDP_PP _IOWR(MSMFB_IOCTL_MAGIC, 156, struct msmfb_mdp_pp)
Padmanabhan Komanduruf3b0c232012-07-27 20:46:06 +053071#define MSMFB_OVERLAY_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 160, unsigned int)
72#define MSMFB_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 161, unsigned int)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053073#define MSMFB_BUFFER_SYNC _IOW(MSMFB_IOCTL_MAGIC, 162, struct mdp_buf_sync)
Kalyan Thota9284a272012-11-02 20:55:30 +053074#define MSMFB_OVERLAY_COMMIT _IO(MSMFB_IOCTL_MAGIC, 163)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053075#define MSMFB_DISPLAY_COMMIT _IOW(MSMFB_IOCTL_MAGIC, 164, \
Ken Zhang4e83b932012-12-02 21:15:47 -050076 struct mdp_display_commit)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053077#define MSMFB_METADATA_SET _IOW(MSMFB_IOCTL_MAGIC, 165, struct msmfb_metadata)
Ken Zhang420dd202013-01-08 14:28:20 -050078#define MSMFB_METADATA_GET _IOW(MSMFB_IOCTL_MAGIC, 166, struct msmfb_metadata)
Deva Ramasubramanian166b0982013-01-25 20:11:41 -080079#define MSMFB_WRITEBACK_SET_MIRRORING_HINT _IOW(MSMFB_IOCTL_MAGIC, 167, \
80 unsigned int)
Terence Hampson3e636aa2013-05-08 19:01:51 -040081#define MSMFB_ASYNC_BLIT _IOW(MSMFB_IOCTL_MAGIC, 168, unsigned int)
Adrian Salido-Moreno6b155092014-01-07 17:29:20 -080082#define MSMFB_OVERLAY_PREPARE _IOWR(MSMFB_IOCTL_MAGIC, 169, \
83 struct mdp_overlay_list)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084#define FB_TYPE_3D_PANEL 0x10101010
85#define MDP_IMGTYPE2_START 0x10000
86#define MSMFB_DRIVER_VERSION 0xF9E8D701
Daniel Walkerda6df072010-04-23 16:04:20 -070087
Ujwal Patel999ee562013-12-05 13:35:51 -080088/* HW Revisions for different MDSS targets */
89#define MDSS_GET_MAJOR(rev) ((rev) >> 28)
90#define MDSS_GET_MINOR(rev) (((rev) >> 16) & 0xFFF)
91#define MDSS_GET_STEP(rev) ((rev) & 0xFFFF)
92#define MDSS_GET_MAJOR_MINOR(rev) ((rev) >> 16)
93
94#define IS_MDSS_MAJOR_MINOR_SAME(rev1, rev2) \
95 (MDSS_GET_MAJOR_MINOR((rev1)) == MDSS_GET_MAJOR_MINOR((rev2)))
96
97#define MDSS_MDP_REV(major, minor, step) \
98 ((((major) & 0x000F) << 28) | \
99 (((minor) & 0x0FFF) << 16) | \
100 ((step) & 0xFFFF))
101
102#define MDSS_MDP_HW_REV_100 MDSS_MDP_REV(1, 0, 0) /* 8974 v1.0 */
103#define MDSS_MDP_HW_REV_101 MDSS_MDP_REV(1, 1, 0) /* 8x26 v1.0 */
104#define MDSS_MDP_HW_REV_101_1 MDSS_MDP_REV(1, 1, 1) /* 8x26 v2.0, 8926 v1.0 */
105#define MDSS_MDP_HW_REV_101_2 MDSS_MDP_REV(1, 1, 2) /* 8926 v2.0 */
106#define MDSS_MDP_HW_REV_102 MDSS_MDP_REV(1, 2, 0) /* 8974 v2.0 */
107#define MDSS_MDP_HW_REV_102_1 MDSS_MDP_REV(1, 2, 1) /* 8974 v3.0 (Pro) */
108#define MDSS_MDP_HW_REV_103 MDSS_MDP_REV(1, 3, 0) /* 8084 v1.0 */
109#define MDSS_MDP_HW_REV_103_1 MDSS_MDP_REV(1, 3, 1) /* 8084 v1.1 */
110#define MDSS_MDP_HW_REV_200 MDSS_MDP_REV(2, 0, 0) /* 8092 v1.0 */
111
Daniel Walkerda6df072010-04-23 16:04:20 -0700112enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700113 NOTIFY_UPDATE_START,
114 NOTIFY_UPDATE_STOP,
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700115 NOTIFY_UPDATE_POWER_OFF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700116};
117
118enum {
Carl Vanderlip0d6ef4a2013-05-30 11:48:48 -0700119 NOTIFY_TYPE_NO_UPDATE,
120 NOTIFY_TYPE_SUSPEND,
121 NOTIFY_TYPE_UPDATE,
Ping Liaabff722014-03-17 10:06:47 -0700122 NOTIFY_TYPE_BL_UPDATE,
Carl Vanderlip0d6ef4a2013-05-30 11:48:48 -0700123};
124
125enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700126 MDP_RGB_565, /* RGB 565 planer */
127 MDP_XRGB_8888, /* RGB 888 padded */
128 MDP_Y_CBCR_H2V2, /* Y and CbCr, pseudo planer w/ Cb is in MSB */
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +0530129 MDP_Y_CBCR_H2V2_ADRENO,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130 MDP_ARGB_8888, /* ARGB 888 */
131 MDP_RGB_888, /* RGB 888 planer */
132 MDP_Y_CRCB_H2V2, /* Y and CrCb, pseudo planer w/ Cr is in MSB */
133 MDP_YCRYCB_H2V1, /* YCrYCb interleave */
Pawan Kumar42acdef2013-03-21 19:55:49 +0530134 MDP_CBYCRY_H2V1, /* CbYCrY interleave */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700135 MDP_Y_CRCB_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
136 MDP_Y_CBCR_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700137 MDP_Y_CRCB_H1V2,
138 MDP_Y_CBCR_H1V2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139 MDP_RGBA_8888, /* ARGB 888 */
140 MDP_BGRA_8888, /* ABGR 888 */
141 MDP_RGBX_8888, /* RGBX 888 */
142 MDP_Y_CRCB_H2V2_TILE, /* Y and CrCb, pseudo planer tile */
143 MDP_Y_CBCR_H2V2_TILE, /* Y and CbCr, pseudo planer tile */
144 MDP_Y_CR_CB_H2V2, /* Y, Cr and Cb, planar */
Pradeep Jilagam9b4a6be2011-10-03 17:19:20 +0530145 MDP_Y_CR_CB_GH2V2, /* Y, Cr and Cb, planar aligned to Android YV12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700146 MDP_Y_CB_CR_H2V2, /* Y, Cb and Cr, planar */
147 MDP_Y_CRCB_H1V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
148 MDP_Y_CBCR_H1V1, /* Y and CbCr, pseduo planer w/ Cb is in MSB */
Adrian Salido-Moreno2b410482011-08-15 10:40:40 -0700149 MDP_YCRCB_H1V1, /* YCrCb interleave */
150 MDP_YCBCR_H1V1, /* YCbCr interleave */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700151 MDP_BGR_565, /* BGR 565 planer */
Adrian Salido-Morenod559ef12012-07-12 20:16:14 -0700152 MDP_BGR_888, /* BGR 888 */
Adrian Salido-Moreno330c0bf2012-08-22 14:15:33 -0700153 MDP_Y_CBCR_H2V2_VENUS,
Pawan Kumar79854382013-02-14 15:27:12 +0530154 MDP_BGRX_8888, /* BGRX 8888 */
Shalabh Jainbea586a2013-08-23 12:30:48 -0700155 MDP_RGBA_8888_TILE, /* RGBA 8888 in tile format */
156 MDP_ARGB_8888_TILE, /* ARGB 8888 in tile format */
157 MDP_ABGR_8888_TILE, /* ABGR 8888 in tile format */
158 MDP_BGRA_8888_TILE, /* BGRA 8888 in tile format */
159 MDP_RGBX_8888_TILE, /* RGBX 8888 in tile format */
160 MDP_XRGB_8888_TILE, /* XRGB 8888 in tile format */
161 MDP_XBGR_8888_TILE, /* XBGR 8888 in tile format */
162 MDP_BGRX_8888_TILE, /* BGRX 8888 in tile format */
Ramkumar Radhakrishnan97180fa2013-08-06 20:50:52 -0700163 MDP_YCBYCR_H2V1, /* YCbYCr interleave */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164 MDP_IMGTYPE_LIMIT,
kuogee hsieh1ce7e4c2012-01-13 14:05:54 -0800165 MDP_RGB_BORDERFILL, /* border fill pipe */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700166 MDP_FB_FORMAT = MDP_IMGTYPE2_START, /* framebuffer format */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700167 MDP_IMGTYPE_LIMIT2 /* Non valid image type after this enum */
Daniel Walkerda6df072010-04-23 16:04:20 -0700168};
169
170enum {
171 PMEM_IMG,
172 FB_IMG,
173};
174
Liyuan Lid9736632011-11-11 13:47:59 -0800175enum {
176 HSIC_HUE = 0,
177 HSIC_SAT,
178 HSIC_INT,
179 HSIC_CON,
180 NUM_HSIC_PARAM,
181};
182
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700183#define MDSS_MDP_ROT_ONLY 0x80
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700184#define MDSS_MDP_RIGHT_MIXER 0x100
Adrian Salido-Moreno6afd7802013-08-05 14:03:25 -0700185#define MDSS_MDP_DUAL_PIPE 0x200
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700186
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700187/* mdp_blit_req flag values */
188#define MDP_ROT_NOP 0
189#define MDP_FLIP_LR 0x1
190#define MDP_FLIP_UD 0x2
191#define MDP_ROT_90 0x4
192#define MDP_ROT_180 (MDP_FLIP_UD|MDP_FLIP_LR)
193#define MDP_ROT_270 (MDP_ROT_90|MDP_FLIP_UD|MDP_FLIP_LR)
194#define MDP_DITHER 0x8
195#define MDP_BLUR 0x10
196#define MDP_BLEND_FG_PREMULT 0x20000
Padmanabhan Komandurudd10bf12012-10-17 20:27:33 +0530197#define MDP_IS_FG 0x40000
Mayank Chopra1d91e092013-12-19 10:46:04 +0530198#define MDP_SOLID_FILL 0x00000020
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700199#define MDP_DEINTERLACE 0x80000000
200#define MDP_SHARPENING 0x40000000
201#define MDP_NO_DMA_BARRIER_START 0x20000000
202#define MDP_NO_DMA_BARRIER_END 0x10000000
203#define MDP_NO_BLIT 0x08000000
204#define MDP_BLIT_WITH_DMA_BARRIERS 0x000
205#define MDP_BLIT_WITH_NO_DMA_BARRIERS \
206 (MDP_NO_DMA_BARRIER_START | MDP_NO_DMA_BARRIER_END)
207#define MDP_BLIT_SRC_GEM 0x04000000
208#define MDP_BLIT_DST_GEM 0x02000000
209#define MDP_BLIT_NON_CACHED 0x01000000
210#define MDP_OV_PIPE_SHARE 0x00800000
211#define MDP_DEINTERLACE_ODD 0x00400000
212#define MDP_OV_PLAY_NOWAIT 0x00200000
213#define MDP_SOURCE_ROTATED_90 0x00100000
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700214#define MDP_OVERLAY_PP_CFG_EN 0x00080000
Ajay Singh Parmar4c7ccb32012-02-21 12:56:04 +0530215#define MDP_BACKEND_COMPOSITION 0x00040000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800216#define MDP_BORDERFILL_SUPPORTED 0x00010000
217#define MDP_SECURE_OVERLAY_SESSION 0x00008000
Arun Kumar K.R9ce1fd62013-09-24 11:35:08 -0700218#define MDP_SECURE_DISPLAY_OVERLAY_SESSION 0x00002000
Adrian Salido-Moreno9a8485c2013-02-06 14:08:28 -0800219#define MDP_OV_PIPE_FORCE_DMA 0x00004000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800220#define MDP_MEMORY_ID_TYPE_FB 0x00001000
Sree Sesha Aravind Vadrevu35143132013-03-12 02:32:06 -0700221#define MDP_BWC_EN 0x00000400
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700222#define MDP_DECIMATION_EN 0x00000800
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223#define MDP_TRANSP_NOP 0xffffffff
224#define MDP_ALPHA_NOP 0xff
225
226#define MDP_FB_PAGE_PROTECTION_NONCACHED (0)
227#define MDP_FB_PAGE_PROTECTION_WRITECOMBINE (1)
228#define MDP_FB_PAGE_PROTECTION_WRITETHROUGHCACHE (2)
229#define MDP_FB_PAGE_PROTECTION_WRITEBACKCACHE (3)
230#define MDP_FB_PAGE_PROTECTION_WRITEBACKWACACHE (4)
231/* Sentinel: Don't use! */
232#define MDP_FB_PAGE_PROTECTION_INVALID (5)
233/* Count of the number of MDP_FB_PAGE_PROTECTION_... values. */
234#define MDP_NUM_FB_PAGE_PROTECTION_VALUES (5)
Daniel Walkerda6df072010-04-23 16:04:20 -0700235
236struct mdp_rect {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700237 uint32_t x;
238 uint32_t y;
239 uint32_t w;
240 uint32_t h;
Daniel Walkerda6df072010-04-23 16:04:20 -0700241};
242
243struct mdp_img {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244 uint32_t width;
245 uint32_t height;
246 uint32_t format;
247 uint32_t offset;
Daniel Walkerda6df072010-04-23 16:04:20 -0700248 int memory_id; /* the file descriptor */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700249 uint32_t priv;
Daniel Walkerda6df072010-04-23 16:04:20 -0700250};
251
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700252/*
253 * {3x3} + {3} ccs matrix
254 */
255
256#define MDP_CCS_RGB2YUV 0
257#define MDP_CCS_YUV2RGB 1
258
259#define MDP_CCS_SIZE 9
260#define MDP_BV_SIZE 3
261
262struct mdp_ccs {
263 int direction; /* MDP_CCS_RGB2YUV or YUV2RGB */
264 uint16_t ccs[MDP_CCS_SIZE]; /* 3x3 color coefficients */
265 uint16_t bv[MDP_BV_SIZE]; /* 1x3 bias vector */
266};
267
Nagamalleswararao Ganji4b991722011-01-28 13:24:34 -0800268struct mdp_csc {
269 int id;
270 uint32_t csc_mv[9];
271 uint32_t csc_pre_bv[3];
272 uint32_t csc_post_bv[3];
273 uint32_t csc_pre_lv[6];
274 uint32_t csc_post_lv[6];
275};
276
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700277/* The version of the mdp_blit_req structure so that
278 * user applications can selectively decide which functionality
279 * to include
280 */
281
282#define MDP_BLIT_REQ_VERSION 2
283
Shivaraj Shetty1bbb3832013-10-22 18:43:17 +0530284struct color {
285 uint32_t r;
286 uint32_t g;
287 uint32_t b;
288 uint32_t alpha;
289};
290
Daniel Walkerda6df072010-04-23 16:04:20 -0700291struct mdp_blit_req {
292 struct mdp_img src;
293 struct mdp_img dst;
294 struct mdp_rect src_rect;
295 struct mdp_rect dst_rect;
Shivaraj Shetty1bbb3832013-10-22 18:43:17 +0530296 struct color const_color;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700297 uint32_t alpha;
298 uint32_t transp_mask;
299 uint32_t flags;
300 int sharpening_strength; /* -127 <--> 127, default 64 */
Daniel Walkerda6df072010-04-23 16:04:20 -0700301};
302
303struct mdp_blit_req_list {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700304 uint32_t count;
Daniel Walkerda6df072010-04-23 16:04:20 -0700305 struct mdp_blit_req req[];
306};
307
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700308#define MSMFB_DATA_VERSION 2
309
310struct msmfb_data {
311 uint32_t offset;
312 int memory_id;
313 int id;
314 uint32_t flags;
315 uint32_t priv;
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800316 uint32_t iova;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700317};
318
319#define MSMFB_NEW_REQUEST -1
320
321struct msmfb_overlay_data {
322 uint32_t id;
323 struct msmfb_data data;
324 uint32_t version_key;
325 struct msmfb_data plane1_data;
326 struct msmfb_data plane2_data;
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700327 struct msmfb_data dst_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700328};
329
330struct msmfb_img {
331 uint32_t width;
332 uint32_t height;
333 uint32_t format;
334};
335
Vinay Kalia27020d12011-10-14 17:50:29 -0700336#define MSMFB_WRITEBACK_DEQUEUE_BLOCKING 0x1
337struct msmfb_writeback_data {
338 struct msmfb_data buf_info;
339 struct msmfb_img img;
340};
341
Ken Zhang77ce0192012-08-10 11:27:19 -0400342#define MDP_PP_OPS_ENABLE 0x1
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700343#define MDP_PP_OPS_READ 0x2
344#define MDP_PP_OPS_WRITE 0x4
Ken Zhang77ce0192012-08-10 11:27:19 -0400345#define MDP_PP_OPS_DISABLE 0x8
Ken Zhang824758e2012-08-15 11:02:21 -0400346#define MDP_PP_IGC_FLAG_ROM0 0x10
347#define MDP_PP_IGC_FLAG_ROM1 0x20
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700348
Benet Clark477baa02013-10-04 17:21:45 -0700349#define MDP_PP_PA_HUE_ENABLE 0x10
350#define MDP_PP_PA_SAT_ENABLE 0x20
351#define MDP_PP_PA_VAL_ENABLE 0x40
352#define MDP_PP_PA_CONT_ENABLE 0x80
353#define MDP_PP_PA_SIX_ZONE_ENABLE 0x100
354#define MDP_PP_PA_SKIN_ENABLE 0x200
355#define MDP_PP_PA_SKY_ENABLE 0x400
356#define MDP_PP_PA_FOL_ENABLE 0x800
357#define MDP_PP_PA_HUE_MASK 0x1000
358#define MDP_PP_PA_SAT_MASK 0x2000
359#define MDP_PP_PA_VAL_MASK 0x4000
360#define MDP_PP_PA_CONT_MASK 0x8000
361#define MDP_PP_PA_SIX_ZONE_HUE_MASK 0x10000
362#define MDP_PP_PA_SIX_ZONE_SAT_MASK 0x20000
363#define MDP_PP_PA_SIX_ZONE_VAL_MASK 0x40000
364#define MDP_PP_PA_MEM_COL_SKIN_MASK 0x80000
365#define MDP_PP_PA_MEM_COL_SKY_MASK 0x100000
366#define MDP_PP_PA_MEM_COL_FOL_MASK 0x200000
367#define MDP_PP_PA_MEM_PROTECT_EN 0x400000
368#define MDP_PP_PA_SAT_ZERO_EXP_EN 0x800000
369
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700370#define MDSS_PP_DSPP_CFG 0x000
371#define MDSS_PP_SSPP_CFG 0x100
372#define MDSS_PP_LM_CFG 0x200
373#define MDSS_PP_WB_CFG 0x300
Ping Li8231ae42013-01-09 20:39:25 -0500374
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700375#define MDSS_PP_ARG_MASK 0x3C00
376#define MDSS_PP_ARG_NUM 4
Carl Vanderlip793aa582013-03-18 10:18:47 -0700377#define MDSS_PP_ARG_SHIFT 10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700378#define MDSS_PP_LOCATION_MASK 0x0300
379#define MDSS_PP_LOGICAL_MASK 0x00FF
Ping Li8231ae42013-01-09 20:39:25 -0500380
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700381#define MDSS_PP_ADD_ARG(var, arg) ((var) | (0x1 << (MDSS_PP_ARG_SHIFT + (arg))))
382#define PP_ARG(x, var) ((var) & (0x1 << (MDSS_PP_ARG_SHIFT + (x))))
Ping Li8231ae42013-01-09 20:39:25 -0500383#define PP_LOCAT(var) ((var) & MDSS_PP_LOCATION_MASK)
384#define PP_BLOCK(var) ((var) & MDSS_PP_LOGICAL_MASK)
385
386
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700387struct mdp_qseed_cfg {
388 uint32_t table_num;
389 uint32_t ops;
390 uint32_t len;
391 uint32_t *data;
392};
393
Ping Li87cca832013-01-30 18:27:52 -0500394struct mdp_sharp_cfg {
395 uint32_t flags;
396 uint32_t strength;
397 uint32_t edge_thr;
398 uint32_t smooth_thr;
399 uint32_t noise_thr;
400};
401
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700402struct mdp_qseed_cfg_data {
403 uint32_t block;
404 struct mdp_qseed_cfg qseed_data;
405};
406
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800407#define MDP_OVERLAY_PP_CSC_CFG 0x1
408#define MDP_OVERLAY_PP_QSEED_CFG 0x2
409#define MDP_OVERLAY_PP_PA_CFG 0x4
410#define MDP_OVERLAY_PP_IGC_CFG 0x8
Ping Li87cca832013-01-30 18:27:52 -0500411#define MDP_OVERLAY_PP_SHARP_CFG 0x10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700412#define MDP_OVERLAY_PP_HIST_CFG 0x20
Carl Vanderlip57027132013-03-18 13:53:16 -0700413#define MDP_OVERLAY_PP_HIST_LUT_CFG 0x40
Benet Clark477baa02013-10-04 17:21:45 -0700414#define MDP_OVERLAY_PP_PA_V2_CFG 0x80
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700415
416#define MDP_CSC_FLAG_ENABLE 0x1
417#define MDP_CSC_FLAG_YUV_IN 0x2
418#define MDP_CSC_FLAG_YUV_OUT 0x4
419
420struct mdp_csc_cfg {
421 /* flags for enable CSC, toggling RGB,YUV input/output */
422 uint32_t flags;
423 uint32_t csc_mv[9];
424 uint32_t csc_pre_bv[3];
425 uint32_t csc_post_bv[3];
426 uint32_t csc_pre_lv[6];
427 uint32_t csc_post_lv[6];
428};
429
430struct mdp_csc_cfg_data {
431 uint32_t block;
432 struct mdp_csc_cfg csc_data;
433};
434
Ping Li58229242012-11-30 14:05:43 -0500435struct mdp_pa_cfg {
436 uint32_t flags;
437 uint32_t hue_adj;
438 uint32_t sat_adj;
439 uint32_t val_adj;
440 uint32_t cont_adj;
441};
442
Benet Clark477baa02013-10-04 17:21:45 -0700443struct mdp_pa_mem_col_cfg {
444 uint32_t color_adjust_p0;
445 uint32_t color_adjust_p1;
446 uint32_t hue_region;
447 uint32_t sat_region;
448 uint32_t val_region;
449};
450
Benet Clark93577da2013-11-19 17:17:01 -0800451#define MDP_SIX_ZONE_LUT_SIZE 384
Carl Vanderlip4ac3a132013-11-19 16:52:52 -0800452
Benet Clark477baa02013-10-04 17:21:45 -0700453struct mdp_pa_v2_data {
454 /* Mask bits for PA features */
455 uint32_t flags;
456 uint32_t global_hue_adj;
457 uint32_t global_sat_adj;
458 uint32_t global_val_adj;
459 uint32_t global_cont_adj;
460 struct mdp_pa_mem_col_cfg skin_cfg;
461 struct mdp_pa_mem_col_cfg sky_cfg;
462 struct mdp_pa_mem_col_cfg fol_cfg;
Benet Clark66955112013-12-04 12:52:22 -0800463 uint32_t six_zone_len;
464 uint32_t six_zone_thresh;
465 uint32_t *six_zone_curve_p0;
466 uint32_t *six_zone_curve_p1;
Benet Clark477baa02013-10-04 17:21:45 -0700467};
468
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800469struct mdp_igc_lut_data {
470 uint32_t block;
471 uint32_t len, ops;
472 uint32_t *c0_c1_data;
473 uint32_t *c2_data;
474};
475
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700476struct mdp_histogram_cfg {
477 uint32_t ops;
478 uint32_t block;
479 uint8_t frame_cnt;
480 uint8_t bit_mask;
481 uint16_t num_bins;
482};
483
Carl Vanderlip57027132013-03-18 13:53:16 -0700484struct mdp_hist_lut_data {
485 uint32_t block;
486 uint32_t ops;
487 uint32_t len;
488 uint32_t *data;
489};
490
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700491struct mdp_overlay_pp_params {
492 uint32_t config_ops;
493 struct mdp_csc_cfg csc_cfg;
494 struct mdp_qseed_cfg qseed_cfg[2];
Ping Li58229242012-11-30 14:05:43 -0500495 struct mdp_pa_cfg pa_cfg;
Benet Clark477baa02013-10-04 17:21:45 -0700496 struct mdp_pa_v2_data pa_v2_cfg;
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800497 struct mdp_igc_lut_data igc_cfg;
Ping Li87cca832013-01-30 18:27:52 -0500498 struct mdp_sharp_cfg sharp_cfg;
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700499 struct mdp_histogram_cfg hist_cfg;
Carl Vanderlip57027132013-03-18 13:53:16 -0700500 struct mdp_hist_lut_data hist_lut_cfg;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700501};
502
Mayank Chopra29c4ee52013-07-24 12:31:01 +0530503/**
504 * enum mdss_mdp_blend_op - Different blend operations set by userspace
505 *
506 * @BLEND_OP_NOT_DEFINED: No blend operation defined for the layer.
507 * @BLEND_OP_OPAQUE: Apply a constant blend operation. The layer
508 * would appear opaque in case fg plane alpha is
509 * 0xff.
510 * @BLEND_OP_PREMULTIPLIED: Apply source over blend rule. Layer already has
511 * alpha pre-multiplication done. If fg plane alpha
512 * is less than 0xff, apply modulation as well. This
513 * operation is intended on layers having alpha
514 * channel.
515 * @BLEND_OP_COVERAGE: Apply source over blend rule. Layer is not alpha
516 * pre-multiplied. Apply pre-multiplication. If fg
517 * plane alpha is less than 0xff, apply modulation as
518 * well.
519 * @BLEND_OP_MAX: Used to track maximum blend operation possible by
520 * mdp.
521 */
522enum mdss_mdp_blend_op {
523 BLEND_OP_NOT_DEFINED = 0,
524 BLEND_OP_OPAQUE,
525 BLEND_OP_PREMULTIPLIED,
526 BLEND_OP_COVERAGE,
527 BLEND_OP_MAX,
528};
529
Sree Sesha Aravind Vadrevu494961d2013-10-03 12:51:03 -0700530#define MAX_PLANES 4
531struct mdp_scale_data {
532 uint8_t enable_pxl_ext;
533
534 int init_phase_x[MAX_PLANES];
535 int phase_step_x[MAX_PLANES];
536 int init_phase_y[MAX_PLANES];
537 int phase_step_y[MAX_PLANES];
538
539 int num_ext_pxls_left[MAX_PLANES];
540 int num_ext_pxls_right[MAX_PLANES];
541 int num_ext_pxls_top[MAX_PLANES];
542 int num_ext_pxls_btm[MAX_PLANES];
543
544 int left_ftch[MAX_PLANES];
545 int left_rpt[MAX_PLANES];
546 int right_ftch[MAX_PLANES];
547 int right_rpt[MAX_PLANES];
548
549 int top_rpt[MAX_PLANES];
550 int btm_rpt[MAX_PLANES];
551 int top_ftch[MAX_PLANES];
552 int btm_ftch[MAX_PLANES];
553
554 uint32_t roi_w[MAX_PLANES];
555};
556
Adrian Salido-Morenof8da3922013-07-03 15:19:25 -0700557/**
558 * struct mdp_overlay - overlay surface structure
559 * @src: Source image information (width, height, format).
560 * @src_rect: Source crop rectangle, portion of image that will be fetched.
561 * This should always be within boundaries of source image.
562 * @dst_rect: Destination rectangle, the position and size of image on screen.
563 * This should always be within panel boundaries.
564 * @z_order: Blending stage to occupy in display, if multiple layers are
565 * present, highest z_order usually means the top most visible
566 * layer. The range acceptable is from 0-3 to support blending
567 * up to 4 layers.
568 * @is_fg: This flag is used to disable blending of any layers with z_order
569 * less than this overlay. It means that any layers with z_order
570 * less than this layer will not be blended and will be replaced
571 * by the background border color.
572 * @alpha: Used to set plane opacity. The range can be from 0-255, where
573 * 0 means completely transparent and 255 means fully opaque.
574 * @transp_mask: Color used as color key for transparency. Any pixel in fetched
575 * image matching this color will be transparent when blending.
576 * The color should be in same format as the source image format.
577 * @flags: This is used to customize operation of overlay. See MDP flags
578 * for more information.
579 * @user_data: DEPRECATED* Used to store user application specific information.
Adrian Salido-Morenoe21074d2013-07-03 15:41:33 -0700580 * @bg_color: Solid color used to fill the overlay surface when no source
581 * buffer is provided.
Adrian Salido-Morenof8da3922013-07-03 15:19:25 -0700582 * @horz_deci: Horizontal decimation value, this indicates the amount of pixels
583 * dropped for each pixel that is fetched from a line. The value
584 * given should be power of two of decimation amount.
585 * 0: no decimation
586 * 1: decimate by 2 (drop 1 pixel for each pixel fetched)
587 * 2: decimate by 4 (drop 3 pixels for each pixel fetched)
588 * 3: decimate by 8 (drop 7 pixels for each pixel fetched)
589 * 4: decimate by 16 (drop 15 pixels for each pixel fetched)
590 * @vert_deci: Vertical decimation value, this indicates the amount of lines
591 * dropped for each line that is fetched from overlay. The value
592 * given should be power of two of decimation amount.
593 * 0: no decimation
594 * 1: decimation by 2 (drop 1 line for each line fetched)
595 * 2: decimation by 4 (drop 3 lines for each line fetched)
596 * 3: decimation by 8 (drop 7 lines for each line fetched)
597 * 4: decimation by 16 (drop 15 lines for each line fetched)
598 * @overlay_pp_cfg: Overlay post processing configuration, for more information
599 * see struct mdp_overlay_pp_params.
600 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700601struct mdp_overlay {
602 struct msmfb_img src;
603 struct mdp_rect src_rect;
604 struct mdp_rect dst_rect;
605 uint32_t z_order; /* stage number */
606 uint32_t is_fg; /* control alpha & transp */
607 uint32_t alpha;
Mayank Chopra29c4ee52013-07-24 12:31:01 +0530608 uint32_t blend_op;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700609 uint32_t transp_mask;
610 uint32_t flags;
611 uint32_t id;
Adrian Salido-Morenoe21074d2013-07-03 15:41:33 -0700612 uint32_t user_data[6];
613 uint32_t bg_color;
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700614 uint8_t horz_deci;
615 uint8_t vert_deci;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700616 struct mdp_overlay_pp_params overlay_pp_cfg;
Sree Sesha Aravind Vadrevu494961d2013-10-03 12:51:03 -0700617 struct mdp_scale_data scale;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700618};
619
620struct msmfb_overlay_3d {
621 uint32_t is_3d;
622 uint32_t width;
623 uint32_t height;
624};
625
626
627struct msmfb_overlay_blt {
628 uint32_t enable;
629 uint32_t offset;
630 uint32_t width;
631 uint32_t height;
632 uint32_t bpp;
633};
634
635struct mdp_histogram {
636 uint32_t frame_cnt;
637 uint32_t bin_cnt;
638 uint32_t *r;
639 uint32_t *g;
640 uint32_t *b;
641};
642
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530643#define MISR_CRC_BATCH_SIZE 32
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700644enum {
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530645 DISPLAY_MISR_EDP = 0,
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700646 DISPLAY_MISR_DSI0,
647 DISPLAY_MISR_DSI1,
648 DISPLAY_MISR_HDMI,
649 DISPLAY_MISR_LCDC,
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530650 DISPLAY_MISR_MDP,
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700651 DISPLAY_MISR_ATV,
652 DISPLAY_MISR_DSI_CMD,
653 DISPLAY_MISR_MAX
654};
655
656enum {
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530657 MISR_OP_NONE = 0,
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700658 MISR_OP_SFM,
659 MISR_OP_MFM,
660 MISR_OP_BM,
661 MISR_OP_MAX
662};
663
664struct mdp_misr {
665 uint32_t block_id;
666 uint32_t frame_count;
667 uint32_t crc_op_mode;
Mayank Chopra0a8c4762013-07-12 18:19:36 +0530668 uint32_t crc_value[MISR_CRC_BATCH_SIZE];
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700669};
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800670
671/*
672
Ken Zhang6a431632012-08-08 16:46:22 -0400673 mdp_block_type defines the identifiers for pipes in MDP 4.3 and up
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800674
675 MDP_BLOCK_RESERVED is provided for backward compatibility and is
676 deprecated. It corresponds to DMA_P. So MDP_BLOCK_DMA_P should be used
677 instead.
678
Ken Zhang6a431632012-08-08 16:46:22 -0400679 MDP_LOGICAL_BLOCK_DISP_0 identifies the display pipe which fb0 uses,
680 same for others.
681
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800682*/
683
684enum {
685 MDP_BLOCK_RESERVED = 0,
686 MDP_BLOCK_OVERLAY_0,
687 MDP_BLOCK_OVERLAY_1,
688 MDP_BLOCK_VG_1,
689 MDP_BLOCK_VG_2,
690 MDP_BLOCK_RGB_1,
691 MDP_BLOCK_RGB_2,
692 MDP_BLOCK_DMA_P,
693 MDP_BLOCK_DMA_S,
694 MDP_BLOCK_DMA_E,
Pravin Tamkhaneb18c9e22012-04-13 18:29:34 -0700695 MDP_BLOCK_OVERLAY_2,
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700696 MDP_LOGICAL_BLOCK_DISP_0 = 0x10,
Ken Zhang6a431632012-08-08 16:46:22 -0400697 MDP_LOGICAL_BLOCK_DISP_1,
698 MDP_LOGICAL_BLOCK_DISP_2,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800699 MDP_BLOCK_MAX,
700};
701
Carl Vanderlipba093a22011-11-22 13:59:59 -0800702/*
703 * mdp_histogram_start_req is used to provide the parameters for
704 * histogram start request
705 */
706
707struct mdp_histogram_start_req {
708 uint32_t block;
709 uint8_t frame_cnt;
710 uint8_t bit_mask;
Carl Vanderlip16316322012-10-08 16:47:34 -0700711 uint16_t num_bins;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800712};
713
714/*
715 * mdp_histogram_data is used to return the histogram data, once
716 * the histogram is done/stopped/cance
717 */
718
719struct mdp_histogram_data {
720 uint32_t block;
Ken Zhang0f523bd2012-08-23 11:14:03 -0400721 uint32_t bin_cnt;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800722 uint32_t *c0;
723 uint32_t *c1;
724 uint32_t *c2;
Carl Vanderlip7b8b6402012-03-01 10:58:03 -0800725 uint32_t *extra_info;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800726};
727
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800728struct mdp_pcc_coeff {
729 uint32_t c, r, g, b, rr, gg, bb, rg, gb, rb, rgb_0, rgb_1;
730};
731
732struct mdp_pcc_cfg_data {
733 uint32_t block;
734 uint32_t ops;
735 struct mdp_pcc_coeff r, g, b;
736};
737
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400738#define MDP_GAMUT_TABLE_NUM 8
739
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800740enum {
741 mdp_lut_igc,
742 mdp_lut_pgc,
743 mdp_lut_hist,
744 mdp_lut_max,
745};
746
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800747struct mdp_ar_gc_lut_data {
748 uint32_t x_start;
749 uint32_t slope;
750 uint32_t offset;
751};
752
753struct mdp_pgc_lut_data {
754 uint32_t block;
755 uint32_t flags;
756 uint8_t num_r_stages;
757 uint8_t num_g_stages;
758 uint8_t num_b_stages;
759 struct mdp_ar_gc_lut_data *r_data;
760 struct mdp_ar_gc_lut_data *g_data;
761 struct mdp_ar_gc_lut_data *b_data;
762};
763
764
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800765struct mdp_lut_cfg_data {
766 uint32_t lut_type;
767 union {
768 struct mdp_igc_lut_data igc_lut_data;
769 struct mdp_pgc_lut_data pgc_lut_data;
770 struct mdp_hist_lut_data hist_lut_data;
771 } data;
772};
773
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700774struct mdp_bl_scale_data {
775 uint32_t min_lvl;
776 uint32_t scale;
777};
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700778
Ken Zhang77ce0192012-08-10 11:27:19 -0400779struct mdp_pa_cfg_data {
780 uint32_t block;
Ping Li58229242012-11-30 14:05:43 -0500781 struct mdp_pa_cfg pa_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400782};
783
Benet Clark477baa02013-10-04 17:21:45 -0700784struct mdp_pa_v2_cfg_data {
785 uint32_t block;
786 struct mdp_pa_v2_data pa_v2_data;
787};
788
Ken Zhang7fb85772012-08-18 14:51:33 -0400789struct mdp_dither_cfg_data {
790 uint32_t block;
791 uint32_t flags;
792 uint32_t g_y_depth;
793 uint32_t r_cr_depth;
794 uint32_t b_cb_depth;
795};
796
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400797struct mdp_gamut_cfg_data {
798 uint32_t block;
799 uint32_t flags;
800 uint32_t gamut_first;
801 uint32_t tbl_size[MDP_GAMUT_TABLE_NUM];
802 uint16_t *r_tbl[MDP_GAMUT_TABLE_NUM];
803 uint16_t *g_tbl[MDP_GAMUT_TABLE_NUM];
804 uint16_t *b_tbl[MDP_GAMUT_TABLE_NUM];
805};
806
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700807struct mdp_calib_config_data {
808 uint32_t ops;
809 uint32_t addr;
810 uint32_t data;
811};
812
Arpita Banerjee676eea22013-06-04 19:43:24 -0700813struct mdp_calib_config_buffer {
814 uint32_t ops;
815 uint32_t size;
816 uint32_t *buffer;
817};
818
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700819struct mdp_calib_dcm_state {
820 uint32_t ops;
821 uint32_t dcm_state;
822};
823
824enum {
825 DCM_UNINIT,
826 DCM_UNBLANK,
827 DCM_ENTER,
828 DCM_EXIT,
829 DCM_BLANK,
Dhaval Patel39090532013-12-04 12:11:32 -0800830 DTM_ENTER,
831 DTM_EXIT,
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700832};
833
Carl Vanderlip45e042b2013-12-11 13:27:00 -0800834#define MDSS_PP_SPLIT_LEFT_ONLY 0x10000000
835#define MDSS_PP_SPLIT_RIGHT_ONLY 0x20000000
836#define MDSS_PP_SPLIT_MASK 0x30000000
837
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700838#define MDSS_MAX_BL_BRIGHTNESS 255
Benet Clarkc5982d52013-11-08 16:05:58 -0800839#define AD_BL_LIN_LEN 256
Ping Lid69888a2014-01-22 16:55:35 -0800840#define AD_BL_ATT_LUT_LEN 33
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700841
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700842#define MDSS_AD_MODE_AUTO_BL 0x0
843#define MDSS_AD_MODE_AUTO_STR 0x1
844#define MDSS_AD_MODE_TARG_STR 0x3
845#define MDSS_AD_MODE_MAN_STR 0x7
Carl Vanderlip819c5092013-05-19 12:08:33 -0700846#define MDSS_AD_MODE_CALIB 0xF
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700847
848#define MDP_PP_AD_INIT 0x10
849#define MDP_PP_AD_CFG 0x20
850
851struct mdss_ad_init {
852 uint32_t asym_lut[33];
853 uint32_t color_corr_lut[33];
854 uint8_t i_control[2];
855 uint16_t black_lvl;
856 uint16_t white_lvl;
857 uint8_t var;
858 uint8_t limit_ampl;
859 uint8_t i_dither;
860 uint8_t slope_max;
861 uint8_t slope_min;
862 uint8_t dither_ctl;
863 uint8_t format;
864 uint8_t auto_size;
865 uint16_t frame_w;
866 uint16_t frame_h;
867 uint8_t logo_v;
868 uint8_t logo_h;
Ping Lid69888a2014-01-22 16:55:35 -0800869 uint32_t alpha;
870 uint32_t alpha_base;
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700871 uint32_t bl_lin_len;
Ping Lid69888a2014-01-22 16:55:35 -0800872 uint32_t bl_att_len;
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700873 uint32_t *bl_lin;
874 uint32_t *bl_lin_inv;
Ping Lid69888a2014-01-22 16:55:35 -0800875 uint32_t *bl_att_lut;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700876};
877
Carl Vanderlip5e81ced2013-05-23 20:02:14 -0700878#define MDSS_AD_BL_CTRL_MODE_EN 1
879#define MDSS_AD_BL_CTRL_MODE_DIS 0
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700880struct mdss_ad_cfg {
881 uint32_t mode;
882 uint32_t al_calib_lut[33];
883 uint16_t backlight_min;
884 uint16_t backlight_max;
885 uint16_t backlight_scale;
886 uint16_t amb_light_min;
887 uint16_t filter[2];
888 uint16_t calib[4];
889 uint8_t strength_limit;
890 uint8_t t_filter_recursion;
Carl Vanderlip956360e2013-04-04 20:57:17 -0700891 uint16_t stab_itr;
Carl Vanderlip5e81ced2013-05-23 20:02:14 -0700892 uint32_t bl_ctrl_mode;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700893};
894
895/* ops uses standard MDP_PP_* flags */
896struct mdss_ad_init_cfg {
897 uint32_t ops;
898 union {
899 struct mdss_ad_init init;
900 struct mdss_ad_cfg cfg;
901 } params;
902};
903
904/* mode uses MDSS_AD_MODE_* flags */
905struct mdss_ad_input {
906 uint32_t mode;
907 union {
908 uint32_t amb_light;
909 uint32_t strength;
Carl Vanderlip819c5092013-05-19 12:08:33 -0700910 uint32_t calib_bl;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700911 } in;
Carl Vanderlip16e79532013-04-02 11:12:16 -0700912 uint32_t output;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700913};
914
Carl Vanderlipa088b7c2013-05-17 13:52:53 -0700915#define MDSS_CALIB_MODE_BL 0x1
Carl Vanderlip95a07e12013-05-17 13:51:38 -0700916struct mdss_calib_cfg {
917 uint32_t ops;
918 uint32_t calib_mask;
919};
920
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800921enum {
922 mdp_op_pcc_cfg,
923 mdp_op_csc_cfg,
924 mdp_op_lut_cfg,
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700925 mdp_op_qseed_cfg,
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700926 mdp_bl_scale_cfg,
Ken Zhang77ce0192012-08-10 11:27:19 -0400927 mdp_op_pa_cfg,
Benet Clark477baa02013-10-04 17:21:45 -0700928 mdp_op_pa_v2_cfg,
Ken Zhang7fb85772012-08-18 14:51:33 -0400929 mdp_op_dither_cfg,
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400930 mdp_op_gamut_cfg,
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700931 mdp_op_calib_cfg,
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700932 mdp_op_ad_cfg,
933 mdp_op_ad_input,
Carl Vanderlip95a07e12013-05-17 13:51:38 -0700934 mdp_op_calib_mode,
Arpita Banerjee676eea22013-06-04 19:43:24 -0700935 mdp_op_calib_buffer,
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700936 mdp_op_calib_dcm_state,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800937 mdp_op_max,
938};
939
Pawan Kumar9807ea12013-02-14 18:12:02 +0530940enum {
941 WB_FORMAT_NV12,
942 WB_FORMAT_RGB_565,
943 WB_FORMAT_RGB_888,
944 WB_FORMAT_xRGB_8888,
945 WB_FORMAT_ARGB_8888,
Pawan Kumaree811932013-07-09 15:45:01 +0530946 WB_FORMAT_BGRA_8888,
947 WB_FORMAT_BGRX_8888,
Pawan Kumar9807ea12013-02-14 18:12:02 +0530948 WB_FORMAT_ARGB_8888_INPUT_ALPHA /* Need to support */
949};
950
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800951struct msmfb_mdp_pp {
952 uint32_t op;
953 union {
954 struct mdp_pcc_cfg_data pcc_cfg_data;
955 struct mdp_csc_cfg_data csc_cfg_data;
956 struct mdp_lut_cfg_data lut_cfg_data;
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700957 struct mdp_qseed_cfg_data qseed_cfg_data;
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700958 struct mdp_bl_scale_data bl_scale_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400959 struct mdp_pa_cfg_data pa_cfg_data;
Benet Clark477baa02013-10-04 17:21:45 -0700960 struct mdp_pa_v2_cfg_data pa_v2_cfg_data;
Ken Zhang7fb85772012-08-18 14:51:33 -0400961 struct mdp_dither_cfg_data dither_cfg_data;
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400962 struct mdp_gamut_cfg_data gamut_cfg_data;
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700963 struct mdp_calib_config_data calib_cfg;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700964 struct mdss_ad_init_cfg ad_init_cfg;
Carl Vanderlip95a07e12013-05-17 13:51:38 -0700965 struct mdss_calib_cfg mdss_calib_cfg;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700966 struct mdss_ad_input ad_input;
Arpita Banerjee676eea22013-06-04 19:43:24 -0700967 struct mdp_calib_config_buffer calib_buffer;
Arpita Banerjeea8b7fbf2013-06-11 19:24:20 -0700968 struct mdp_calib_dcm_state calib_dcm;
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800969 } data;
970};
971
Manoj Raoa8e39d92013-02-16 08:47:21 -0800972#define FB_METADATA_VIDEO_INFO_CODE_SUPPORT 1
Ken Zhang5cf85c02012-08-23 19:32:52 -0700973enum {
974 metadata_op_none,
975 metadata_op_base_blend,
Ken Zhang420dd202013-01-08 14:28:20 -0500976 metadata_op_frame_rate,
Manoj Raoa8e39d92013-02-16 08:47:21 -0800977 metadata_op_vic,
Pawan Kumar9807ea12013-02-14 18:12:02 +0530978 metadata_op_wb_format,
Tatenda Chipeperekwa5dc8c482013-10-25 17:44:37 -0700979 metadata_op_wb_secure,
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800980 metadata_op_get_caps,
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -0700981 metadata_op_crc,
Ken Zhang5cf85c02012-08-23 19:32:52 -0700982 metadata_op_max
983};
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800984
Ken Zhang5cf85c02012-08-23 19:32:52 -0700985struct mdp_blend_cfg {
986 uint32_t is_premultiplied;
987};
988
Pawan Kumar9807ea12013-02-14 18:12:02 +0530989struct mdp_mixer_cfg {
990 uint32_t writeback_format;
991 uint32_t alpha;
992};
993
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800994struct mdss_hw_caps {
995 uint32_t mdp_rev;
996 uint8_t rgb_pipes;
997 uint8_t vig_pipes;
998 uint8_t dma_pipes;
Mayank Choprafc77ef12013-11-20 19:31:14 +0530999 uint8_t max_smp_cnt;
1000 uint8_t smp_per_pipe;
Sree Sesha Aravind Vadrevu10c4d772013-03-28 13:11:12 -07001001 uint32_t features;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -08001002};
1003
Ken Zhang5cf85c02012-08-23 19:32:52 -07001004struct msmfb_metadata {
1005 uint32_t op;
1006 uint32_t flags;
1007 union {
Sree Sesha Aravind Vadrevu7bacaaa2013-03-20 11:50:25 -07001008 struct mdp_misr misr_request;
Ken Zhang5cf85c02012-08-23 19:32:52 -07001009 struct mdp_blend_cfg blend_cfg;
Pawan Kumar9807ea12013-02-14 18:12:02 +05301010 struct mdp_mixer_cfg mixer_cfg;
Ken Zhang420dd202013-01-08 14:28:20 -05001011 uint32_t panel_frame_rate;
Manoj Raoa8e39d92013-02-16 08:47:21 -08001012 uint32_t video_info_code;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -08001013 struct mdss_hw_caps caps;
Tatenda Chipeperekwa5dc8c482013-10-25 17:44:37 -07001014 uint8_t secure_en;
Ken Zhang5cf85c02012-08-23 19:32:52 -07001015 } data;
1016};
Ken Zhang5295d802012-11-07 18:33:16 -05001017
Adrian Salido-Moreno1a74a492013-05-11 21:24:43 -07001018#define MDP_MAX_FENCE_FD 32
Ken Zhang5295d802012-11-07 18:33:16 -05001019#define MDP_BUF_SYNC_FLAG_WAIT 1
Adrian Salido-Moreno1017e942014-01-10 15:39:49 -08001020#define MDP_BUF_SYNC_FLAG_RETIRE_FENCE 0x10
Ken Zhang5295d802012-11-07 18:33:16 -05001021
1022struct mdp_buf_sync {
1023 uint32_t flags;
1024 uint32_t acq_fen_fd_cnt;
Jayant Shekharf3996992013-08-22 14:28:10 +05301025 uint32_t session_id;
Ken Zhang5295d802012-11-07 18:33:16 -05001026 int *acq_fen_fd;
1027 int *rel_fen_fd;
Adrian Salido-Moreno1017e942014-01-10 15:39:49 -08001028 int *retire_fen_fd;
Ken Zhang5295d802012-11-07 18:33:16 -05001029};
1030
Terence Hampson3e636aa2013-05-08 19:01:51 -04001031struct mdp_async_blit_req_list {
1032 struct mdp_buf_sync sync;
1033 uint32_t count;
1034 struct mdp_blit_req req[];
1035};
1036
Ken Zhang4e83b932012-12-02 21:15:47 -05001037#define MDP_DISPLAY_COMMIT_OVERLAY 1
1038
1039struct mdp_display_commit {
1040 uint32_t flags;
1041 uint32_t wait_for_finish;
1042 struct fb_var_screeninfo var;
Jeykumar Sankaranb826f332013-09-07 00:58:43 -07001043 struct mdp_rect roi;
Ken Zhang4e83b932012-12-02 21:15:47 -05001044};
1045
Adrian Salido-Moreno6b155092014-01-07 17:29:20 -08001046/**
1047* struct mdp_overlay_list - argument for ioctl MSMFB_OVERLAY_PREPARE
1048* @num_overlays: Number of overlay layers as part of the frame.
1049* @overlay_list: Pointer to a list of overlay structures identifying
1050* the layers as part of the frame
1051* @flags: Flags can be used to extend behavior.
1052* @processed_overlays: Output parameter indicating how many pipes were
1053* successful. If there are no errors this number should
1054* match num_overlays. Otherwise it will indicate the last
1055* successful index for overlay that couldn't be set.
1056*/
1057struct mdp_overlay_list {
1058 uint32_t num_overlays;
1059 struct mdp_overlay **overlay_list;
1060 uint32_t flags;
1061 uint32_t processed_overlays;
1062};
1063
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001064struct mdp_page_protection {
1065 uint32_t page_protection;
1066};
1067
kuogee hsieh405dc302011-07-21 15:06:59 -07001068
1069struct mdp_mixer_info {
1070 int pndx;
1071 int pnum;
1072 int ptype;
1073 int mixer_num;
1074 int z_order;
1075};
1076
1077#define MAX_PIPE_PER_MIXER 4
1078
1079struct msmfb_mixer_info_req {
1080 int mixer_num;
1081 int cnt;
1082 struct mdp_mixer_info info[MAX_PIPE_PER_MIXER];
1083};
1084
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -07001085enum {
1086 DISPLAY_SUBSYSTEM_ID,
1087 ROTATOR_SUBSYSTEM_ID,
1088};
kuogee hsieh405dc302011-07-21 15:06:59 -07001089
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -08001090enum {
1091 MDP_IOMMU_DOMAIN_CP,
1092 MDP_IOMMU_DOMAIN_NS,
1093};
1094
Deva Ramasubramanian166b0982013-01-25 20:11:41 -08001095enum {
1096 MDP_WRITEBACK_MIRROR_OFF,
1097 MDP_WRITEBACK_MIRROR_ON,
1098 MDP_WRITEBACK_MIRROR_PAUSE,
1099 MDP_WRITEBACK_MIRROR_RESUME,
1100};
1101
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001102#ifdef __KERNEL__
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -08001103int msm_fb_get_iommu_domain(struct fb_info *info, int domain);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001104/* get the framebuffer physical address information */
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -07001105int get_fb_phys_info(unsigned long *start, unsigned long *len, int fb_num,
1106 int subsys_id);
Vinay Kalia27020d12011-10-14 17:50:29 -07001107struct fb_info *msm_fb_get_writeback_fb(void);
1108int msm_fb_writeback_init(struct fb_info *info);
Vinay Kaliae1ba2702011-12-21 16:24:52 -08001109int msm_fb_writeback_start(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -07001110int msm_fb_writeback_queue_buffer(struct fb_info *info,
1111 struct msmfb_data *data);
1112int msm_fb_writeback_dequeue_buffer(struct fb_info *info,
1113 struct msmfb_data *data);
Vinay Kaliae1ba2702011-12-21 16:24:52 -08001114int msm_fb_writeback_stop(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -07001115int msm_fb_writeback_terminate(struct fb_info *info);
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -08001116int msm_fb_writeback_set_secure(struct fb_info *info, int enable);
Pawan Kumarce25d142014-01-29 16:47:35 +05301117int msm_fb_writeback_iommu_ref(struct fb_info *info, int enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001118#endif
1119
1120#endif /*_MSM_MDP_H_*/