blob: f7bd2532269c0d8fce44a1a1d0ef7aa174d78e61 [file] [log] [blame]
Sujithf1dc5602008-10-29 10:16:30 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujithf1dc5602008-10-29 10:16:30 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070017#include "hw.h"
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -040018#include "hw-ops.h"
Paul Gortmakeree40fa02011-05-27 16:14:23 -040019#include <linux/export.h>
Sujithf1dc5602008-10-29 10:16:30 +053020
Sujithcbe61d82009-02-09 13:27:12 +053021static void ath9k_hw_set_txq_interrupts(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +053022 struct ath9k_tx_queue_info *qi)
23{
Joe Perchesd2182b62011-12-15 14:55:53 -080024 ath_dbg(ath9k_hw_common(ah), INTERRUPT,
Joe Perches226afe62010-12-02 19:12:37 -080025 "tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
26 ah->txok_interrupt_mask, ah->txerr_interrupt_mask,
27 ah->txdesc_interrupt_mask, ah->txeol_interrupt_mask,
28 ah->txurn_interrupt_mask);
Sujithf1dc5602008-10-29 10:16:30 +053029
Sujith7d0d0df2010-04-16 11:53:57 +053030 ENABLE_REGWRITE_BUFFER(ah);
31
Sujithf1dc5602008-10-29 10:16:30 +053032 REG_WRITE(ah, AR_IMR_S0,
Sujith2660b812009-02-09 13:27:26 +053033 SM(ah->txok_interrupt_mask, AR_IMR_S0_QCU_TXOK)
34 | SM(ah->txdesc_interrupt_mask, AR_IMR_S0_QCU_TXDESC));
Sujithf1dc5602008-10-29 10:16:30 +053035 REG_WRITE(ah, AR_IMR_S1,
Sujith2660b812009-02-09 13:27:26 +053036 SM(ah->txerr_interrupt_mask, AR_IMR_S1_QCU_TXERR)
37 | SM(ah->txeol_interrupt_mask, AR_IMR_S1_QCU_TXEOL));
Pavel Roskin74bad5c2010-02-23 18:15:27 -050038
39 ah->imrs2_reg &= ~AR_IMR_S2_QCU_TXURN;
40 ah->imrs2_reg |= (ah->txurn_interrupt_mask & AR_IMR_S2_QCU_TXURN);
41 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujith7d0d0df2010-04-16 11:53:57 +053042
43 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +053044}
45
Sujithcbe61d82009-02-09 13:27:12 +053046u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053047{
48 return REG_READ(ah, AR_QTXDP(q));
49}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040050EXPORT_SYMBOL(ath9k_hw_gettxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053051
Sujith54e4cec2009-08-07 09:45:09 +053052void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp)
Sujithf1dc5602008-10-29 10:16:30 +053053{
54 REG_WRITE(ah, AR_QTXDP(q), txdp);
Sujithf1dc5602008-10-29 10:16:30 +053055}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040056EXPORT_SYMBOL(ath9k_hw_puttxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053057
Sujith54e4cec2009-08-07 09:45:09 +053058void ath9k_hw_txstart(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053059{
Joe Perchesd2182b62011-12-15 14:55:53 -080060 ath_dbg(ath9k_hw_common(ah), QUEUE, "Enable TXE on queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +053061 REG_WRITE(ah, AR_Q_TXE, 1 << q);
Sujithf1dc5602008-10-29 10:16:30 +053062}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040063EXPORT_SYMBOL(ath9k_hw_txstart);
Sujithf1dc5602008-10-29 10:16:30 +053064
Sujithcbe61d82009-02-09 13:27:12 +053065u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053066{
67 u32 npend;
68
69 npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
70 if (npend == 0) {
71
72 if (REG_READ(ah, AR_Q_TXE) & (1 << q))
73 npend = 1;
74 }
75
76 return npend;
77}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040078EXPORT_SYMBOL(ath9k_hw_numtxpending);
Sujithf1dc5602008-10-29 10:16:30 +053079
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -050080/**
81 * ath9k_hw_updatetxtriglevel - adjusts the frame trigger level
82 *
83 * @ah: atheros hardware struct
84 * @bIncTrigLevel: whether or not the frame trigger level should be updated
85 *
86 * The frame trigger level specifies the minimum number of bytes,
87 * in units of 64 bytes, that must be DMA'ed into the PCU TX FIFO
88 * before the PCU will initiate sending the frame on the air. This can
89 * mean we initiate transmit before a full frame is on the PCU TX FIFO.
90 * Resets to 0x1 (meaning 64 bytes or a full frame, whichever occurs
91 * first)
92 *
93 * Caution must be taken to ensure to set the frame trigger level based
94 * on the DMA request size. For example if the DMA request size is set to
95 * 128 bytes the trigger level cannot exceed 6 * 64 = 384. This is because
96 * there need to be enough space in the tx FIFO for the requested transfer
97 * size. Hence the tx FIFO will stop with 512 - 128 = 384 bytes. If we set
98 * the threshold to a value beyond 6, then the transmit will hang.
99 *
100 * Current dual stream devices have a PCU TX FIFO size of 8 KB.
101 * Current single stream devices have a PCU TX FIFO size of 4 KB, however,
102 * there is a hardware issue which forces us to use 2 KB instead so the
103 * frame trigger level must not exceed 2 KB for these chipsets.
104 */
Sujithcbe61d82009-02-09 13:27:12 +0530105bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Sujithf1dc5602008-10-29 10:16:30 +0530107 u32 txcfg, curLevel, newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530108
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500109 if (ah->tx_trig_level >= ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530110 return false;
111
Felix Fietkau4df30712010-11-08 20:54:47 +0100112 ath9k_hw_disable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530113
114 txcfg = REG_READ(ah, AR_TXCFG);
115 curLevel = MS(txcfg, AR_FTRIG);
116 newLevel = curLevel;
117 if (bIncTrigLevel) {
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500118 if (curLevel < ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530119 newLevel++;
120 } else if (curLevel > MIN_TX_FIFO_THRESHOLD)
121 newLevel--;
122 if (newLevel != curLevel)
123 REG_WRITE(ah, AR_TXCFG,
124 (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));
125
Felix Fietkau4df30712010-11-08 20:54:47 +0100126 ath9k_hw_enable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530127
Sujith2660b812009-02-09 13:27:26 +0530128 ah->tx_trig_level = newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530129
130 return newLevel != curLevel;
131}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400132EXPORT_SYMBOL(ath9k_hw_updatetxtriglevel);
Sujithf1dc5602008-10-29 10:16:30 +0530133
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100134void ath9k_hw_abort_tx_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530135{
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100136 int i, q;
137
138 REG_WRITE(ah, AR_Q_TXD, AR_Q_TXD_M);
139
140 REG_SET_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
141 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
142 REG_SET_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
143
144 for (q = 0; q < AR_NUM_QCU; q++) {
145 for (i = 0; i < 1000; i++) {
146 if (i)
147 udelay(5);
148
149 if (!ath9k_hw_numtxpending(ah, q))
150 break;
151 }
152 }
153
154 REG_CLR_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
155 REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
156 REG_CLR_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
157
158 REG_WRITE(ah, AR_Q_TXD, 0);
159}
160EXPORT_SYMBOL(ath9k_hw_abort_tx_dma);
161
Felix Fietkauefff3952011-03-11 21:38:20 +0100162bool ath9k_hw_stop_dma_queue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkauefff3952011-03-11 21:38:20 +0100164#define ATH9K_TX_STOP_DMA_TIMEOUT 1000 /* usec */
Sujith94ff91d2009-01-27 15:06:38 +0530165#define ATH9K_TIME_QUANTUM 100 /* usec */
Felix Fietkauefff3952011-03-11 21:38:20 +0100166 int wait_time = ATH9K_TX_STOP_DMA_TIMEOUT / ATH9K_TIME_QUANTUM;
167 int wait;
Sujithf1dc5602008-10-29 10:16:30 +0530168
169 REG_WRITE(ah, AR_Q_TXD, 1 << q);
170
Sujith94ff91d2009-01-27 15:06:38 +0530171 for (wait = wait_time; wait != 0; wait--) {
Felix Fietkauefff3952011-03-11 21:38:20 +0100172 if (wait != wait_time)
173 udelay(ATH9K_TIME_QUANTUM);
174
Sujithf1dc5602008-10-29 10:16:30 +0530175 if (ath9k_hw_numtxpending(ah, q) == 0)
176 break;
Sujithf1dc5602008-10-29 10:16:30 +0530177 }
178
179 REG_WRITE(ah, AR_Q_TXD, 0);
Felix Fietkauefff3952011-03-11 21:38:20 +0100180
Sujithf1dc5602008-10-29 10:16:30 +0530181 return wait != 0;
Sujith94ff91d2009-01-27 15:06:38 +0530182
183#undef ATH9K_TX_STOP_DMA_TIMEOUT
184#undef ATH9K_TIME_QUANTUM
Sujithf1dc5602008-10-29 10:16:30 +0530185}
Felix Fietkauefff3952011-03-11 21:38:20 +0100186EXPORT_SYMBOL(ath9k_hw_stop_dma_queue);
Sujithf1dc5602008-10-29 10:16:30 +0530187
Sujithcbe61d82009-02-09 13:27:12 +0530188bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530189 const struct ath9k_tx_queue_info *qinfo)
190{
191 u32 cw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700192 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530193 struct ath9k_tx_queue_info *qi;
194
Sujith2660b812009-02-09 13:27:26 +0530195 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530196 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800197 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -0800198 "Set TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530199 return false;
200 }
201
Joe Perchesd2182b62011-12-15 14:55:53 -0800202 ath_dbg(common, QUEUE, "Set queue properties for: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530203
204 qi->tqi_ver = qinfo->tqi_ver;
205 qi->tqi_subtype = qinfo->tqi_subtype;
206 qi->tqi_qflags = qinfo->tqi_qflags;
207 qi->tqi_priority = qinfo->tqi_priority;
208 if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
209 qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
210 else
211 qi->tqi_aifs = INIT_AIFS;
212 if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
213 cw = min(qinfo->tqi_cwmin, 1024U);
214 qi->tqi_cwmin = 1;
215 while (qi->tqi_cwmin < cw)
216 qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
217 } else
218 qi->tqi_cwmin = qinfo->tqi_cwmin;
219 if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
220 cw = min(qinfo->tqi_cwmax, 1024U);
221 qi->tqi_cwmax = 1;
222 while (qi->tqi_cwmax < cw)
223 qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
224 } else
225 qi->tqi_cwmax = INIT_CWMAX;
226
227 if (qinfo->tqi_shretry != 0)
228 qi->tqi_shretry = min((u32) qinfo->tqi_shretry, 15U);
229 else
230 qi->tqi_shretry = INIT_SH_RETRY;
231 if (qinfo->tqi_lgretry != 0)
232 qi->tqi_lgretry = min((u32) qinfo->tqi_lgretry, 15U);
233 else
234 qi->tqi_lgretry = INIT_LG_RETRY;
235 qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
236 qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
237 qi->tqi_burstTime = qinfo->tqi_burstTime;
238 qi->tqi_readyTime = qinfo->tqi_readyTime;
239
240 switch (qinfo->tqi_subtype) {
241 case ATH9K_WME_UPSD:
242 if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
243 qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
244 break;
245 default:
246 break;
247 }
248
249 return true;
250}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400251EXPORT_SYMBOL(ath9k_hw_set_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530252
Sujithcbe61d82009-02-09 13:27:12 +0530253bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530254 struct ath9k_tx_queue_info *qinfo)
255{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700256 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530257 struct ath9k_tx_queue_info *qi;
258
Sujith2660b812009-02-09 13:27:26 +0530259 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530260 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800261 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -0800262 "Get TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530263 return false;
264 }
265
266 qinfo->tqi_qflags = qi->tqi_qflags;
267 qinfo->tqi_ver = qi->tqi_ver;
268 qinfo->tqi_subtype = qi->tqi_subtype;
269 qinfo->tqi_qflags = qi->tqi_qflags;
270 qinfo->tqi_priority = qi->tqi_priority;
271 qinfo->tqi_aifs = qi->tqi_aifs;
272 qinfo->tqi_cwmin = qi->tqi_cwmin;
273 qinfo->tqi_cwmax = qi->tqi_cwmax;
274 qinfo->tqi_shretry = qi->tqi_shretry;
275 qinfo->tqi_lgretry = qi->tqi_lgretry;
276 qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
277 qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
278 qinfo->tqi_burstTime = qi->tqi_burstTime;
279 qinfo->tqi_readyTime = qi->tqi_readyTime;
280
281 return true;
282}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400283EXPORT_SYMBOL(ath9k_hw_get_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530284
Sujithcbe61d82009-02-09 13:27:12 +0530285int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
Sujithf1dc5602008-10-29 10:16:30 +0530286 const struct ath9k_tx_queue_info *qinfo)
287{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700288 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530289 struct ath9k_tx_queue_info *qi;
Sujithf1dc5602008-10-29 10:16:30 +0530290 int q;
291
292 switch (type) {
293 case ATH9K_TX_QUEUE_BEACON:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100294 q = ATH9K_NUM_TX_QUEUES - 1;
Sujithf1dc5602008-10-29 10:16:30 +0530295 break;
296 case ATH9K_TX_QUEUE_CAB:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100297 q = ATH9K_NUM_TX_QUEUES - 2;
Sujithf1dc5602008-10-29 10:16:30 +0530298 break;
299 case ATH9K_TX_QUEUE_PSPOLL:
300 q = 1;
301 break;
302 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100303 q = ATH9K_NUM_TX_QUEUES - 3;
Sujithf1dc5602008-10-29 10:16:30 +0530304 break;
305 case ATH9K_TX_QUEUE_DATA:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100306 for (q = 0; q < ATH9K_NUM_TX_QUEUES; q++)
Sujith2660b812009-02-09 13:27:26 +0530307 if (ah->txq[q].tqi_type ==
Sujithf1dc5602008-10-29 10:16:30 +0530308 ATH9K_TX_QUEUE_INACTIVE)
309 break;
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100310 if (q == ATH9K_NUM_TX_QUEUES) {
Joe Perches38002762010-12-02 19:12:36 -0800311 ath_err(common, "No available TX queue\n");
Sujithf1dc5602008-10-29 10:16:30 +0530312 return -1;
313 }
314 break;
315 default:
Joe Perches38002762010-12-02 19:12:36 -0800316 ath_err(common, "Invalid TX queue type: %u\n", type);
Sujithf1dc5602008-10-29 10:16:30 +0530317 return -1;
318 }
319
Joe Perchesd2182b62011-12-15 14:55:53 -0800320 ath_dbg(common, QUEUE, "Setup TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530321
Sujith2660b812009-02-09 13:27:26 +0530322 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530323 if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches38002762010-12-02 19:12:36 -0800324 ath_err(common, "TX queue: %u already active\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530325 return -1;
326 }
327 memset(qi, 0, sizeof(struct ath9k_tx_queue_info));
328 qi->tqi_type = type;
Rajkumar Manoharan479c6892011-08-13 10:28:12 +0530329 qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
330 (void) ath9k_hw_set_txq_props(ah, q, qinfo);
Sujithf1dc5602008-10-29 10:16:30 +0530331
332 return q;
333}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400334EXPORT_SYMBOL(ath9k_hw_setuptxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530335
Felix Fietkau7e030722012-03-14 16:40:21 +0100336static void ath9k_hw_clear_queue_interrupts(struct ath_hw *ah, u32 q)
337{
338 ah->txok_interrupt_mask &= ~(1 << q);
339 ah->txerr_interrupt_mask &= ~(1 << q);
340 ah->txdesc_interrupt_mask &= ~(1 << q);
341 ah->txeol_interrupt_mask &= ~(1 << q);
342 ah->txurn_interrupt_mask &= ~(1 << q);
343}
344
Sujithcbe61d82009-02-09 13:27:12 +0530345bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530346{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700347 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530348 struct ath9k_tx_queue_info *qi;
349
Sujith2660b812009-02-09 13:27:26 +0530350 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530351 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800352 ath_dbg(common, QUEUE, "Release TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530353 return false;
354 }
355
Joe Perchesd2182b62011-12-15 14:55:53 -0800356 ath_dbg(common, QUEUE, "Release TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530357
358 qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
Felix Fietkau7e030722012-03-14 16:40:21 +0100359 ath9k_hw_clear_queue_interrupts(ah, q);
Sujithf1dc5602008-10-29 10:16:30 +0530360 ath9k_hw_set_txq_interrupts(ah, qi);
361
362 return true;
363}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400364EXPORT_SYMBOL(ath9k_hw_releasetxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530365
Sujithcbe61d82009-02-09 13:27:12 +0530366bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530367{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700368 struct ath_common *common = ath9k_hw_common(ah);
Sujith2660b812009-02-09 13:27:26 +0530369 struct ath9k_channel *chan = ah->curchan;
Sujithf1dc5602008-10-29 10:16:30 +0530370 struct ath9k_tx_queue_info *qi;
371 u32 cwMin, chanCwMin, value;
372
Sujith2660b812009-02-09 13:27:26 +0530373 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530374 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800375 ath_dbg(common, QUEUE, "Reset TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530376 return true;
377 }
378
Joe Perchesd2182b62011-12-15 14:55:53 -0800379 ath_dbg(common, QUEUE, "Reset TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530380
381 if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
382 if (chan && IS_CHAN_B(chan))
383 chanCwMin = INIT_CWMIN_11B;
384 else
385 chanCwMin = INIT_CWMIN;
386
387 for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1);
388 } else
389 cwMin = qi->tqi_cwmin;
390
Sujith7d0d0df2010-04-16 11:53:57 +0530391 ENABLE_REGWRITE_BUFFER(ah);
392
Sujithf1dc5602008-10-29 10:16:30 +0530393 REG_WRITE(ah, AR_DLCL_IFS(q),
394 SM(cwMin, AR_D_LCL_IFS_CWMIN) |
395 SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
396 SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
397
398 REG_WRITE(ah, AR_DRETRY_LIMIT(q),
399 SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
400 SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
401 SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));
402
403 REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
Rajkumar Manoharan94333f52011-05-09 19:11:27 +0530404
405 if (AR_SREV_9340(ah))
406 REG_WRITE(ah, AR_DMISC(q),
407 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x1);
408 else
409 REG_WRITE(ah, AR_DMISC(q),
410 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);
Sujithf1dc5602008-10-29 10:16:30 +0530411
412 if (qi->tqi_cbrPeriod) {
413 REG_WRITE(ah, AR_QCBRCFG(q),
414 SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
415 SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100416 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_FSP_CBR |
417 (qi->tqi_cbrOverflowLimit ?
418 AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
Sujithf1dc5602008-10-29 10:16:30 +0530419 }
420 if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
421 REG_WRITE(ah, AR_QRDYTIMECFG(q),
422 SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
423 AR_Q_RDYTIMECFG_EN);
424 }
425
426 REG_WRITE(ah, AR_DCHNTIME(q),
427 SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
428 (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));
429
430 if (qi->tqi_burstTime
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100431 && (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE))
432 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_RDYTIME_EXP_POLICY);
Sujithf1dc5602008-10-29 10:16:30 +0530433
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100434 if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE)
435 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530436
437 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530438
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100439 if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE)
440 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_FRAG_BKOFF_EN);
441
Sujithf1dc5602008-10-29 10:16:30 +0530442 switch (qi->tqi_type) {
443 case ATH9K_TX_QUEUE_BEACON:
Sujith7d0d0df2010-04-16 11:53:57 +0530444 ENABLE_REGWRITE_BUFFER(ah);
445
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100446 REG_SET_BIT(ah, AR_QMISC(q),
447 AR_Q_MISC_FSP_DBA_GATED
448 | AR_Q_MISC_BEACON_USE
449 | AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530450
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100451 REG_SET_BIT(ah, AR_DMISC(q),
452 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530453 AR_D_MISC_ARB_LOCKOUT_CNTRL_S)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100454 | AR_D_MISC_BEACON_USE
455 | AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530456
457 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530458
Luis R. Rodriguez9a2af882010-06-14 20:17:36 -0400459 /*
460 * cwmin and cwmax should be 0 for beacon queue
461 * but not for IBSS as we would create an imbalance
462 * on beaconing fairness for participating nodes.
463 */
464 if (AR_SREV_9300_20_OR_LATER(ah) &&
465 ah->opmode != NL80211_IFTYPE_ADHOC) {
Luis R. Rodriguez3deb4da2010-04-15 17:39:32 -0400466 REG_WRITE(ah, AR_DLCL_IFS(q), SM(0, AR_D_LCL_IFS_CWMIN)
467 | SM(0, AR_D_LCL_IFS_CWMAX)
468 | SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
469 }
Sujithf1dc5602008-10-29 10:16:30 +0530470 break;
471 case ATH9K_TX_QUEUE_CAB:
Sujith7d0d0df2010-04-16 11:53:57 +0530472 ENABLE_REGWRITE_BUFFER(ah);
473
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100474 REG_SET_BIT(ah, AR_QMISC(q),
475 AR_Q_MISC_FSP_DBA_GATED
476 | AR_Q_MISC_CBR_INCR_DIS1
477 | AR_Q_MISC_CBR_INCR_DIS0);
Sujithf1dc5602008-10-29 10:16:30 +0530478 value = (qi->tqi_readyTime -
Sujith2660b812009-02-09 13:27:26 +0530479 (ah->config.sw_beacon_response_time -
480 ah->config.dma_beacon_response_time) -
481 ah->config.additional_swba_backoff) * 1024;
Sujithf1dc5602008-10-29 10:16:30 +0530482 REG_WRITE(ah, AR_QRDYTIMECFG(q),
483 value | AR_Q_RDYTIMECFG_EN);
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100484 REG_SET_BIT(ah, AR_DMISC(q),
485 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530486 AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
Sujith7d0d0df2010-04-16 11:53:57 +0530487
488 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530489
Sujithf1dc5602008-10-29 10:16:30 +0530490 break;
491 case ATH9K_TX_QUEUE_PSPOLL:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100492 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530493 break;
494 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100495 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530496 break;
497 default:
498 break;
499 }
500
501 if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100502 REG_SET_BIT(ah, AR_DMISC(q),
503 SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
504 AR_D_MISC_ARB_LOCKOUT_CNTRL) |
505 AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530506 }
507
Luis R. Rodriguez79de2372010-04-15 17:39:31 -0400508 if (AR_SREV_9300_20_OR_LATER(ah))
509 REG_WRITE(ah, AR_Q_DESC_CRCCHK, AR_Q_DESC_CRCCHK_EN);
510
Felix Fietkau7e030722012-03-14 16:40:21 +0100511 ath9k_hw_clear_queue_interrupts(ah, q);
Felix Fietkauce8fdf62012-03-14 16:40:22 +0100512 if (qi->tqi_qflags & TXQ_FLAG_TXINT_ENABLE) {
Sujith2660b812009-02-09 13:27:26 +0530513 ah->txok_interrupt_mask |= 1 << q;
Sujith2660b812009-02-09 13:27:26 +0530514 ah->txerr_interrupt_mask |= 1 << q;
Felix Fietkauce8fdf62012-03-14 16:40:22 +0100515 }
Sujithf1dc5602008-10-29 10:16:30 +0530516 if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530517 ah->txdesc_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530518 if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530519 ah->txeol_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530520 if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530521 ah->txurn_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530522 ath9k_hw_set_txq_interrupts(ah, qi);
523
524 return true;
525}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400526EXPORT_SYMBOL(ath9k_hw_resettxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530527
Sujithcbe61d82009-02-09 13:27:12 +0530528int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
Rajkumar Manoharan3de21112011-08-13 10:28:11 +0530529 struct ath_rx_status *rs)
Sujithf1dc5602008-10-29 10:16:30 +0530530{
531 struct ar5416_desc ads;
532 struct ar5416_desc *adsp = AR5416DESC(ds);
533 u32 phyerr;
534
535 if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
536 return -EINPROGRESS;
537
538 ads.u.rx = adsp->u.rx;
539
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700540 rs->rs_status = 0;
541 rs->rs_flags = 0;
Sujithf1dc5602008-10-29 10:16:30 +0530542
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700543 rs->rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
544 rs->rs_tstamp = ads.AR_RcvTimestamp;
Sujithf1dc5602008-10-29 10:16:30 +0530545
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400546 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700547 rs->rs_rssi = ATH9K_RSSI_BAD;
548 rs->rs_rssi_ctl0 = ATH9K_RSSI_BAD;
549 rs->rs_rssi_ctl1 = ATH9K_RSSI_BAD;
550 rs->rs_rssi_ctl2 = ATH9K_RSSI_BAD;
551 rs->rs_rssi_ext0 = ATH9K_RSSI_BAD;
552 rs->rs_rssi_ext1 = ATH9K_RSSI_BAD;
553 rs->rs_rssi_ext2 = ATH9K_RSSI_BAD;
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400554 } else {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700555 rs->rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
556 rs->rs_rssi_ctl0 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400557 AR_RxRSSIAnt00);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700558 rs->rs_rssi_ctl1 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400559 AR_RxRSSIAnt01);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700560 rs->rs_rssi_ctl2 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400561 AR_RxRSSIAnt02);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700562 rs->rs_rssi_ext0 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400563 AR_RxRSSIAnt10);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700564 rs->rs_rssi_ext1 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400565 AR_RxRSSIAnt11);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700566 rs->rs_rssi_ext2 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400567 AR_RxRSSIAnt12);
568 }
Sujithf1dc5602008-10-29 10:16:30 +0530569 if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700570 rs->rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
Sujithf1dc5602008-10-29 10:16:30 +0530571 else
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700572 rs->rs_keyix = ATH9K_RXKEYIX_INVALID;
Sujithf1dc5602008-10-29 10:16:30 +0530573
Felix Fietkau1b8714f2011-09-15 14:25:35 +0200574 rs->rs_rate = MS(ads.ds_rxstatus0, AR_RxRate);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700575 rs->rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
Sujithf1dc5602008-10-29 10:16:30 +0530576
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700577 rs->rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
578 rs->rs_moreaggr =
Sujithf1dc5602008-10-29 10:16:30 +0530579 (ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700580 rs->rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
581 rs->rs_flags =
Sujithf1dc5602008-10-29 10:16:30 +0530582 (ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700583 rs->rs_flags |=
Sujithf1dc5602008-10-29 10:16:30 +0530584 (ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;
585
586 if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700587 rs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
Sujithf1dc5602008-10-29 10:16:30 +0530588 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700589 rs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
Sujithf1dc5602008-10-29 10:16:30 +0530590 if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700591 rs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
Sujithf1dc5602008-10-29 10:16:30 +0530592
593 if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
Felix Fietkau115dad72011-01-14 00:06:27 +0100594 /*
595 * Treat these errors as mutually exclusive to avoid spurious
596 * extra error reports from the hardware. If a CRC error is
597 * reported, then decryption and MIC errors are irrelevant,
598 * the frame is going to be dropped either way
599 */
Sujithf1dc5602008-10-29 10:16:30 +0530600 if (ads.ds_rxstatus8 & AR_CRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700601 rs->rs_status |= ATH9K_RXERR_CRC;
Felix Fietkau115dad72011-01-14 00:06:27 +0100602 else if (ads.ds_rxstatus8 & AR_PHYErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700603 rs->rs_status |= ATH9K_RXERR_PHY;
Sujithf1dc5602008-10-29 10:16:30 +0530604 phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700605 rs->rs_phyerr = phyerr;
Felix Fietkau115dad72011-01-14 00:06:27 +0100606 } else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700607 rs->rs_status |= ATH9K_RXERR_DECRYPT;
Felix Fietkau115dad72011-01-14 00:06:27 +0100608 else if (ads.ds_rxstatus8 & AR_MichaelErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700609 rs->rs_status |= ATH9K_RXERR_MIC;
Sujithf1dc5602008-10-29 10:16:30 +0530610 }
611
Felix Fietkau7a532fe2012-01-14 15:08:34 +0100612 if (ads.ds_rxstatus8 & AR_KeyMiss)
613 rs->rs_status |= ATH9K_RXERR_KEYMISS;
614
Sujithf1dc5602008-10-29 10:16:30 +0530615 return 0;
616}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400617EXPORT_SYMBOL(ath9k_hw_rxprocdesc);
Sujithf1dc5602008-10-29 10:16:30 +0530618
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -0500619/*
620 * This can stop or re-enables RX.
621 *
622 * If bool is set this will kill any frame which is currently being
623 * transferred between the MAC and baseband and also prevent any new
624 * frames from getting started.
625 */
Sujithcbe61d82009-02-09 13:27:12 +0530626bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set)
Sujithf1dc5602008-10-29 10:16:30 +0530627{
628 u32 reg;
629
630 if (set) {
631 REG_SET_BIT(ah, AR_DIAG_SW,
632 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
633
Sujith0caa7b12009-02-16 13:23:20 +0530634 if (!ath9k_hw_wait(ah, AR_OBS_BUS_1, AR_OBS_BUS_1_RX_STATE,
635 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +0530636 REG_CLR_BIT(ah, AR_DIAG_SW,
637 (AR_DIAG_RX_DIS |
638 AR_DIAG_RX_ABORT));
639
640 reg = REG_READ(ah, AR_OBS_BUS_1);
Joe Perches38002762010-12-02 19:12:36 -0800641 ath_err(ath9k_hw_common(ah),
642 "RX failed to go idle in 10 ms RXSM=0x%x\n",
643 reg);
Sujithf1dc5602008-10-29 10:16:30 +0530644
645 return false;
646 }
647 } else {
648 REG_CLR_BIT(ah, AR_DIAG_SW,
649 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
650 }
651
652 return true;
653}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400654EXPORT_SYMBOL(ath9k_hw_setrxabort);
Sujithf1dc5602008-10-29 10:16:30 +0530655
Sujithcbe61d82009-02-09 13:27:12 +0530656void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp)
Sujithf1dc5602008-10-29 10:16:30 +0530657{
658 REG_WRITE(ah, AR_RXDP, rxdp);
659}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400660EXPORT_SYMBOL(ath9k_hw_putrxbuf);
Sujithf1dc5602008-10-29 10:16:30 +0530661
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400662void ath9k_hw_startpcureceive(struct ath_hw *ah, bool is_scanning)
Sujithf1dc5602008-10-29 10:16:30 +0530663{
Sujithf1dc5602008-10-29 10:16:30 +0530664 ath9k_enable_mib_counters(ah);
665
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400666 ath9k_ani_reset(ah, is_scanning);
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530667
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +0530668 REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
Sujithf1dc5602008-10-29 10:16:30 +0530669}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400670EXPORT_SYMBOL(ath9k_hw_startpcureceive);
Sujithf1dc5602008-10-29 10:16:30 +0530671
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -0400672void ath9k_hw_abortpcurecv(struct ath_hw *ah)
673{
674 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_ABORT | AR_DIAG_RX_DIS);
675
676 ath9k_hw_disable_mib_counters(ah);
677}
678EXPORT_SYMBOL(ath9k_hw_abortpcurecv);
679
Felix Fietkau5882da02011-04-08 20:13:18 +0200680bool ath9k_hw_stopdmarecv(struct ath_hw *ah, bool *reset)
Sujithf1dc5602008-10-29 10:16:30 +0530681{
Sujith0caa7b12009-02-16 13:23:20 +0530682#define AH_RX_STOP_DMA_TIMEOUT 10000 /* usec */
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700683 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau5882da02011-04-08 20:13:18 +0200684 u32 mac_status, last_mac_status = 0;
Sujith0caa7b12009-02-16 13:23:20 +0530685 int i;
686
Felix Fietkau5882da02011-04-08 20:13:18 +0200687 /* Enable access to the DMA observation bus */
688 REG_WRITE(ah, AR_MACMISC,
689 ((AR_MACMISC_DMA_OBS_LINE_8 << AR_MACMISC_DMA_OBS_S) |
690 (AR_MACMISC_MISC_OBS_BUS_1 <<
691 AR_MACMISC_MISC_OBS_BUS_MSB_S)));
692
Sujithf1dc5602008-10-29 10:16:30 +0530693 REG_WRITE(ah, AR_CR, AR_CR_RXD);
694
Sujith0caa7b12009-02-16 13:23:20 +0530695 /* Wait for rx enable bit to go low */
696 for (i = AH_RX_STOP_DMA_TIMEOUT / AH_TIME_QUANTUM; i != 0; i--) {
697 if ((REG_READ(ah, AR_CR) & AR_CR_RXE) == 0)
698 break;
Felix Fietkau5882da02011-04-08 20:13:18 +0200699
700 if (!AR_SREV_9300_20_OR_LATER(ah)) {
701 mac_status = REG_READ(ah, AR_DMADBG_7) & 0x7f0;
702 if (mac_status == 0x1c0 && mac_status == last_mac_status) {
703 *reset = true;
704 break;
705 }
706
707 last_mac_status = mac_status;
708 }
709
Sujith0caa7b12009-02-16 13:23:20 +0530710 udelay(AH_TIME_QUANTUM);
711 }
712
713 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -0800714 ath_err(common,
Felix Fietkau5882da02011-04-08 20:13:18 +0200715 "DMA failed to stop in %d ms AR_CR=0x%08x AR_DIAG_SW=0x%08x DMADBG_7=0x%08x\n",
Joe Perches38002762010-12-02 19:12:36 -0800716 AH_RX_STOP_DMA_TIMEOUT / 1000,
717 REG_READ(ah, AR_CR),
Felix Fietkau5882da02011-04-08 20:13:18 +0200718 REG_READ(ah, AR_DIAG_SW),
719 REG_READ(ah, AR_DMADBG_7));
Sujithf1dc5602008-10-29 10:16:30 +0530720 return false;
721 } else {
722 return true;
723 }
Sujith0caa7b12009-02-16 13:23:20 +0530724
Sujith0caa7b12009-02-16 13:23:20 +0530725#undef AH_RX_STOP_DMA_TIMEOUT
Sujithf1dc5602008-10-29 10:16:30 +0530726}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400727EXPORT_SYMBOL(ath9k_hw_stopdmarecv);
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400728
729int ath9k_hw_beaconq_setup(struct ath_hw *ah)
730{
731 struct ath9k_tx_queue_info qi;
732
733 memset(&qi, 0, sizeof(qi));
734 qi.tqi_aifs = 1;
735 qi.tqi_cwmin = 0;
736 qi.tqi_cwmax = 0;
Felix Fietkau627e67a2012-02-27 19:58:41 +0100737
738 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
Felix Fietkauce8fdf62012-03-14 16:40:22 +0100739 qi.tqi_qflags = TXQ_FLAG_TXINT_ENABLE;
Felix Fietkau627e67a2012-02-27 19:58:41 +0100740
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400741 return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
742}
743EXPORT_SYMBOL(ath9k_hw_beaconq_setup);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400744
745bool ath9k_hw_intrpend(struct ath_hw *ah)
746{
747 u32 host_isr;
748
749 if (AR_SREV_9100(ah))
750 return true;
751
752 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
Mohammed Shafi Shajakhane3584812011-11-30 10:41:20 +0530753
754 if (((host_isr & AR_INTR_MAC_IRQ) ||
755 (host_isr & AR_INTR_ASYNC_MASK_MCI)) &&
756 (host_isr != AR_INTR_SPURIOUS))
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400757 return true;
758
759 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
760 if ((host_isr & AR_INTR_SYNC_DEFAULT)
761 && (host_isr != AR_INTR_SPURIOUS))
762 return true;
763
764 return false;
765}
766EXPORT_SYMBOL(ath9k_hw_intrpend);
767
Felix Fietkau4df30712010-11-08 20:54:47 +0100768void ath9k_hw_disable_interrupts(struct ath_hw *ah)
769{
770 struct ath_common *common = ath9k_hw_common(ah);
771
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530772 if (!(ah->imask & ATH9K_INT_GLOBAL))
773 atomic_set(&ah->intr_ref_cnt, -1);
774 else
775 atomic_dec(&ah->intr_ref_cnt);
776
Joe Perchesd2182b62011-12-15 14:55:53 -0800777 ath_dbg(common, INTERRUPT, "disable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100778 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
779 (void) REG_READ(ah, AR_IER);
780 if (!AR_SREV_9100(ah)) {
781 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
782 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
783
784 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
785 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
786 }
787}
788EXPORT_SYMBOL(ath9k_hw_disable_interrupts);
789
790void ath9k_hw_enable_interrupts(struct ath_hw *ah)
791{
792 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530793 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530794 u32 async_mask;
Felix Fietkau4df30712010-11-08 20:54:47 +0100795
796 if (!(ah->imask & ATH9K_INT_GLOBAL))
797 return;
798
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530799 if (!atomic_inc_and_test(&ah->intr_ref_cnt)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800800 ath_dbg(common, INTERRUPT, "Do not enable IER ref count %d\n",
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530801 atomic_read(&ah->intr_ref_cnt));
802 return;
803 }
804
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530805 if (AR_SREV_9340(ah))
806 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
807
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530808 async_mask = AR_INTR_MAC_IRQ;
809
810 if (ah->imask & ATH9K_INT_MCI)
811 async_mask |= AR_INTR_ASYNC_MASK_MCI;
812
Joe Perchesd2182b62011-12-15 14:55:53 -0800813 ath_dbg(common, INTERRUPT, "enable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100814 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
815 if (!AR_SREV_9100(ah)) {
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530816 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, async_mask);
817 REG_WRITE(ah, AR_INTR_ASYNC_MASK, async_mask);
Felix Fietkau4df30712010-11-08 20:54:47 +0100818
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530819 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
820 REG_WRITE(ah, AR_INTR_SYNC_MASK, sync_default);
Felix Fietkau4df30712010-11-08 20:54:47 +0100821 }
Joe Perchesd2182b62011-12-15 14:55:53 -0800822 ath_dbg(common, INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800823 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Felix Fietkau4df30712010-11-08 20:54:47 +0100824}
825EXPORT_SYMBOL(ath9k_hw_enable_interrupts);
826
Felix Fietkau72d874c2011-10-08 20:06:19 +0200827void ath9k_hw_set_interrupts(struct ath_hw *ah)
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400828{
Felix Fietkau72d874c2011-10-08 20:06:19 +0200829 enum ath9k_int ints = ah->imask;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400830 u32 mask, mask2;
831 struct ath9k_hw_capabilities *pCap = &ah->caps;
832 struct ath_common *common = ath9k_hw_common(ah);
833
Felix Fietkau4df30712010-11-08 20:54:47 +0100834 if (!(ints & ATH9K_INT_GLOBAL))
Stanislaw Gruszka385918c2011-02-21 15:02:41 +0100835 ath9k_hw_disable_interrupts(ah);
Felix Fietkau4df30712010-11-08 20:54:47 +0100836
Joe Perchesd2182b62011-12-15 14:55:53 -0800837 ath_dbg(common, INTERRUPT, "New interrupt mask 0x%x\n", ints);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400838
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400839 mask = ints & ATH9K_INT_COMMON;
840 mask2 = 0;
841
842 if (ints & ATH9K_INT_TX) {
843 if (ah->config.tx_intr_mitigation)
844 mask |= AR_IMR_TXMINTR | AR_IMR_TXINTM;
Luis R. Rodriguez5bea4002010-04-26 15:04:41 -0400845 else {
846 if (ah->txok_interrupt_mask)
847 mask |= AR_IMR_TXOK;
848 if (ah->txdesc_interrupt_mask)
849 mask |= AR_IMR_TXDESC;
850 }
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400851 if (ah->txerr_interrupt_mask)
852 mask |= AR_IMR_TXERR;
853 if (ah->txeol_interrupt_mask)
854 mask |= AR_IMR_TXEOL;
855 }
856 if (ints & ATH9K_INT_RX) {
857 if (AR_SREV_9300_20_OR_LATER(ah)) {
858 mask |= AR_IMR_RXERR | AR_IMR_RXOK_HP;
859 if (ah->config.rx_intr_mitigation) {
860 mask &= ~AR_IMR_RXOK_LP;
861 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
862 } else {
863 mask |= AR_IMR_RXOK_LP;
864 }
865 } else {
866 if (ah->config.rx_intr_mitigation)
867 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
868 else
869 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
870 }
871 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
872 mask |= AR_IMR_GENTMR;
873 }
874
Vivek Natarajanf78eb652011-04-26 10:39:54 +0530875 if (ints & ATH9K_INT_GENTIMER)
876 mask |= AR_IMR_GENTMR;
877
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400878 if (ints & (ATH9K_INT_BMISC)) {
879 mask |= AR_IMR_BCNMISC;
880 if (ints & ATH9K_INT_TIM)
881 mask2 |= AR_IMR_S2_TIM;
882 if (ints & ATH9K_INT_DTIM)
883 mask2 |= AR_IMR_S2_DTIM;
884 if (ints & ATH9K_INT_DTIMSYNC)
885 mask2 |= AR_IMR_S2_DTIMSYNC;
886 if (ints & ATH9K_INT_CABEND)
887 mask2 |= AR_IMR_S2_CABEND;
888 if (ints & ATH9K_INT_TSFOOR)
889 mask2 |= AR_IMR_S2_TSFOOR;
890 }
891
892 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
893 mask |= AR_IMR_BCNMISC;
894 if (ints & ATH9K_INT_GTT)
895 mask2 |= AR_IMR_S2_GTT;
896 if (ints & ATH9K_INT_CST)
897 mask2 |= AR_IMR_S2_CST;
898 }
899
Joe Perchesd2182b62011-12-15 14:55:53 -0800900 ath_dbg(common, INTERRUPT, "new IMR 0x%x\n", mask);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400901 REG_WRITE(ah, AR_IMR, mask);
902 ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
903 AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
904 AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
905 ah->imrs2_reg |= mask2;
906 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
907
908 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
909 if (ints & ATH9K_INT_TIM_TIMER)
910 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
911 else
912 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
913 }
914
Felix Fietkau4df30712010-11-08 20:54:47 +0100915 return;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400916}
917EXPORT_SYMBOL(ath9k_hw_set_interrupts);