blob: 080a87cd3f309326689631810adcc77f0be6efaa [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
Amy Maloche4c994c92012-02-15 09:56:15 -08002 * Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/spinlock.h>
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +053019#include <linux/interrupt.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <linux/platform_device.h>
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +053021#include <linux/delay.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <linux/mfd/pm8xxx/core.h>
23#include <linux/mfd/pm8xxx/misc.h>
24
25/* PON CTRL 1 register */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +053026#define REG_PM8XXX_PON_CTRL_1 0x01C
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027
28#define PON_CTRL_1_PULL_UP_MASK 0xE0
29#define PON_CTRL_1_USB_PWR_EN 0x10
30
31#define PON_CTRL_1_WD_EN_MASK 0x08
32#define PON_CTRL_1_WD_EN_RESET 0x08
33#define PON_CTRL_1_WD_EN_PWR_OFF 0x00
34
Anirudh Ghayala4262a32011-11-10 00:02:18 +053035/* PON CNTL registers */
36#define REG_PM8058_PON_CNTL_4 0x098
37#define REG_PM8901_PON_CNTL_4 0x099
38#define REG_PM8018_PON_CNTL_4 0x01E
39#define REG_PM8921_PON_CNTL_4 0x01E
40#define REG_PM8058_PON_CNTL_5 0x07B
41#define REG_PM8901_PON_CNTL_5 0x09A
42#define REG_PM8018_PON_CNTL_5 0x01F
43#define REG_PM8921_PON_CNTL_5 0x01F
44
45#define PON_CTRL_4_RESET_EN_MASK 0x01
46#define PON_CTRL_4_SHUTDOWN_ON_RESET 0x0
47#define PON_CTRL_4_RESTART_ON_RESET 0x1
48#define PON_CTRL_5_HARD_RESET_EN_MASK 0x08
49#define PON_CTRL_5_HARD_RESET_EN 0x08
50#define PON_CTRL_5_HARD_RESET_DIS 0x00
51
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +053052/* Regulator master enable addresses */
53#define REG_PM8058_VREG_EN_MSM 0x018
54#define REG_PM8058_VREG_EN_GRP_5_4 0x1C8
55
56/* Regulator control registers for shutdown/reset */
57#define REG_PM8058_S0_CTRL 0x004
58#define REG_PM8058_S1_CTRL 0x005
59#define REG_PM8058_S3_CTRL 0x111
60#define REG_PM8058_L21_CTRL 0x120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070061#define REG_PM8058_L22_CTRL 0x121
62
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +053063#define PM8058_REGULATOR_ENABLE_MASK 0x80
64#define PM8058_REGULATOR_ENABLE 0x80
65#define PM8058_REGULATOR_DISABLE 0x00
66#define PM8058_REGULATOR_PULL_DOWN_MASK 0x40
67#define PM8058_REGULATOR_PULL_DOWN_EN 0x40
68
69/* Buck CTRL register */
70#define PM8058_SMPS_LEGACY_VREF_SEL 0x20
71#define PM8058_SMPS_LEGACY_VPROG_MASK 0x1F
72#define PM8058_SMPS_ADVANCED_BAND_MASK 0xC0
73#define PM8058_SMPS_ADVANCED_BAND_SHIFT 6
74#define PM8058_SMPS_ADVANCED_VPROG_MASK 0x3F
75
76/* Buck TEST2 registers for shutdown/reset */
77#define REG_PM8058_S0_TEST2 0x084
78#define REG_PM8058_S1_TEST2 0x085
79#define REG_PM8058_S3_TEST2 0x11A
80
81#define PM8058_REGULATOR_BANK_WRITE 0x80
82#define PM8058_REGULATOR_BANK_MASK 0x70
83#define PM8058_REGULATOR_BANK_SHIFT 4
84#define PM8058_REGULATOR_BANK_SEL(n) ((n) << PM8058_REGULATOR_BANK_SHIFT)
85
86/* Buck TEST2 register bank 1 */
87#define PM8058_SMPS_LEGACY_VLOW_SEL 0x01
88
89/* Buck TEST2 register bank 7 */
90#define PM8058_SMPS_ADVANCED_MODE_MASK 0x02
91#define PM8058_SMPS_ADVANCED_MODE 0x02
92#define PM8058_SMPS_LEGACY_MODE 0x00
93
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094/* SLEEP CTRL register */
95#define REG_PM8058_SLEEP_CTRL 0x02B
96#define REG_PM8921_SLEEP_CTRL 0x10A
Jay Chokshi86580f22011-10-17 12:27:52 -070097#define REG_PM8018_SLEEP_CTRL 0x10A
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098
99#define SLEEP_CTRL_SMPL_EN_MASK 0x04
100#define SLEEP_CTRL_SMPL_EN_RESET 0x04
101#define SLEEP_CTRL_SMPL_EN_PWR_OFF 0x00
102
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530103#define SLEEP_CTRL_SMPL_SEL_MASK 0x03
104#define SLEEP_CTRL_SMPL_SEL_MIN 0
105#define SLEEP_CTRL_SMPL_SEL_MAX 3
106
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700107/* FTS regulator PMR registers */
108#define REG_PM8901_REGULATOR_S1_PMR 0xA7
109#define REG_PM8901_REGULATOR_S2_PMR 0xA8
110#define REG_PM8901_REGULATOR_S3_PMR 0xA9
111#define REG_PM8901_REGULATOR_S4_PMR 0xAA
112
113#define PM8901_REGULATOR_PMR_STATE_MASK 0x60
114#define PM8901_REGULATOR_PMR_STATE_OFF 0x20
115
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530116/* COINCELL CHG registers */
117#define REG_PM8058_COIN_CHG 0x02F
118#define REG_PM8921_COIN_CHG 0x09C
119#define REG_PM8018_COIN_CHG 0x09C
120
121#define COINCELL_RESISTOR_SHIFT 0x2
122
Anirudh Ghayal51e947f2011-11-01 14:49:45 +0530123/* GP TEST register */
124#define REG_PM8XXX_GP_TEST_1 0x07A
125
126/* Stay on configuration */
127#define PM8XXX_STAY_ON_CFG 0x92
128
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530129/* GPIO UART MUX CTRL registers */
130#define REG_PM8XXX_GPIO_MUX_CTRL 0x1CC
131
132#define UART_PATH_SEL_MASK 0x60
133#define UART_PATH_SEL_SHIFT 0x5
134
Willie Ruan5db1f242012-01-30 22:08:04 -0800135#define USB_ID_PU_EN_MASK 0x10 /* PM8921 family only */
136#define USB_ID_PU_EN_SHIFT 4
137
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530138/* Shutdown/restart delays to allow for LDO 7/dVdd regulator load settling. */
139#define PM8901_DELAY_AFTER_REG_DISABLE_MS 4
140#define PM8901_DELAY_BEFORE_SHUTDOWN_MS 8
141
Amy Maloche4c994c92012-02-15 09:56:15 -0800142#define REG_PM8XXX_XO_CNTRL_2 0x114
143#define MP3_1_MASK 0xE0
144#define MP3_2_MASK 0x1C
145#define MP3_1_SHIFT 5
146#define MP3_2_SHIFT 2
147
Anirudh Ghayalba4ea6e2012-05-09 15:59:28 +0530148#define REG_HSED_BIAS0_CNTL2 0xA1
149#define REG_HSED_BIAS1_CNTL2 0x135
150#define REG_HSED_BIAS2_CNTL2 0x138
151#define HSED_EN_MASK 0xC0
152
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153struct pm8xxx_misc_chip {
154 struct list_head link;
155 struct pm8xxx_misc_platform_data pdata;
156 struct device *dev;
157 enum pm8xxx_version version;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530158 u64 osc_halt_count;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159};
160
161static LIST_HEAD(pm8xxx_misc_chips);
162static DEFINE_SPINLOCK(pm8xxx_misc_chips_lock);
163
164static int pm8xxx_misc_masked_write(struct pm8xxx_misc_chip *chip, u16 addr,
165 u8 mask, u8 val)
166{
167 int rc;
168 u8 reg;
169
170 rc = pm8xxx_readb(chip->dev->parent, addr, &reg);
171 if (rc) {
172 pr_err("pm8xxx_readb(0x%03X) failed, rc=%d\n", addr, rc);
173 return rc;
174 }
175 reg &= ~mask;
176 reg |= val & mask;
177 rc = pm8xxx_writeb(chip->dev->parent, addr, reg);
178 if (rc)
179 pr_err("pm8xxx_writeb(0x%03X)=0x%02X failed, rc=%d\n", addr,
180 reg, rc);
181 return rc;
182}
183
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +0530184/*
185 * Set an SMPS regulator to be disabled in its CTRL register, but enabled
186 * in the master enable register. Also set it's pull down enable bit.
187 * Take care to make sure that the output voltage doesn't change if switching
188 * from advanced mode to legacy mode.
189 */
190static int
191__pm8058_disable_smps_locally_set_pull_down(struct pm8xxx_misc_chip *chip,
192 u16 ctrl_addr, u16 test2_addr, u16 master_enable_addr,
193 u8 master_enable_bit)
194{
195 int rc = 0;
196 u8 vref_sel, vlow_sel, band, vprog, bank, reg;
197
198 bank = PM8058_REGULATOR_BANK_SEL(7);
199 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
200 if (rc) {
201 pr_err("%s: pm8xxx_writeb(0x%03X) failed: rc=%d\n", __func__,
202 test2_addr, rc);
203 goto done;
204 }
205
206 rc = pm8xxx_readb(chip->dev->parent, test2_addr, &reg);
207 if (rc) {
208 pr_err("%s: FAIL pm8xxx_readb(0x%03X): rc=%d\n",
209 __func__, test2_addr, rc);
210 goto done;
211 }
212
213 /* Check if in advanced mode. */
214 if ((reg & PM8058_SMPS_ADVANCED_MODE_MASK) ==
215 PM8058_SMPS_ADVANCED_MODE) {
216 /* Determine current output voltage. */
217 rc = pm8xxx_readb(chip->dev->parent, ctrl_addr, &reg);
218 if (rc) {
219 pr_err("%s: FAIL pm8xxx_readb(0x%03X): rc=%d\n",
220 __func__, ctrl_addr, rc);
221 goto done;
222 }
223
224 band = (reg & PM8058_SMPS_ADVANCED_BAND_MASK)
225 >> PM8058_SMPS_ADVANCED_BAND_SHIFT;
226 switch (band) {
227 case 3:
228 vref_sel = 0;
229 vlow_sel = 0;
230 break;
231 case 2:
232 vref_sel = PM8058_SMPS_LEGACY_VREF_SEL;
233 vlow_sel = 0;
234 break;
235 case 1:
236 vref_sel = PM8058_SMPS_LEGACY_VREF_SEL;
237 vlow_sel = PM8058_SMPS_LEGACY_VLOW_SEL;
238 break;
239 default:
240 pr_err("%s: regulator already disabled\n", __func__);
241 return -EPERM;
242 }
243 vprog = (reg & PM8058_SMPS_ADVANCED_VPROG_MASK);
244 /* Round up if fine step is in use. */
245 vprog = (vprog + 1) >> 1;
246 if (vprog > PM8058_SMPS_LEGACY_VPROG_MASK)
247 vprog = PM8058_SMPS_LEGACY_VPROG_MASK;
248
249 /* Set VLOW_SEL bit. */
250 bank = PM8058_REGULATOR_BANK_SEL(1);
251 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
252 if (rc) {
253 pr_err("%s: FAIL pm8xxx_writeb(0x%03X): rc=%d\n",
254 __func__, test2_addr, rc);
255 goto done;
256 }
257
258 rc = pm8xxx_misc_masked_write(chip, test2_addr,
259 PM8058_REGULATOR_BANK_WRITE | PM8058_REGULATOR_BANK_MASK
260 | PM8058_SMPS_LEGACY_VLOW_SEL,
261 PM8058_REGULATOR_BANK_WRITE |
262 PM8058_REGULATOR_BANK_SEL(1) | vlow_sel);
263 if (rc)
264 goto done;
265
266 /* Switch to legacy mode */
267 bank = PM8058_REGULATOR_BANK_SEL(7);
268 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
269 if (rc) {
270 pr_err("%s: FAIL pm8xxx_writeb(0x%03X): rc=%d\n",
271 __func__, test2_addr, rc);
272 goto done;
273 }
274 rc = pm8xxx_misc_masked_write(chip, test2_addr,
275 PM8058_REGULATOR_BANK_WRITE |
276 PM8058_REGULATOR_BANK_MASK |
277 PM8058_SMPS_ADVANCED_MODE_MASK,
278 PM8058_REGULATOR_BANK_WRITE |
279 PM8058_REGULATOR_BANK_SEL(7) |
280 PM8058_SMPS_LEGACY_MODE);
281 if (rc)
282 goto done;
283
284 /* Enable locally, enable pull down, keep voltage the same. */
285 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
286 PM8058_REGULATOR_ENABLE_MASK |
287 PM8058_REGULATOR_PULL_DOWN_MASK |
288 PM8058_SMPS_LEGACY_VREF_SEL |
289 PM8058_SMPS_LEGACY_VPROG_MASK,
290 PM8058_REGULATOR_ENABLE | PM8058_REGULATOR_PULL_DOWN_EN
291 | vref_sel | vprog);
292 if (rc)
293 goto done;
294 }
295
296 /* Enable in master control register. */
297 rc = pm8xxx_misc_masked_write(chip, master_enable_addr,
298 master_enable_bit, master_enable_bit);
299 if (rc)
300 goto done;
301
302 /* Disable locally and enable pull down. */
303 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
304 PM8058_REGULATOR_ENABLE_MASK | PM8058_REGULATOR_PULL_DOWN_MASK,
305 PM8058_REGULATOR_DISABLE | PM8058_REGULATOR_PULL_DOWN_EN);
306
307done:
308 return rc;
309}
310
311static int
312__pm8058_disable_ldo_locally_set_pull_down(struct pm8xxx_misc_chip *chip,
313 u16 ctrl_addr, u16 master_enable_addr, u8 master_enable_bit)
314{
315 int rc;
316
317 /* Enable LDO in master control register. */
318 rc = pm8xxx_misc_masked_write(chip, master_enable_addr,
319 master_enable_bit, master_enable_bit);
320 if (rc)
321 goto done;
322
323 /* Disable LDO in CTRL register and set pull down */
324 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
325 PM8058_REGULATOR_ENABLE_MASK | PM8058_REGULATOR_PULL_DOWN_MASK,
326 PM8058_REGULATOR_DISABLE | PM8058_REGULATOR_PULL_DOWN_EN);
327
328done:
329 return rc;
330}
331
Jay Chokshi86580f22011-10-17 12:27:52 -0700332static int __pm8018_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
333{
334 int rc;
335
336 /* Enable SMPL if resetting is desired. */
337 rc = pm8xxx_misc_masked_write(chip, REG_PM8018_SLEEP_CTRL,
338 SLEEP_CTRL_SMPL_EN_MASK,
339 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
340 if (rc) {
341 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
342 return rc;
343 }
344
345 /*
346 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
347 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
348 * USB charging is enabled.
349 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530350 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Jay Chokshi86580f22011-10-17 12:27:52 -0700351 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
352 | PON_CTRL_1_WD_EN_MASK,
353 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
354 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
355 if (rc)
356 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
357
358 return rc;
359}
360
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700361static int __pm8058_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
362{
363 int rc;
364
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +0530365 /* When shutting down, enable active pulldowns on important rails. */
366 if (!reset) {
367 /* Disable SMPS's 0,1,3 locally and set pulldown enable bits. */
368 __pm8058_disable_smps_locally_set_pull_down(chip,
369 REG_PM8058_S0_CTRL, REG_PM8058_S0_TEST2,
370 REG_PM8058_VREG_EN_MSM, BIT(7));
371 __pm8058_disable_smps_locally_set_pull_down(chip,
372 REG_PM8058_S1_CTRL, REG_PM8058_S1_TEST2,
373 REG_PM8058_VREG_EN_MSM, BIT(6));
374 __pm8058_disable_smps_locally_set_pull_down(chip,
375 REG_PM8058_S3_CTRL, REG_PM8058_S3_TEST2,
376 REG_PM8058_VREG_EN_GRP_5_4, BIT(7) | BIT(4));
377 /* Disable LDO 21 locally and set pulldown enable bit. */
378 __pm8058_disable_ldo_locally_set_pull_down(chip,
379 REG_PM8058_L21_CTRL, REG_PM8058_VREG_EN_GRP_5_4,
380 BIT(1));
381 }
382
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700383 /*
384 * Fix-up: Set regulator LDO22 to 1.225 V in high power mode. Leave its
385 * pull-down state intact. This ensures a safe shutdown.
386 */
387 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_L22_CTRL, 0xBF, 0x93);
388 if (rc) {
389 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
390 goto read_write_err;
391 }
392
393 /* Enable SMPL if resetting is desired. */
394 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_SLEEP_CTRL,
395 SLEEP_CTRL_SMPL_EN_MASK,
396 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
397 if (rc) {
398 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
399 goto read_write_err;
400 }
401
402 /*
403 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
404 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
405 * USB charging is enabled.
406 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530407 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700408 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
409 | PON_CTRL_1_WD_EN_MASK,
410 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
411 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
412 if (rc) {
413 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
414 goto read_write_err;
415 }
416
417read_write_err:
418 return rc;
419}
420
421static int __pm8901_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
422{
423 int rc = 0, i;
424 u8 pmr_addr[4] = {
425 REG_PM8901_REGULATOR_S2_PMR,
426 REG_PM8901_REGULATOR_S3_PMR,
427 REG_PM8901_REGULATOR_S4_PMR,
428 REG_PM8901_REGULATOR_S1_PMR,
429 };
430
431 /* Fix-up: Turn off regulators S1, S2, S3, S4 when shutting down. */
432 if (!reset) {
433 for (i = 0; i < 4; i++) {
434 rc = pm8xxx_misc_masked_write(chip, pmr_addr[i],
435 PM8901_REGULATOR_PMR_STATE_MASK,
436 PM8901_REGULATOR_PMR_STATE_OFF);
437 if (rc) {
438 pr_err("pm8xxx_misc_masked_write failed, "
439 "rc=%d\n", rc);
440 goto read_write_err;
441 }
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530442 mdelay(PM8901_DELAY_AFTER_REG_DISABLE_MS);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700443 }
444 }
445
446read_write_err:
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530447 mdelay(PM8901_DELAY_BEFORE_SHUTDOWN_MS);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700448 return rc;
449}
450
451static int __pm8921_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
452{
453 int rc;
454
455 /* Enable SMPL if resetting is desired. */
456 rc = pm8xxx_misc_masked_write(chip, REG_PM8921_SLEEP_CTRL,
457 SLEEP_CTRL_SMPL_EN_MASK,
458 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
459 if (rc) {
460 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
461 goto read_write_err;
462 }
463
464 /*
465 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
466 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
467 * USB charging is enabled.
468 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530469 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700470 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
471 | PON_CTRL_1_WD_EN_MASK,
472 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
473 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
474 if (rc) {
475 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
476 goto read_write_err;
477 }
478
479read_write_err:
480 return rc;
481}
482
483/**
484 * pm8xxx_reset_pwr_off - switch all PM8XXX PMIC chips attached to the system to
485 * either reset or shutdown when they are turned off
486 * @reset: 0 = shudown the PMICs, 1 = shutdown and then restart the PMICs
487 *
488 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
489 */
490int pm8xxx_reset_pwr_off(int reset)
491{
492 struct pm8xxx_misc_chip *chip;
493 unsigned long flags;
494 int rc = 0;
495
496 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
497
498 /* Loop over all attached PMICs and call specific functions for them. */
499 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
500 switch (chip->version) {
Jay Chokshi86580f22011-10-17 12:27:52 -0700501 case PM8XXX_VERSION_8018:
502 rc = __pm8018_reset_pwr_off(chip, reset);
503 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700504 case PM8XXX_VERSION_8058:
505 rc = __pm8058_reset_pwr_off(chip, reset);
506 break;
507 case PM8XXX_VERSION_8901:
508 rc = __pm8901_reset_pwr_off(chip, reset);
509 break;
David Keitel42564832012-05-02 13:58:02 -0700510 case PM8XXX_VERSION_8038:
511 case PM8XXX_VERSION_8917:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700512 case PM8XXX_VERSION_8921:
513 rc = __pm8921_reset_pwr_off(chip, reset);
514 break;
515 default:
516 /* PMIC doesn't have reset_pwr_off; do nothing. */
517 break;
518 }
519 if (rc) {
520 pr_err("reset_pwr_off failed, rc=%d\n", rc);
521 break;
522 }
523 }
524
525 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
526
527 return rc;
528}
529EXPORT_SYMBOL_GPL(pm8xxx_reset_pwr_off);
530
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530531/**
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530532 * pm8xxx_smpl_control - enables/disables SMPL detection
533 * @enable: 0 = shutdown PMIC on power loss, 1 = reset PMIC on power loss
534 *
535 * This function enables or disables the Sudden Momentary Power Loss detection
536 * module. If SMPL detection is enabled, then when a sufficiently long power
537 * loss event occurs, the PMIC will automatically reset itself. If SMPL
538 * detection is disabled, then the PMIC will shutdown when power loss occurs.
539 *
540 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
541 */
542int pm8xxx_smpl_control(int enable)
543{
544 struct pm8xxx_misc_chip *chip;
545 unsigned long flags;
546 int rc = 0;
547
548 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
549
550 /* Loop over all attached PMICs and call specific functions for them. */
551 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
552 switch (chip->version) {
553 case PM8XXX_VERSION_8018:
554 rc = pm8xxx_misc_masked_write(chip,
555 REG_PM8018_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
David Collinsc06e0d62012-02-13 14:42:09 -0800556 (enable ? SLEEP_CTRL_SMPL_EN_RESET
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530557 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
558 break;
559 case PM8XXX_VERSION_8058:
560 rc = pm8xxx_misc_masked_write(chip,
561 REG_PM8058_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
562 (enable ? SLEEP_CTRL_SMPL_EN_RESET
563 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
564 break;
565 case PM8XXX_VERSION_8921:
566 rc = pm8xxx_misc_masked_write(chip,
567 REG_PM8921_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
David Collinsc06e0d62012-02-13 14:42:09 -0800568 (enable ? SLEEP_CTRL_SMPL_EN_RESET
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530569 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
570 break;
571 default:
572 /* PMIC doesn't have reset_pwr_off; do nothing. */
573 break;
574 }
575 if (rc) {
576 pr_err("setting smpl control failed, rc=%d\n", rc);
577 break;
578 }
579 }
580
581 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
582
583 return rc;
584}
585EXPORT_SYMBOL(pm8xxx_smpl_control);
586
587
588/**
589 * pm8xxx_smpl_set_delay - sets the SMPL detection time delay
590 * @delay: enum value corresponding to delay time
591 *
592 * This function sets the time delay of the SMPL detection module. If power
593 * is reapplied within this interval, then the PMIC reset automatically. The
594 * SMPL detection module must be enabled for this delay time to take effect.
595 *
596 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
597 */
598int pm8xxx_smpl_set_delay(enum pm8xxx_smpl_delay delay)
599{
600 struct pm8xxx_misc_chip *chip;
601 unsigned long flags;
602 int rc = 0;
603
604 if (delay < SLEEP_CTRL_SMPL_SEL_MIN
605 || delay > SLEEP_CTRL_SMPL_SEL_MAX) {
606 pr_err("%s: invalid delay specified: %d\n", __func__, delay);
607 return -EINVAL;
608 }
609
610 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
611
612 /* Loop over all attached PMICs and call specific functions for them. */
613 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
614 switch (chip->version) {
615 case PM8XXX_VERSION_8018:
616 rc = pm8xxx_misc_masked_write(chip,
617 REG_PM8018_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
618 delay);
619 break;
620 case PM8XXX_VERSION_8058:
621 rc = pm8xxx_misc_masked_write(chip,
622 REG_PM8058_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
623 delay);
624 break;
625 case PM8XXX_VERSION_8921:
626 rc = pm8xxx_misc_masked_write(chip,
627 REG_PM8921_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
628 delay);
629 break;
630 default:
631 /* PMIC doesn't have reset_pwr_off; do nothing. */
632 break;
633 }
634 if (rc) {
635 pr_err("setting smpl delay failed, rc=%d\n", rc);
636 break;
637 }
638 }
639
640 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
641
642 return rc;
643}
644EXPORT_SYMBOL(pm8xxx_smpl_set_delay);
645
646/**
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530647 * pm8xxx_coincell_chg_config - Disables or enables the coincell charger, and
648 * configures its voltage and resistor settings.
649 * @chg_config: Holds both voltage and resistor values, and a
650 * switch to change the state of charger.
651 * If state is to disable the charger then
652 * both voltage and resistor are disregarded.
653 *
654 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
655 */
656int pm8xxx_coincell_chg_config(struct pm8xxx_coincell_chg *chg_config)
657{
658 struct pm8xxx_misc_chip *chip;
659 unsigned long flags;
660 u8 reg = 0, voltage, resistor;
661 int rc = 0;
662
663 if (chg_config == NULL) {
664 pr_err("chg_config is NULL\n");
665 return -EINVAL;
666 }
667
668 voltage = chg_config->voltage;
669 resistor = chg_config->resistor;
670
671 if (resistor < PM8XXX_COINCELL_RESISTOR_2100_OHMS ||
672 resistor > PM8XXX_COINCELL_RESISTOR_800_OHMS) {
673 pr_err("Invalid resistor value provided\n");
674 return -EINVAL;
675 }
676
677 if (voltage < PM8XXX_COINCELL_VOLTAGE_3p2V ||
678 (voltage > PM8XXX_COINCELL_VOLTAGE_3p0V &&
679 voltage != PM8XXX_COINCELL_VOLTAGE_2p5V)) {
680 pr_err("Invalid voltage value provided\n");
681 return -EINVAL;
682 }
683
684 if (chg_config->state == PM8XXX_COINCELL_CHG_DISABLE) {
685 reg = 0;
686 } else {
687 reg |= voltage;
688 reg |= (resistor << COINCELL_RESISTOR_SHIFT);
689 }
690
691 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
692
693 /* Loop over all attached PMICs and call specific functions for them. */
694 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
695 switch (chip->version) {
696 case PM8XXX_VERSION_8018:
697 rc = pm8xxx_writeb(chip->dev->parent,
698 REG_PM8018_COIN_CHG, reg);
699 break;
700 case PM8XXX_VERSION_8058:
701 rc = pm8xxx_writeb(chip->dev->parent,
702 REG_PM8058_COIN_CHG, reg);
703 break;
704 case PM8XXX_VERSION_8921:
705 rc = pm8xxx_writeb(chip->dev->parent,
706 REG_PM8921_COIN_CHG, reg);
707 break;
708 default:
709 /* PMIC doesn't have reset_pwr_off; do nothing. */
710 break;
711 }
712 if (rc) {
713 pr_err("coincell chg. config failed, rc=%d\n", rc);
714 break;
715 }
716 }
717
718 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
719
720 return rc;
721}
722EXPORT_SYMBOL(pm8xxx_coincell_chg_config);
723
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530724/**
725 * pm8xxx_watchdog_reset_control - enables/disables watchdog reset detection
726 * @enable: 0 = shutdown when PS_HOLD goes low, 1 = reset when PS_HOLD goes low
727 *
728 * This function enables or disables the PMIC watchdog reset detection feature.
729 * If watchdog reset detection is enabled, then the PMIC will reset itself
730 * when PS_HOLD goes low. If it is not enabled, then the PMIC will shutdown
731 * when PS_HOLD goes low.
732 *
733 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
734 */
735int pm8xxx_watchdog_reset_control(int enable)
736{
737 struct pm8xxx_misc_chip *chip;
738 unsigned long flags;
739 int rc = 0;
740
741 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
742
743 /* Loop over all attached PMICs and call specific functions for them. */
744 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
745 switch (chip->version) {
746 case PM8XXX_VERSION_8018:
747 case PM8XXX_VERSION_8058:
748 case PM8XXX_VERSION_8921:
749 rc = pm8xxx_misc_masked_write(chip,
750 REG_PM8XXX_PON_CTRL_1, PON_CTRL_1_WD_EN_MASK,
751 (enable ? PON_CTRL_1_WD_EN_RESET
752 : PON_CTRL_1_WD_EN_PWR_OFF));
753 break;
754 default:
755 /* WD reset control not supported */
756 break;
757 }
758 if (rc) {
759 pr_err("setting WD reset control failed, rc=%d\n", rc);
760 break;
761 }
762 }
763
764 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
765
766 return rc;
767}
768EXPORT_SYMBOL(pm8xxx_watchdog_reset_control);
769
Anirudh Ghayal51e947f2011-11-01 14:49:45 +0530770/**
771 * pm8xxx_stay_on - enables stay_on feature
772 *
773 * PMIC stay-on feature allows PMIC to ignore MSM PS_HOLD=low
774 * signal so that some special functions like debugging could be
775 * performed.
776 *
777 * This feature should not be used in any product release.
778 *
779 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
780 */
781int pm8xxx_stay_on(void)
782{
783 struct pm8xxx_misc_chip *chip;
784 unsigned long flags;
785 int rc = 0;
786
787 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
788
789 /* Loop over all attached PMICs and call specific functions for them. */
790 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
791 switch (chip->version) {
792 case PM8XXX_VERSION_8018:
793 case PM8XXX_VERSION_8058:
794 case PM8XXX_VERSION_8921:
795 rc = pm8xxx_writeb(chip->dev->parent,
796 REG_PM8XXX_GP_TEST_1, PM8XXX_STAY_ON_CFG);
797 break;
798 default:
799 /* stay on not supported */
800 break;
801 }
802 if (rc) {
803 pr_err("stay_on failed failed, rc=%d\n", rc);
804 break;
805 }
806 }
807
808 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
809
810 return rc;
811}
812EXPORT_SYMBOL(pm8xxx_stay_on);
813
Anirudh Ghayala4262a32011-11-10 00:02:18 +0530814static int
815__pm8xxx_hard_reset_config(struct pm8xxx_misc_chip *chip,
816 enum pm8xxx_pon_config config, u16 pon4_addr, u16 pon5_addr)
817{
818 int rc = 0;
819
820 switch (config) {
821 case PM8XXX_DISABLE_HARD_RESET:
822 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
823 PON_CTRL_5_HARD_RESET_EN_MASK,
824 PON_CTRL_5_HARD_RESET_DIS);
825 break;
826 case PM8XXX_SHUTDOWN_ON_HARD_RESET:
827 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
828 PON_CTRL_5_HARD_RESET_EN_MASK,
829 PON_CTRL_5_HARD_RESET_EN);
830 if (!rc) {
831 rc = pm8xxx_misc_masked_write(chip, pon4_addr,
832 PON_CTRL_4_RESET_EN_MASK,
833 PON_CTRL_4_SHUTDOWN_ON_RESET);
834 }
835 break;
836 case PM8XXX_RESTART_ON_HARD_RESET:
837 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
838 PON_CTRL_5_HARD_RESET_EN_MASK,
839 PON_CTRL_5_HARD_RESET_EN);
840 if (!rc) {
841 rc = pm8xxx_misc_masked_write(chip, pon4_addr,
842 PON_CTRL_4_RESET_EN_MASK,
843 PON_CTRL_4_RESTART_ON_RESET);
844 }
845 break;
846 default:
847 rc = -EINVAL;
848 break;
849 }
850 return rc;
851}
852
853/**
854 * pm8xxx_hard_reset_config - Allows different reset configurations
855 *
856 * config = PM8XXX_DISABLE_HARD_RESET to disable hard reset
857 * = PM8XXX_SHUTDOWN_ON_HARD_RESET to turn off the system on hard reset
858 * = PM8XXX_RESTART_ON_HARD_RESET to restart the system on hard reset
859 *
860 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
861 */
862int pm8xxx_hard_reset_config(enum pm8xxx_pon_config config)
863{
864 struct pm8xxx_misc_chip *chip;
865 unsigned long flags;
866 int rc = 0;
867
868 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
869
870 /* Loop over all attached PMICs and call specific functions for them. */
871 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
872 switch (chip->version) {
873 case PM8XXX_VERSION_8018:
874 __pm8xxx_hard_reset_config(chip, config,
875 REG_PM8018_PON_CNTL_4, REG_PM8018_PON_CNTL_5);
876 break;
877 case PM8XXX_VERSION_8058:
878 __pm8xxx_hard_reset_config(chip, config,
879 REG_PM8058_PON_CNTL_4, REG_PM8058_PON_CNTL_5);
880 break;
881 case PM8XXX_VERSION_8901:
882 __pm8xxx_hard_reset_config(chip, config,
883 REG_PM8901_PON_CNTL_4, REG_PM8901_PON_CNTL_5);
884 break;
885 case PM8XXX_VERSION_8921:
886 __pm8xxx_hard_reset_config(chip, config,
887 REG_PM8921_PON_CNTL_4, REG_PM8921_PON_CNTL_5);
888 break;
889 default:
890 /* hard reset config. no supported */
891 break;
892 }
893 if (rc) {
894 pr_err("hard reset config. failed, rc=%d\n", rc);
895 break;
896 }
897 }
898
899 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
900
901 return rc;
902}
903EXPORT_SYMBOL(pm8xxx_hard_reset_config);
904
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530905/* Handle the OSC_HALT interrupt: 32 kHz XTAL oscillator has stopped. */
906static irqreturn_t pm8xxx_osc_halt_isr(int irq, void *data)
907{
908 struct pm8xxx_misc_chip *chip = data;
909 u64 count = 0;
910
911 if (chip) {
912 chip->osc_halt_count++;
913 count = chip->osc_halt_count;
914 }
915
916 pr_crit("%s: OSC_HALT interrupt has triggered, 32 kHz XTAL oscillator"
917 " has halted (%llu)!\n", __func__, count);
918
919 return IRQ_HANDLED;
920}
921
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530922/**
923 * pm8xxx_uart_gpio_mux_ctrl - Mux configuration to select the UART
924 *
925 * @uart_path_sel: Input argument to select either UART1/2/3
926 *
927 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
928 */
929int pm8xxx_uart_gpio_mux_ctrl(enum pm8xxx_uart_path_sel uart_path_sel)
930{
931 struct pm8xxx_misc_chip *chip;
932 unsigned long flags;
933 int rc = 0;
934
935 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
936
937 /* Loop over all attached PMICs and call specific functions for them. */
938 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
939 switch (chip->version) {
940 case PM8XXX_VERSION_8018:
941 case PM8XXX_VERSION_8058:
942 case PM8XXX_VERSION_8921:
943 rc = pm8xxx_misc_masked_write(chip,
944 REG_PM8XXX_GPIO_MUX_CTRL, UART_PATH_SEL_MASK,
945 uart_path_sel << UART_PATH_SEL_SHIFT);
946 break;
947 default:
948 /* Functionality not supported */
949 break;
950 }
951 if (rc) {
952 pr_err("uart_gpio_mux_ctrl failed, rc=%d\n", rc);
953 break;
954 }
955 }
956
957 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
958
959 return rc;
960}
961EXPORT_SYMBOL(pm8xxx_uart_gpio_mux_ctrl);
962
Willie Ruan5db1f242012-01-30 22:08:04 -0800963/**
964 * pm8xxx_usb_id_pullup - Control a pullup for USB ID
965 *
966 * @enable: enable (1) or disable (0) the pullup
967 *
968 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
969 */
970int pm8xxx_usb_id_pullup(int enable)
971{
972 struct pm8xxx_misc_chip *chip;
973 unsigned long flags;
974 int rc = -ENXIO;
975
976 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
977
978 /* Loop over all attached PMICs and call specific functions for them. */
979 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
980 switch (chip->version) {
981 case PM8XXX_VERSION_8921:
982 case PM8XXX_VERSION_8922:
983 case PM8XXX_VERSION_8917:
984 case PM8XXX_VERSION_8038:
985 rc = pm8xxx_misc_masked_write(chip,
986 REG_PM8XXX_GPIO_MUX_CTRL, USB_ID_PU_EN_MASK,
987 enable << USB_ID_PU_EN_SHIFT);
988
989 if (rc)
990 pr_err("Fail: reg=%x, rc=%d\n",
991 REG_PM8XXX_GPIO_MUX_CTRL, rc);
992 break;
993 default:
994 /* Functionality not supported */
995 break;
996 }
997 }
998
999 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1000
1001 return rc;
1002}
1003EXPORT_SYMBOL(pm8xxx_usb_id_pullup);
1004
David Collins47242722012-01-20 11:34:58 -08001005static int __pm8901_preload_dVdd(struct pm8xxx_misc_chip *chip)
1006{
1007 int rc;
1008
David Collins135f3e02012-04-05 10:15:23 -07001009 /* dVdd preloading is not needed for PMIC PM8901 rev 2.3 and beyond. */
1010 if (pm8xxx_get_revision(chip->dev->parent) >= PM8XXX_REVISION_8901_2p3)
1011 return 0;
1012
David Collins47242722012-01-20 11:34:58 -08001013 rc = pm8xxx_writeb(chip->dev->parent, 0x0BD, 0x0F);
1014 if (rc)
1015 pr_err("pm8xxx_writeb failed for 0x0BD, rc=%d\n", rc);
1016
1017 rc = pm8xxx_writeb(chip->dev->parent, 0x001, 0xB4);
1018 if (rc)
1019 pr_err("pm8xxx_writeb failed for 0x001, rc=%d\n", rc);
1020
1021 pr_info("dVdd preloaded\n");
1022
1023 return rc;
1024}
1025
1026/**
1027 * pm8xxx_preload_dVdd - preload the dVdd regulator during off state.
1028 *
1029 * This can help to reduce fluctuations in the dVdd voltage during startup
1030 * at the cost of additional off state current draw.
1031 *
1032 * This API should only be called if dVdd startup issues are suspected.
1033 *
1034 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
1035 */
1036int pm8xxx_preload_dVdd(void)
1037{
1038 struct pm8xxx_misc_chip *chip;
1039 unsigned long flags;
1040 int rc = 0;
1041
1042 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1043
1044 /* Loop over all attached PMICs and call specific functions for them. */
1045 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1046 switch (chip->version) {
1047 case PM8XXX_VERSION_8901:
1048 rc = __pm8901_preload_dVdd(chip);
1049 break;
1050 default:
1051 /* PMIC doesn't have preload_dVdd; do nothing. */
1052 break;
1053 }
1054 if (rc) {
1055 pr_err("preload_dVdd failed, rc=%d\n", rc);
1056 break;
1057 }
1058 }
1059
1060 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1061
1062 return rc;
1063}
1064EXPORT_SYMBOL_GPL(pm8xxx_preload_dVdd);
1065
Amy Maloche4c994c92012-02-15 09:56:15 -08001066int pm8xxx_aux_clk_control(enum pm8xxx_aux_clk_id clk_id,
1067 enum pm8xxx_aux_clk_div divider, bool enable)
1068{
1069 struct pm8xxx_misc_chip *chip;
1070 unsigned long flags;
1071 u8 clk_mask = 0, value = 0;
1072
1073 if (clk_id == CLK_MP3_1) {
1074 clk_mask = MP3_1_MASK;
1075 value = divider << MP3_1_SHIFT;
1076 } else if (clk_id == CLK_MP3_2) {
1077 clk_mask = MP3_2_MASK;
1078 value = divider << MP3_2_SHIFT;
1079 } else {
1080 pr_err("Invalid clock id of %d\n", clk_id);
1081 return -EINVAL;
1082 }
1083 if (!enable)
1084 value = 0;
1085
1086 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1087
1088 /* Loop over all attached PMICs and call specific functions for them. */
1089 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1090 switch (chip->version) {
1091 case PM8XXX_VERSION_8038:
1092 case PM8XXX_VERSION_8921:
1093 pm8xxx_misc_masked_write(chip,
1094 REG_PM8XXX_XO_CNTRL_2, clk_mask, value);
1095 break;
1096 default:
1097 /* Functionality not supported */
1098 break;
1099 }
1100 }
1101
1102 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1103
1104 return 0;
1105}
1106EXPORT_SYMBOL_GPL(pm8xxx_aux_clk_control);
1107
Anirudh Ghayalba4ea6e2012-05-09 15:59:28 +05301108int pm8xxx_hsed_bias_control(enum pm8xxx_hsed_bias bias, bool enable)
1109{
1110 struct pm8xxx_misc_chip *chip;
1111 unsigned long flags;
1112 int rc = 0;
1113 u16 addr;
1114
1115 switch (bias) {
1116 case PM8XXX_HSED_BIAS0:
1117 addr = REG_HSED_BIAS0_CNTL2;
1118 break;
1119 case PM8XXX_HSED_BIAS1:
1120 addr = REG_HSED_BIAS1_CNTL2;
1121 break;
1122 case PM8XXX_HSED_BIAS2:
1123 addr = REG_HSED_BIAS2_CNTL2;
1124 break;
1125 default:
1126 pr_err("Invalid BIAS line\n");
1127 return -EINVAL;
1128 }
1129
1130 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1131
1132 /* Loop over all attached PMICs and call specific functions for them. */
1133 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1134 switch (chip->version) {
1135 case PM8XXX_VERSION_8058:
1136 case PM8XXX_VERSION_8921:
1137 rc = pm8xxx_misc_masked_write(chip, addr,
1138 HSED_EN_MASK, enable ? HSED_EN_MASK : 0);
1139 if (rc < 0)
1140 pr_err("Enable HSED BIAS failed rc=%d\n", rc);
1141 break;
1142 default:
1143 /* Functionality not supported */
1144 break;
1145 }
1146 }
1147
1148 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1149
1150 return rc;
1151}
1152EXPORT_SYMBOL(pm8xxx_hsed_bias_control);
1153
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001154static int __devinit pm8xxx_misc_probe(struct platform_device *pdev)
1155{
1156 const struct pm8xxx_misc_platform_data *pdata = pdev->dev.platform_data;
1157 struct pm8xxx_misc_chip *chip;
1158 struct pm8xxx_misc_chip *sibling;
1159 struct list_head *prev;
1160 unsigned long flags;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301161 int rc = 0, irq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001162
1163 if (!pdata) {
1164 pr_err("missing platform data\n");
1165 return -EINVAL;
1166 }
1167
1168 chip = kzalloc(sizeof(struct pm8xxx_misc_chip), GFP_KERNEL);
1169 if (!chip) {
1170 pr_err("Cannot allocate %d bytes\n",
1171 sizeof(struct pm8xxx_misc_chip));
1172 return -ENOMEM;
1173 }
1174
1175 chip->dev = &pdev->dev;
1176 chip->version = pm8xxx_get_version(chip->dev->parent);
1177 memcpy(&(chip->pdata), pdata, sizeof(struct pm8xxx_misc_platform_data));
1178
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301179 irq = platform_get_irq_byname(pdev, "pm8xxx_osc_halt_irq");
1180 if (irq > 0) {
1181 rc = request_any_context_irq(irq, pm8xxx_osc_halt_isr,
1182 IRQF_TRIGGER_RISING | IRQF_DISABLED,
1183 "pm8xxx_osc_halt_irq", chip);
1184 if (rc < 0) {
1185 pr_err("%s: request_any_context_irq(%d) FAIL: %d\n",
1186 __func__, irq, rc);
1187 goto fail_irq;
1188 }
1189 }
1190
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001191 /* Insert PMICs in priority order (lowest value first). */
1192 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1193 prev = &pm8xxx_misc_chips;
1194 list_for_each_entry(sibling, &pm8xxx_misc_chips, link) {
1195 if (chip->pdata.priority < sibling->pdata.priority)
1196 break;
1197 else
1198 prev = &sibling->link;
1199 }
1200 list_add(&chip->link, prev);
1201 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1202
1203 platform_set_drvdata(pdev, chip);
1204
1205 return rc;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301206
1207fail_irq:
1208 platform_set_drvdata(pdev, NULL);
1209 kfree(chip);
1210 return rc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001211}
1212
1213static int __devexit pm8xxx_misc_remove(struct platform_device *pdev)
1214{
1215 struct pm8xxx_misc_chip *chip = platform_get_drvdata(pdev);
1216 unsigned long flags;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301217 int irq = platform_get_irq_byname(pdev, "pm8xxx_osc_halt_irq");
1218 if (irq > 0)
1219 free_irq(irq, chip);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001220
1221 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1222 list_del(&chip->link);
1223 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1224
1225 platform_set_drvdata(pdev, NULL);
1226 kfree(chip);
1227
1228 return 0;
1229}
1230
1231static struct platform_driver pm8xxx_misc_driver = {
1232 .probe = pm8xxx_misc_probe,
1233 .remove = __devexit_p(pm8xxx_misc_remove),
1234 .driver = {
1235 .name = PM8XXX_MISC_DEV_NAME,
1236 .owner = THIS_MODULE,
1237 },
1238};
1239
1240static int __init pm8xxx_misc_init(void)
1241{
1242 return platform_driver_register(&pm8xxx_misc_driver);
1243}
1244postcore_initcall(pm8xxx_misc_init);
1245
1246static void __exit pm8xxx_misc_exit(void)
1247{
1248 platform_driver_unregister(&pm8xxx_misc_driver);
1249}
1250module_exit(pm8xxx_misc_exit);
1251
1252MODULE_LICENSE("GPL v2");
1253MODULE_DESCRIPTION("PMIC 8XXX misc driver");
1254MODULE_VERSION("1.0");
1255MODULE_ALIAS("platform:" PM8XXX_MISC_DEV_NAME);