blob: 39cb07baebae96ea0aa6594b6da8b1f11e189913 [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
31#include <asm/io.h>
32
33#define DRV_NAME "sata_sil24"
Jeff Garzik8676ce02006-06-26 20:41:33 -040034#define DRV_VERSION "0.3"
Tejun Heoedb33662005-07-28 10:36:22 +090035
Tejun Heoedb33662005-07-28 10:36:22 +090036/*
37 * Port request block (PRB) 32 bytes
38 */
39struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040040 __le16 ctrl;
41 __le16 prot;
42 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090043 u8 fis[6 * 4];
44};
45
46/*
47 * Scatter gather entry (SGE) 16 bytes
48 */
49struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040050 __le64 addr;
51 __le32 cnt;
52 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090053};
54
55/*
56 * Port multiplier
57 */
58struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040059 __le32 diag;
60 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090061};
62
63enum {
64 /*
65 * Global controller registers (128 bytes @ BAR0)
66 */
67 /* 32 bit regs */
68 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
69 HOST_CTRL = 0x40,
70 HOST_IRQ_STAT = 0x44,
71 HOST_PHY_CFG = 0x48,
72 HOST_BIST_CTRL = 0x50,
73 HOST_BIST_PTRN = 0x54,
74 HOST_BIST_STAT = 0x58,
75 HOST_MEM_BIST_STAT = 0x5c,
76 HOST_FLASH_CMD = 0x70,
77 /* 8 bit regs */
78 HOST_FLASH_DATA = 0x74,
79 HOST_TRANSITION_DETECT = 0x75,
80 HOST_GPIO_CTRL = 0x76,
81 HOST_I2C_ADDR = 0x78, /* 32 bit */
82 HOST_I2C_DATA = 0x7c,
83 HOST_I2C_XFER_CNT = 0x7e,
84 HOST_I2C_CTRL = 0x7f,
85
86 /* HOST_SLOT_STAT bits */
87 HOST_SSTAT_ATTN = (1 << 31),
88
Tejun Heo7dafc3f2006-04-11 22:32:18 +090089 /* HOST_CTRL bits */
90 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
91 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
92 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
93 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
94 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +090095 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +090096
Tejun Heoedb33662005-07-28 10:36:22 +090097 /*
98 * Port registers
99 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
100 */
101 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900102
103 PORT_LRAM = 0x0000, /* 31 LRAM slots and PM regs */
104 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900105
106 PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
107 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900108 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
109 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
110 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
111 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
112 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900113 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900114 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
115 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900116 PORT_FIS_CFG = 0x1028,
117 PORT_FIFO_THRES = 0x102c,
118 /* 16 bit regs */
119 PORT_DECODE_ERR_CNT = 0x1040,
120 PORT_DECODE_ERR_THRESH = 0x1042,
121 PORT_CRC_ERR_CNT = 0x1044,
122 PORT_CRC_ERR_THRESH = 0x1046,
123 PORT_HSHK_ERR_CNT = 0x1048,
124 PORT_HSHK_ERR_THRESH = 0x104a,
125 /* 32 bit regs */
126 PORT_PHY_CFG = 0x1050,
127 PORT_SLOT_STAT = 0x1800,
128 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
129 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
130 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
131 PORT_SCONTROL = 0x1f00,
132 PORT_SSTATUS = 0x1f04,
133 PORT_SERROR = 0x1f08,
134 PORT_SACTIVE = 0x1f0c,
135
136 /* PORT_CTRL_STAT bits */
137 PORT_CS_PORT_RST = (1 << 0), /* port reset */
138 PORT_CS_DEV_RST = (1 << 1), /* device reset */
139 PORT_CS_INIT = (1 << 2), /* port initialize */
140 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900141 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heoe382eb12005-08-17 13:09:13 +0900142 PORT_CS_RESUME = (1 << 6), /* port resume */
143 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
144 PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
145 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900146
147 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
148 /* bits[11:0] are masked */
149 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
150 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
151 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
152 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
153 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
154 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900155 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
156 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
157 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
158 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
159 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900160 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900161
Tejun Heo88ce7552006-05-15 20:58:32 +0900162 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900163 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
164 PORT_IRQ_UNK_FIS,
Tejun Heo88ce7552006-05-15 20:58:32 +0900165
Tejun Heoedb33662005-07-28 10:36:22 +0900166 /* bits[27:16] are unmasked (raw) */
167 PORT_IRQ_RAW_SHIFT = 16,
168 PORT_IRQ_MASKED_MASK = 0x7ff,
169 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
170
171 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
172 PORT_IRQ_STEER_SHIFT = 30,
173 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
174
175 /* PORT_CMD_ERR constants */
176 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
177 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
178 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
179 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
180 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
181 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
182 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
183 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
184 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
185 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
186 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
187 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
188 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
189 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
190 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
191 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
192 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
193 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
194 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900195 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900196 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900197 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900198
Tejun Heod10cb352005-11-16 16:56:49 +0900199 /* bits of PRB control field */
200 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
201 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
202 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
203 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
204 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
205
206 /* PRB protocol field */
207 PRB_PROT_PACKET = (1 << 0),
208 PRB_PROT_TCQ = (1 << 1),
209 PRB_PROT_NCQ = (1 << 2),
210 PRB_PROT_READ = (1 << 3),
211 PRB_PROT_WRITE = (1 << 4),
212 PRB_PROT_TRANSPARENT = (1 << 5),
213
Tejun Heoedb33662005-07-28 10:36:22 +0900214 /*
215 * Other constants
216 */
217 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900218 SGE_LNK = (1 << 30), /* linked list
219 Points to SGT, not SGE */
220 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
221 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900222
Tejun Heoaee10a02006-05-15 21:03:56 +0900223 SIL24_MAX_CMDS = 31,
224
Tejun Heoedb33662005-07-28 10:36:22 +0900225 /* board id */
226 BID_SIL3124 = 0,
227 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400228 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900229
Tejun Heo9466d852006-04-11 22:32:18 +0900230 /* host flags */
231 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900232 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo05429252006-05-31 18:28:20 +0900233 ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY,
Tejun Heo37024e82006-04-11 22:32:19 +0900234 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900235
Tejun Heoedb33662005-07-28 10:36:22 +0900236 IRQ_STAT_4PORTS = 0xf,
237};
238
Tejun Heo69ad1852005-11-18 14:16:45 +0900239struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900240 struct sil24_prb prb;
241 struct sil24_sge sge[LIBATA_MAX_PRD];
242};
243
Tejun Heo69ad1852005-11-18 14:16:45 +0900244struct sil24_atapi_block {
245 struct sil24_prb prb;
246 u8 cdb[16];
247 struct sil24_sge sge[LIBATA_MAX_PRD - 1];
248};
249
250union sil24_cmd_block {
251 struct sil24_ata_block ata;
252 struct sil24_atapi_block atapi;
253};
254
Tejun Heo88ce7552006-05-15 20:58:32 +0900255static struct sil24_cerr_info {
256 unsigned int err_mask, action;
257 const char *desc;
258} sil24_cerr_db[] = {
259 [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
260 "device error" },
261 [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
262 "device error via D2H FIS" },
263 [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
264 "device error via SDB FIS" },
265 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
266 "error in data FIS" },
267 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
268 "failed to transmit command FIS" },
269 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
270 "protocol mismatch" },
271 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
272 "data directon mismatch" },
273 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
274 "ran out of SGEs while writing" },
275 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
276 "ran out of SGEs while reading" },
277 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
278 "invalid data directon for ATAPI CDB" },
279 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
280 "SGT no on qword boundary" },
281 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
282 "PCI target abort while fetching SGT" },
283 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
284 "PCI master abort while fetching SGT" },
285 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
286 "PCI parity error while fetching SGT" },
287 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
288 "PRB not on qword boundary" },
289 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
290 "PCI target abort while fetching PRB" },
291 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
292 "PCI master abort while fetching PRB" },
293 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
294 "PCI parity error while fetching PRB" },
295 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
296 "undefined error while transferring data" },
297 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
298 "PCI target abort while transferring data" },
299 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
300 "PCI master abort while transferring data" },
301 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
302 "PCI parity error while transferring data" },
303 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
304 "FIS received while sending service FIS" },
305};
306
Tejun Heoedb33662005-07-28 10:36:22 +0900307/*
308 * ap->private_data
309 *
310 * The preview driver always returned 0 for status. We emulate it
311 * here from the previous interrupt.
312 */
313struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900314 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900315 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900316 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heoedb33662005-07-28 10:36:22 +0900317};
318
Jeff Garzikcca39742006-08-24 03:19:22 -0400319/* ap->host->private_data */
Tejun Heoedb33662005-07-28 10:36:22 +0900320struct sil24_host_priv {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100321 void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
322 void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
Tejun Heoedb33662005-07-28 10:36:22 +0900323};
324
Tejun Heo69ad1852005-11-18 14:16:45 +0900325static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900326static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900327static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
328static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900329static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heoedb33662005-07-28 10:36:22 +0900330static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900331static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900332static void sil24_irq_clear(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900333static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
Tejun Heo88ce7552006-05-15 20:58:32 +0900334static void sil24_freeze(struct ata_port *ap);
335static void sil24_thaw(struct ata_port *ap);
336static void sil24_error_handler(struct ata_port *ap);
337static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900338static int sil24_port_start(struct ata_port *ap);
339static void sil24_port_stop(struct ata_port *ap);
Jeff Garzikcca39742006-08-24 03:19:22 -0400340static void sil24_host_stop(struct ata_host *host);
Tejun Heoedb33662005-07-28 10:36:22 +0900341static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700342#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900343static int sil24_pci_device_resume(struct pci_dev *pdev);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700344#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900345
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500346static const struct pci_device_id sil24_pci_tbl[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900347 { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
Tejun Heo4b9d7e02006-02-23 10:46:47 +0900348 { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
Tejun Heoedb33662005-07-28 10:36:22 +0900349 { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
Tejun Heo042c21f2005-10-09 09:35:46 -0400350 { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
351 { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
Tejun Heo1fcce832005-10-09 09:31:33 -0400352 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900353};
354
355static struct pci_driver sil24_pci_driver = {
356 .name = DRV_NAME,
357 .id_table = sil24_pci_tbl,
358 .probe = sil24_init_one,
359 .remove = ata_pci_remove_one, /* safe? */
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700360#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900361 .suspend = ata_pci_device_suspend,
362 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700363#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900364};
365
Jeff Garzik193515d2005-11-07 00:59:37 -0500366static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900367 .module = THIS_MODULE,
368 .name = DRV_NAME,
369 .ioctl = ata_scsi_ioctl,
370 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900371 .change_queue_depth = ata_scsi_change_queue_depth,
372 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900373 .this_id = ATA_SHT_THIS_ID,
374 .sg_tablesize = LIBATA_MAX_PRD,
Tejun Heoedb33662005-07-28 10:36:22 +0900375 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
376 .emulated = ATA_SHT_EMULATED,
377 .use_clustering = ATA_SHT_USE_CLUSTERING,
378 .proc_name = DRV_NAME,
379 .dma_boundary = ATA_DMA_BOUNDARY,
380 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900381 .slave_destroy = ata_scsi_slave_destroy,
Tejun Heoedb33662005-07-28 10:36:22 +0900382 .bios_param = ata_std_bios_param,
Tejun Heod2298dc2006-07-03 16:07:27 +0900383 .suspend = ata_scsi_device_suspend,
384 .resume = ata_scsi_device_resume,
Tejun Heoedb33662005-07-28 10:36:22 +0900385};
386
Jeff Garzik057ace52005-10-22 14:27:05 -0400387static const struct ata_port_operations sil24_ops = {
Tejun Heoedb33662005-07-28 10:36:22 +0900388 .port_disable = ata_port_disable,
389
Tejun Heo69ad1852005-11-18 14:16:45 +0900390 .dev_config = sil24_dev_config,
391
Tejun Heoedb33662005-07-28 10:36:22 +0900392 .check_status = sil24_check_status,
393 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900394 .dev_select = ata_noop_dev_select,
395
Tejun Heo7f726d12005-10-07 01:43:19 +0900396 .tf_read = sil24_tf_read,
397
Tejun Heoedb33662005-07-28 10:36:22 +0900398 .qc_prep = sil24_qc_prep,
399 .qc_issue = sil24_qc_issue,
400
Tejun Heoedb33662005-07-28 10:36:22 +0900401 .irq_handler = sil24_interrupt,
402 .irq_clear = sil24_irq_clear,
403
404 .scr_read = sil24_scr_read,
405 .scr_write = sil24_scr_write,
406
Tejun Heo88ce7552006-05-15 20:58:32 +0900407 .freeze = sil24_freeze,
408 .thaw = sil24_thaw,
409 .error_handler = sil24_error_handler,
410 .post_internal_cmd = sil24_post_internal_cmd,
411
Tejun Heoedb33662005-07-28 10:36:22 +0900412 .port_start = sil24_port_start,
413 .port_stop = sil24_port_stop,
414 .host_stop = sil24_host_stop,
415};
416
Tejun Heo042c21f2005-10-09 09:35:46 -0400417/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400418 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400419 * Current maxium is 4.
420 */
421#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
422#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
423
Tejun Heoedb33662005-07-28 10:36:22 +0900424static struct ata_port_info sil24_port_info[] = {
425 /* sil_3124 */
426 {
427 .sht = &sil24_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400428 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900429 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heoedb33662005-07-28 10:36:22 +0900430 .pio_mask = 0x1f, /* pio0-4 */
431 .mwdma_mask = 0x07, /* mwdma0-2 */
432 .udma_mask = 0x3f, /* udma0-5 */
433 .port_ops = &sil24_ops,
434 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500435 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900436 {
437 .sht = &sil24_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400438 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo042c21f2005-10-09 09:35:46 -0400439 .pio_mask = 0x1f, /* pio0-4 */
440 .mwdma_mask = 0x07, /* mwdma0-2 */
441 .udma_mask = 0x3f, /* udma0-5 */
442 .port_ops = &sil24_ops,
443 },
444 /* sil_3131/sil_3531 */
445 {
446 .sht = &sil24_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400447 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heoedb33662005-07-28 10:36:22 +0900448 .pio_mask = 0x1f, /* pio0-4 */
449 .mwdma_mask = 0x07, /* mwdma0-2 */
450 .udma_mask = 0x3f, /* udma0-5 */
451 .port_ops = &sil24_ops,
452 },
453};
454
Tejun Heoaee10a02006-05-15 21:03:56 +0900455static int sil24_tag(int tag)
456{
457 if (unlikely(ata_tag_internal(tag)))
458 return 0;
459 return tag;
460}
461
Tejun Heo69ad1852005-11-18 14:16:45 +0900462static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
463{
464 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
465
Tejun Heo6e7846e2006-02-12 23:32:58 +0900466 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900467 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
468 else
469 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
470}
471
Tejun Heo6a575fa2005-10-06 11:43:39 +0900472static inline void sil24_update_tf(struct ata_port *ap)
473{
474 struct sil24_port_priv *pp = ap->private_data;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100475 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
476 struct sil24_prb __iomem *prb = port;
477 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900478
Al Viro4b4a5ea2005-10-29 06:38:44 +0100479 memcpy_fromio(fis, prb->fis, 6 * 4);
480 ata_tf_from_fis(fis, &pp->tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900481}
482
Tejun Heoedb33662005-07-28 10:36:22 +0900483static u8 sil24_check_status(struct ata_port *ap)
484{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900485 struct sil24_port_priv *pp = ap->private_data;
486 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900487}
488
Tejun Heoedb33662005-07-28 10:36:22 +0900489static int sil24_scr_map[] = {
490 [SCR_CONTROL] = 0,
491 [SCR_STATUS] = 1,
492 [SCR_ERROR] = 2,
493 [SCR_ACTIVE] = 3,
494};
495
496static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
497{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100498 void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900499 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100500 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900501 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
502 return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
503 }
504 return 0xffffffffU;
505}
506
507static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
508{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100509 void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900510 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100511 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900512 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
513 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
514 }
515}
516
Tejun Heo7f726d12005-10-07 01:43:19 +0900517static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
518{
519 struct sil24_port_priv *pp = ap->private_data;
520 *tf = pp->tf;
521}
522
Tejun Heob5bc4212006-04-11 22:32:19 +0900523static int sil24_init_port(struct ata_port *ap)
524{
525 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
526 u32 tmp;
527
528 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
529 ata_wait_register(port + PORT_CTRL_STAT,
530 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
531 tmp = ata_wait_register(port + PORT_CTRL_STAT,
532 PORT_CS_RDY, 0, 10, 100);
533
534 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
535 return -EIO;
536 return 0;
537}
538
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900539static int sil24_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heoca451602005-11-18 14:14:01 +0900540{
541 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
542 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900543 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900544 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo88ce7552006-05-15 20:58:32 +0900545 u32 mask, irq_stat;
Tejun Heo643be972006-04-11 22:22:29 +0900546 const char *reason;
Tejun Heoca451602005-11-18 14:14:01 +0900547
Tejun Heo07b73472006-02-10 23:58:48 +0900548 DPRINTK("ENTER\n");
549
Tejun Heo81952c52006-05-15 20:57:47 +0900550 if (ata_port_offline(ap)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900551 DPRINTK("PHY reports no device\n");
552 *class = ATA_DEV_NONE;
553 goto out;
554 }
555
Tejun Heo2555d6c2006-04-11 22:32:19 +0900556 /* put the port into known state */
557 if (sil24_init_port(ap)) {
558 reason ="port not ready";
559 goto err;
560 }
561
Tejun Heo0eaa6052006-04-11 22:32:19 +0900562 /* do SRST */
Tejun Heobad28a32006-04-11 22:32:19 +0900563 prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
Tejun Heoca451602005-11-18 14:14:01 +0900564 prb->fis[1] = 0; /* no PM yet */
565
566 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
Tejun Heo26ec6342006-04-11 22:32:19 +0900567 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
Tejun Heoca451602005-11-18 14:14:01 +0900568
Tejun Heo7dd29dd2006-04-11 22:22:30 +0900569 mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
570 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
571 100, ATA_TMOUT_BOOT / HZ * 1000);
Tejun Heoca451602005-11-18 14:14:01 +0900572
Tejun Heo7dd29dd2006-04-11 22:22:30 +0900573 writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
574 irq_stat >>= PORT_IRQ_RAW_SHIFT;
Tejun Heoca451602005-11-18 14:14:01 +0900575
Tejun Heo10d996a2006-03-11 11:42:34 +0900576 if (!(irq_stat & PORT_IRQ_COMPLETE)) {
Tejun Heo643be972006-04-11 22:22:29 +0900577 if (irq_stat & PORT_IRQ_ERROR)
578 reason = "SRST command error";
579 else
580 reason = "timeout";
581 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900582 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900583
584 sil24_update_tf(ap);
585 *class = ata_dev_classify(&pp->tf);
586
Tejun Heo07b73472006-02-10 23:58:48 +0900587 if (*class == ATA_DEV_UNKNOWN)
588 *class = ATA_DEV_NONE;
589
Tejun Heo10d996a2006-03-11 11:42:34 +0900590 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900591 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900592 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900593
594 err:
Tejun Heof15a1da2006-05-15 20:57:56 +0900595 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900596 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900597}
598
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900599static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900600{
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900601 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
602 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900603 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900604 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900605
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900606 /* sil24 does the right thing(tm) without any protection */
Tejun Heo3c567b72006-05-15 20:57:23 +0900607 sata_set_spd(ap);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900608
609 tout_msec = 100;
Tejun Heo81952c52006-05-15 20:57:47 +0900610 if (ata_port_online(ap))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900611 tout_msec = 5000;
612
613 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
614 tmp = ata_wait_register(port + PORT_CTRL_STAT,
615 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
616
Tejun Heoe8e008e2006-05-31 18:27:59 +0900617 /* SStatus oscillates between zero and valid status after
618 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900619 */
Tejun Heoe9c83912006-07-03 16:07:26 +0900620 rc = sata_phy_debounce(ap, sata_deb_timing_long);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900621 if (rc) {
622 reason = "PHY debouncing failed";
623 goto err;
624 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900625
626 if (tmp & PORT_CS_DEV_RST) {
Tejun Heo81952c52006-05-15 20:57:47 +0900627 if (ata_port_offline(ap))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900628 return 0;
629 reason = "link not ready";
630 goto err;
631 }
632
Tejun Heoe8e008e2006-05-31 18:27:59 +0900633 /* Sil24 doesn't store signature FIS after hardreset, so we
634 * can't wait for BSY to clear. Some devices take a long time
635 * to get ready and those devices will choke if we don't wait
636 * for BSY clearance here. Tell libata to perform follow-up
637 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900638 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900639 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900640
641 err:
Tejun Heof15a1da2006-05-15 20:57:56 +0900642 ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900643 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900644}
645
Tejun Heoedb33662005-07-28 10:36:22 +0900646static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900647 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900648{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400649 struct scatterlist *sg;
650 unsigned int idx = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900651
Jeff Garzik972c26b2005-10-18 22:14:54 -0400652 ata_for_each_sg(sg, qc) {
Tejun Heoedb33662005-07-28 10:36:22 +0900653 sge->addr = cpu_to_le64(sg_dma_address(sg));
654 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik972c26b2005-10-18 22:14:54 -0400655 if (ata_sg_is_last(sg, qc))
656 sge->flags = cpu_to_le32(SGE_TRM);
657 else
658 sge->flags = 0;
659
660 sge++;
661 idx++;
Tejun Heoedb33662005-07-28 10:36:22 +0900662 }
663}
664
665static void sil24_qc_prep(struct ata_queued_cmd *qc)
666{
667 struct ata_port *ap = qc->ap;
668 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900669 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900670 struct sil24_prb *prb;
671 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900672 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900673
Tejun Heoaee10a02006-05-15 21:03:56 +0900674 cb = &pp->cmd_block[sil24_tag(qc->tag)];
675
Tejun Heoedb33662005-07-28 10:36:22 +0900676 switch (qc->tf.protocol) {
677 case ATA_PROT_PIO:
678 case ATA_PROT_DMA:
Tejun Heoaee10a02006-05-15 21:03:56 +0900679 case ATA_PROT_NCQ:
Tejun Heoedb33662005-07-28 10:36:22 +0900680 case ATA_PROT_NODATA:
Tejun Heo69ad1852005-11-18 14:16:45 +0900681 prb = &cb->ata.prb;
682 sge = cb->ata.sge;
Tejun Heoedb33662005-07-28 10:36:22 +0900683 break;
Tejun Heo69ad1852005-11-18 14:16:45 +0900684
685 case ATA_PROT_ATAPI:
686 case ATA_PROT_ATAPI_DMA:
687 case ATA_PROT_ATAPI_NODATA:
688 prb = &cb->atapi.prb;
689 sge = cb->atapi.sge;
690 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900691 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900692
693 if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
694 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900695 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900696 else
Tejun Heobad28a32006-04-11 22:32:19 +0900697 ctrl = PRB_CTRL_PACKET_READ;
698 }
Tejun Heo69ad1852005-11-18 14:16:45 +0900699 break;
700
Tejun Heoedb33662005-07-28 10:36:22 +0900701 default:
Tejun Heo69ad1852005-11-18 14:16:45 +0900702 prb = NULL; /* shut up, gcc */
703 sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900704 BUG();
705 }
706
Tejun Heobad28a32006-04-11 22:32:19 +0900707 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heoedb33662005-07-28 10:36:22 +0900708 ata_tf_to_fis(&qc->tf, prb->fis, 0);
709
710 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900711 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900712}
713
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900714static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900715{
716 struct ata_port *ap = qc->ap;
717 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900718 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
719 unsigned int tag = sil24_tag(qc->tag);
720 dma_addr_t paddr;
721 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900722
Tejun Heoaee10a02006-05-15 21:03:56 +0900723 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
724 activate = port + PORT_CMD_ACTIVATE + tag * 8;
725
726 writel((u32)paddr, activate);
727 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900728
Tejun Heoedb33662005-07-28 10:36:22 +0900729 return 0;
730}
731
732static void sil24_irq_clear(struct ata_port *ap)
733{
734 /* unused */
735}
736
Tejun Heo88ce7552006-05-15 20:58:32 +0900737static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900738{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100739 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900740
Tejun Heo88ce7552006-05-15 20:58:32 +0900741 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
742 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900743 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900744 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
745}
Tejun Heo87466182005-08-17 13:08:57 +0900746
Tejun Heo88ce7552006-05-15 20:58:32 +0900747static void sil24_thaw(struct ata_port *ap)
748{
749 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
750 u32 tmp;
751
752 /* clear IRQ */
753 tmp = readl(port + PORT_IRQ_STAT);
754 writel(tmp, port + PORT_IRQ_STAT);
755
756 /* turn IRQ back on */
757 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
758}
759
760static void sil24_error_intr(struct ata_port *ap)
761{
762 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
763 struct ata_eh_info *ehi = &ap->eh_info;
764 int freeze = 0;
765 u32 irq_stat;
766
767 /* on error, we need to clear IRQ explicitly */
768 irq_stat = readl(port + PORT_IRQ_STAT);
769 writel(irq_stat, port + PORT_IRQ_STAT);
770
771 /* first, analyze and record host port events */
772 ata_ehi_clear_desc(ehi);
773
774 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
775
Tejun Heo05429252006-05-31 18:28:20 +0900776 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
777 ata_ehi_hotplugged(ehi);
778 ata_ehi_push_desc(ehi, ", %s",
779 irq_stat & PORT_IRQ_PHYRDY_CHG ?
780 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +0900781 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +0900782 }
783
Tejun Heo88ce7552006-05-15 20:58:32 +0900784 if (irq_stat & PORT_IRQ_UNK_FIS) {
785 ehi->err_mask |= AC_ERR_HSM;
786 ehi->action |= ATA_EH_SOFTRESET;
787 ata_ehi_push_desc(ehi , ", unknown FIS");
788 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +0800789 }
Tejun Heo88ce7552006-05-15 20:58:32 +0900790
791 /* deal with command error */
792 if (irq_stat & PORT_IRQ_ERROR) {
793 struct sil24_cerr_info *ci = NULL;
794 unsigned int err_mask = 0, action = 0;
795 struct ata_queued_cmd *qc;
796 u32 cerr;
797
798 /* analyze CMD_ERR */
799 cerr = readl(port + PORT_CMD_ERR);
800 if (cerr < ARRAY_SIZE(sil24_cerr_db))
801 ci = &sil24_cerr_db[cerr];
802
803 if (ci && ci->desc) {
804 err_mask |= ci->err_mask;
805 action |= ci->action;
806 ata_ehi_push_desc(ehi, ", %s", ci->desc);
807 } else {
808 err_mask |= AC_ERR_OTHER;
809 action |= ATA_EH_SOFTRESET;
810 ata_ehi_push_desc(ehi, ", unknown command error %d",
811 cerr);
812 }
813
814 /* record error info */
815 qc = ata_qc_from_tag(ap, ap->active_tag);
816 if (qc) {
Tejun Heo88ce7552006-05-15 20:58:32 +0900817 sil24_update_tf(ap);
818 qc->err_mask |= err_mask;
819 } else
820 ehi->err_mask |= err_mask;
821
822 ehi->action |= action;
823 }
824
825 /* freeze or abort */
826 if (freeze)
827 ata_port_freeze(ap);
828 else
829 ata_port_abort(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900830}
831
Tejun Heoaee10a02006-05-15 21:03:56 +0900832static void sil24_finish_qc(struct ata_queued_cmd *qc)
833{
834 if (qc->flags & ATA_QCFLAG_RESULT_TF)
835 sil24_update_tf(qc->ap);
836}
837
Tejun Heoedb33662005-07-28 10:36:22 +0900838static inline void sil24_host_intr(struct ata_port *ap)
839{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100840 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900841 u32 slot_stat, qc_active;
842 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900843
844 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +0900845
Tejun Heo88ce7552006-05-15 20:58:32 +0900846 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
847 sil24_error_intr(ap);
848 return;
849 }
Tejun Heo37024e82006-04-11 22:32:19 +0900850
Tejun Heo88ce7552006-05-15 20:58:32 +0900851 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
852 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
853
Tejun Heoaee10a02006-05-15 21:03:56 +0900854 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
855 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
856 if (rc > 0)
857 return;
858 if (rc < 0) {
859 struct ata_eh_info *ehi = &ap->eh_info;
860 ehi->err_mask |= AC_ERR_HSM;
861 ehi->action |= ATA_EH_SOFTRESET;
862 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900863 return;
864 }
865
866 if (ata_ratelimit())
867 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +0900868 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
869 slot_stat, ap->active_tag, ap->sactive);
Tejun Heoedb33662005-07-28 10:36:22 +0900870}
871
872static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
873{
Jeff Garzikcca39742006-08-24 03:19:22 -0400874 struct ata_host *host = dev_instance;
875 struct sil24_host_priv *hpriv = host->private_data;
Tejun Heoedb33662005-07-28 10:36:22 +0900876 unsigned handled = 0;
877 u32 status;
878 int i;
879
880 status = readl(hpriv->host_base + HOST_IRQ_STAT);
881
Tejun Heo06460ae2005-08-17 13:08:52 +0900882 if (status == 0xffffffff) {
883 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
884 "PCI fault or device removal?\n");
885 goto out;
886 }
887
Tejun Heoedb33662005-07-28 10:36:22 +0900888 if (!(status & IRQ_STAT_4PORTS))
889 goto out;
890
Jeff Garzikcca39742006-08-24 03:19:22 -0400891 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +0900892
Jeff Garzikcca39742006-08-24 03:19:22 -0400893 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +0900894 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -0400895 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +0900896 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Jeff Garzikcca39742006-08-24 03:19:22 -0400897 sil24_host_intr(host->ports[i]);
Tejun Heo3cc45712005-08-17 13:08:47 +0900898 handled++;
899 } else
900 printk(KERN_ERR DRV_NAME
901 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +0900902 }
903
Jeff Garzikcca39742006-08-24 03:19:22 -0400904 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +0900905 out:
906 return IRQ_RETVAL(handled);
907}
908
Tejun Heo88ce7552006-05-15 20:58:32 +0900909static void sil24_error_handler(struct ata_port *ap)
910{
911 struct ata_eh_context *ehc = &ap->eh_context;
912
913 if (sil24_init_port(ap)) {
914 ata_eh_freeze_port(ap);
915 ehc->i.action |= ATA_EH_HARDRESET;
916 }
917
918 /* perform recovery */
Tejun Heof5914a42006-05-31 18:27:48 +0900919 ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
920 ata_std_postreset);
Tejun Heo88ce7552006-05-15 20:58:32 +0900921}
922
923static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
924{
925 struct ata_port *ap = qc->ap;
926
927 if (qc->flags & ATA_QCFLAG_FAILED)
928 qc->err_mask |= AC_ERR_OTHER;
929
930 /* make DMA engine forget about the failed command */
931 if (qc->err_mask)
932 sil24_init_port(ap);
933}
934
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500935static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
936{
Tejun Heoaee10a02006-05-15 21:03:56 +0900937 const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500938
939 dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
940}
941
Tejun Heoedb33662005-07-28 10:36:22 +0900942static int sil24_port_start(struct ata_port *ap)
943{
Jeff Garzikcca39742006-08-24 03:19:22 -0400944 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +0900945 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +0900946 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +0900947 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +0900948 dma_addr_t cb_dma;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500949 int rc = -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +0900950
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500951 pp = kzalloc(sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +0900952 if (!pp)
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500953 goto err_out;
Tejun Heoedb33662005-07-28 10:36:22 +0900954
Tejun Heo6a575fa2005-10-06 11:43:39 +0900955 pp->tf.command = ATA_DRDY;
956
Tejun Heoedb33662005-07-28 10:36:22 +0900957 cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500958 if (!cb)
959 goto err_out_pp;
Tejun Heoedb33662005-07-28 10:36:22 +0900960 memset(cb, 0, cb_size);
961
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500962 rc = ata_pad_alloc(ap, dev);
963 if (rc)
964 goto err_out_pad;
965
Tejun Heoedb33662005-07-28 10:36:22 +0900966 pp->cmd_block = cb;
967 pp->cmd_block_dma = cb_dma;
968
969 ap->private_data = pp;
970
971 return 0;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500972
973err_out_pad:
974 sil24_cblk_free(pp, dev);
975err_out_pp:
976 kfree(pp);
977err_out:
978 return rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900979}
980
981static void sil24_port_stop(struct ata_port *ap)
982{
Jeff Garzikcca39742006-08-24 03:19:22 -0400983 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +0900984 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoedb33662005-07-28 10:36:22 +0900985
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500986 sil24_cblk_free(pp, dev);
Tejun Heoe9c05af2005-11-14 00:24:18 +0900987 ata_pad_free(ap, dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900988 kfree(pp);
989}
990
Jeff Garzikcca39742006-08-24 03:19:22 -0400991static void sil24_host_stop(struct ata_host *host)
Tejun Heoedb33662005-07-28 10:36:22 +0900992{
Jeff Garzikcca39742006-08-24 03:19:22 -0400993 struct sil24_host_priv *hpriv = host->private_data;
994 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900995
Jeff Garzik142877b2006-03-22 23:30:34 -0500996 pci_iounmap(pdev, hpriv->host_base);
997 pci_iounmap(pdev, hpriv->port_base);
Tejun Heoedb33662005-07-28 10:36:22 +0900998 kfree(hpriv);
999}
1000
Tejun Heo2a41a612006-07-03 16:07:27 +09001001static void sil24_init_controller(struct pci_dev *pdev, int n_ports,
Jeff Garzikcca39742006-08-24 03:19:22 -04001002 unsigned long port_flags,
Tejun Heo2a41a612006-07-03 16:07:27 +09001003 void __iomem *host_base,
1004 void __iomem *port_base)
1005{
1006 u32 tmp;
1007 int i;
1008
1009 /* GPIO off */
1010 writel(0, host_base + HOST_FLASH_CMD);
1011
1012 /* clear global reset & mask interrupts during initialization */
1013 writel(0, host_base + HOST_CTRL);
1014
1015 /* init ports */
1016 for (i = 0; i < n_ports; i++) {
1017 void __iomem *port = port_base + i * PORT_REGS_SIZE;
1018
1019 /* Initial PHY setting */
1020 writel(0x20c, port + PORT_PHY_CFG);
1021
1022 /* Clear port RST */
1023 tmp = readl(port + PORT_CTRL_STAT);
1024 if (tmp & PORT_CS_PORT_RST) {
1025 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1026 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1027 PORT_CS_PORT_RST,
1028 PORT_CS_PORT_RST, 10, 100);
1029 if (tmp & PORT_CS_PORT_RST)
1030 dev_printk(KERN_ERR, &pdev->dev,
1031 "failed to clear port RST\n");
1032 }
1033
1034 /* Configure IRQ WoC */
Jeff Garzikcca39742006-08-24 03:19:22 -04001035 if (port_flags & SIL24_FLAG_PCIX_IRQ_WOC)
Tejun Heo2a41a612006-07-03 16:07:27 +09001036 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
1037 else
1038 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
1039
1040 /* Zero error counters. */
1041 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
1042 writel(0x8000, port + PORT_CRC_ERR_THRESH);
1043 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
1044 writel(0x0000, port + PORT_DECODE_ERR_CNT);
1045 writel(0x0000, port + PORT_CRC_ERR_CNT);
1046 writel(0x0000, port + PORT_HSHK_ERR_CNT);
1047
1048 /* Always use 64bit activation */
1049 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
1050
1051 /* Clear port multiplier enable and resume bits */
1052 writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
1053 }
1054
1055 /* Turn on interrupts */
1056 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1057}
1058
Tejun Heoedb33662005-07-28 10:36:22 +09001059static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1060{
1061 static int printed_version = 0;
1062 unsigned int board_id = (unsigned int)ent->driver_data;
Tejun Heo042c21f2005-10-09 09:35:46 -04001063 struct ata_port_info *pinfo = &sil24_port_info[board_id];
Tejun Heoedb33662005-07-28 10:36:22 +09001064 struct ata_probe_ent *probe_ent = NULL;
1065 struct sil24_host_priv *hpriv = NULL;
Al Viro4b4a5ea2005-10-29 06:38:44 +01001066 void __iomem *host_base = NULL;
1067 void __iomem *port_base = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +09001068 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001069 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001070
1071 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001072 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001073
1074 rc = pci_enable_device(pdev);
1075 if (rc)
1076 return rc;
1077
1078 rc = pci_request_regions(pdev, DRV_NAME);
1079 if (rc)
1080 goto out_disable;
1081
1082 rc = -ENOMEM;
Jeff Garzik142877b2006-03-22 23:30:34 -05001083 /* map mmio registers */
1084 host_base = pci_iomap(pdev, 0, 0);
Tejun Heoedb33662005-07-28 10:36:22 +09001085 if (!host_base)
1086 goto out_free;
Jeff Garzik142877b2006-03-22 23:30:34 -05001087 port_base = pci_iomap(pdev, 2, 0);
Tejun Heoedb33662005-07-28 10:36:22 +09001088 if (!port_base)
1089 goto out_free;
1090
1091 /* allocate & init probe_ent and hpriv */
Jeff Garzik142877b2006-03-22 23:30:34 -05001092 probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001093 if (!probe_ent)
1094 goto out_free;
1095
Jeff Garzik142877b2006-03-22 23:30:34 -05001096 hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001097 if (!hpriv)
1098 goto out_free;
1099
Tejun Heoedb33662005-07-28 10:36:22 +09001100 probe_ent->dev = pci_dev_to_dev(pdev);
1101 INIT_LIST_HEAD(&probe_ent->node);
1102
Tejun Heo042c21f2005-10-09 09:35:46 -04001103 probe_ent->sht = pinfo->sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001104 probe_ent->port_flags = pinfo->flags;
Tejun Heo042c21f2005-10-09 09:35:46 -04001105 probe_ent->pio_mask = pinfo->pio_mask;
Tejun Heofbfda6e2006-03-05 23:03:42 +09001106 probe_ent->mwdma_mask = pinfo->mwdma_mask;
Tejun Heo042c21f2005-10-09 09:35:46 -04001107 probe_ent->udma_mask = pinfo->udma_mask;
1108 probe_ent->port_ops = pinfo->port_ops;
Jeff Garzikcca39742006-08-24 03:19:22 -04001109 probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->flags);
Tejun Heoedb33662005-07-28 10:36:22 +09001110
1111 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001112 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heoedb33662005-07-28 10:36:22 +09001113 probe_ent->private_data = hpriv;
1114
Tejun Heoedb33662005-07-28 10:36:22 +09001115 hpriv->host_base = host_base;
1116 hpriv->port_base = port_base;
1117
1118 /*
1119 * Configure the device
1120 */
Tejun Heo26ec6342006-04-11 22:32:19 +09001121 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1122 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1123 if (rc) {
1124 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1125 if (rc) {
1126 dev_printk(KERN_ERR, &pdev->dev,
1127 "64-bit DMA enable failed\n");
1128 goto out_free;
1129 }
1130 }
1131 } else {
1132 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1133 if (rc) {
1134 dev_printk(KERN_ERR, &pdev->dev,
1135 "32-bit DMA enable failed\n");
1136 goto out_free;
1137 }
1138 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1139 if (rc) {
1140 dev_printk(KERN_ERR, &pdev->dev,
1141 "32-bit consistent DMA enable failed\n");
1142 goto out_free;
1143 }
Tejun Heoedb33662005-07-28 10:36:22 +09001144 }
1145
Tejun Heo37024e82006-04-11 22:32:19 +09001146 /* Apply workaround for completion IRQ loss on PCI-X errata */
Jeff Garzikcca39742006-08-24 03:19:22 -04001147 if (probe_ent->port_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
Tejun Heo37024e82006-04-11 22:32:19 +09001148 tmp = readl(host_base + HOST_CTRL);
1149 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1150 dev_printk(KERN_INFO, &pdev->dev,
1151 "Applying completion IRQ loss on PCI-X "
1152 "errata fix\n");
1153 else
Jeff Garzikcca39742006-08-24 03:19:22 -04001154 probe_ent->port_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
Tejun Heo37024e82006-04-11 22:32:19 +09001155 }
1156
Tejun Heoedb33662005-07-28 10:36:22 +09001157 for (i = 0; i < probe_ent->n_ports; i++) {
Tejun Heo2a41a612006-07-03 16:07:27 +09001158 unsigned long portu =
1159 (unsigned long)port_base + i * PORT_REGS_SIZE;
Tejun Heoedb33662005-07-28 10:36:22 +09001160
Tejun Heo135da342006-05-31 18:27:57 +09001161 probe_ent->port[i].cmd_addr = portu;
Tejun Heoedb33662005-07-28 10:36:22 +09001162 probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
1163
1164 ata_std_ports(&probe_ent->port[i]);
Tejun Heoedb33662005-07-28 10:36:22 +09001165 }
1166
Jeff Garzikcca39742006-08-24 03:19:22 -04001167 sil24_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
Tejun Heo2a41a612006-07-03 16:07:27 +09001168 host_base, port_base);
Tejun Heoedb33662005-07-28 10:36:22 +09001169
1170 pci_set_master(pdev);
1171
Tejun Heo14834672005-08-17 13:08:42 +09001172 /* FIXME: check ata_device_add return value */
Tejun Heoedb33662005-07-28 10:36:22 +09001173 ata_device_add(probe_ent);
1174
1175 kfree(probe_ent);
1176 return 0;
1177
1178 out_free:
1179 if (host_base)
Jeff Garzik142877b2006-03-22 23:30:34 -05001180 pci_iounmap(pdev, host_base);
Tejun Heoedb33662005-07-28 10:36:22 +09001181 if (port_base)
Jeff Garzik142877b2006-03-22 23:30:34 -05001182 pci_iounmap(pdev, port_base);
Tejun Heoedb33662005-07-28 10:36:22 +09001183 kfree(probe_ent);
1184 kfree(hpriv);
1185 pci_release_regions(pdev);
1186 out_disable:
1187 pci_disable_device(pdev);
1188 return rc;
1189}
1190
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001191#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001192static int sil24_pci_device_resume(struct pci_dev *pdev)
1193{
Jeff Garzikcca39742006-08-24 03:19:22 -04001194 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1195 struct sil24_host_priv *hpriv = host->private_data;
Tejun Heod2298dc2006-07-03 16:07:27 +09001196
1197 ata_pci_device_do_resume(pdev);
1198
1199 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
1200 writel(HOST_CTRL_GLOBAL_RST, hpriv->host_base + HOST_CTRL);
1201
Jeff Garzikcca39742006-08-24 03:19:22 -04001202 sil24_init_controller(pdev, host->n_ports, host->ports[0]->flags,
Tejun Heod2298dc2006-07-03 16:07:27 +09001203 hpriv->host_base, hpriv->port_base);
1204
Jeff Garzikcca39742006-08-24 03:19:22 -04001205 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001206
1207 return 0;
1208}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001209#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001210
Tejun Heoedb33662005-07-28 10:36:22 +09001211static int __init sil24_init(void)
1212{
Pavel Roskinb7887192006-08-10 18:13:18 +09001213 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001214}
1215
1216static void __exit sil24_exit(void)
1217{
1218 pci_unregister_driver(&sil24_pci_driver);
1219}
1220
1221MODULE_AUTHOR("Tejun Heo");
1222MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1223MODULE_LICENSE("GPL");
1224MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1225
1226module_init(sil24_init);
1227module_exit(sil24_exit);