blob: 925bce4607e78bc91f2fb4605e4c8d5195027ff2 [file] [log] [blame]
Juergen Beiserteea643f2008-07-05 10:02:56 +02001/*
2 * Copyright (C) 1999 ARM Limited
3 * Copyright (C) 2000 Deep Blue Solutions Ltd
4 * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
5 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
Ilya Yanok74bef9a2009-03-03 02:49:23 +03006 * Copyright 2009 Ilya Yanok, Emcraft Systems Ltd, yanok@emcraft.com
Juergen Beiserteea643f2008-07-05 10:02:56 +02007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Juergen Beiserteea643f2008-07-05 10:02:56 +020017 */
18
19#include <linux/kernel.h>
20#include <linux/clk.h>
21#include <linux/io.h>
Ilya Yanok74bef9a2009-03-03 02:49:23 +030022#include <linux/err.h>
23#include <linux/delay.h>
Juergen Beiserteea643f2008-07-05 10:02:56 +020024
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/hardware.h>
Dmitriy Taychenachevfd6ac7b2009-07-31 20:29:22 +090026#include <mach/common.h>
Juergen Beiserteea643f2008-07-05 10:02:56 +020027#include <asm/proc-fns.h>
28#include <asm/system.h>
29
Sascha Hauerbe124c92009-06-04 12:19:02 +020030static void __iomem *wdog_base;
Juergen Beiserteea643f2008-07-05 10:02:56 +020031
32/*
33 * Reset the system. It is called by machine_restart().
34 */
Russell Kingbe093be2009-03-19 16:20:24 +000035void arch_reset(char mode, const char *cmd)
Juergen Beiserteea643f2008-07-05 10:02:56 +020036{
Sascha Hauerbe124c92009-06-04 12:19:02 +020037 unsigned int wcr_enable;
38
Dmitriy Taychenachevfd6ac7b2009-07-31 20:29:22 +090039#ifdef CONFIG_ARCH_MXC91231
40 if (cpu_is_mxc91231()) {
41 mxc91231_arch_reset(mode, cmd);
42 return;
43 }
44#endif
Sascha Hauerbe124c92009-06-04 12:19:02 +020045 if (cpu_is_mx1()) {
46 wcr_enable = (1 << 0);
47 } else {
Ilya Yanok74bef9a2009-03-03 02:49:23 +030048 struct clk *clk;
Juergen Beiserteea643f2008-07-05 10:02:56 +020049
Ilya Yanok74bef9a2009-03-03 02:49:23 +030050 clk = clk_get_sys("imx-wdt.0", NULL);
51 if (!IS_ERR(clk))
52 clk_enable(clk);
Sascha Hauerbe124c92009-06-04 12:19:02 +020053 wcr_enable = (1 << 2);
Juergen Beiserteea643f2008-07-05 10:02:56 +020054 }
55
Juergen Beiserteea643f2008-07-05 10:02:56 +020056 /* Assert SRS signal */
Sascha Hauerbe124c92009-06-04 12:19:02 +020057 __raw_writew(wcr_enable, wdog_base);
Ilya Yanok74bef9a2009-03-03 02:49:23 +030058
59 /* wait for reset to assert... */
60 mdelay(500);
61
62 printk(KERN_ERR "Watchdog reset failed to assert reset\n");
63
64 /* delay to allow the serial port to show the message */
65 mdelay(50);
66
67 /* we'll take a jump through zero as a poor second */
68 cpu_reset(0);
Juergen Beiserteea643f2008-07-05 10:02:56 +020069}
Sascha Hauerbe124c92009-06-04 12:19:02 +020070
71void mxc_arch_reset_init(void __iomem *base)
72{
73 wdog_base = base;
74}