blob: 425450b980b8a8e60ea532b76702d552c3da6857 [file] [log] [blame]
Magnus Dammb2623a62010-03-19 04:47:10 +00001/*
2 * Header for the new SH dmaengine driver
3 *
4 * Copyright (C) 2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#ifndef SH_DMA_H
11#define SH_DMA_H
12
13#include <linux/list.h>
14#include <linux/dmaengine.h>
15
16/* Used by slave DMA clients to request DMA to/from a specific peripheral */
17struct sh_dmae_slave {
18 unsigned int slave_id; /* Set by the platform */
19 struct device *dma_dev; /* Set by the platform */
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +000020 const struct sh_dmae_slave_config *config; /* Set by the driver */
Magnus Dammb2623a62010-03-19 04:47:10 +000021};
22
23struct sh_dmae_regs {
24 u32 sar; /* SAR / source address */
25 u32 dar; /* DAR / destination address */
26 u32 tcr; /* TCR / transfer count */
27};
28
29struct sh_desc {
30 struct sh_dmae_regs hw;
31 struct list_head node;
32 struct dma_async_tx_descriptor async_tx;
Vinod Kouldb8196d2011-10-13 22:34:23 +053033 enum dma_transfer_direction direction;
Magnus Dammb2623a62010-03-19 04:47:10 +000034 dma_cookie_t cookie;
35 size_t partial;
36 int chunks;
37 int mark;
38};
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +000039
Magnus Dammb2623a62010-03-19 04:47:10 +000040struct sh_dmae_slave_config {
41 unsigned int slave_id;
42 dma_addr_t addr;
43 u32 chcr;
44 char mid_rid;
45};
46
47struct sh_dmae_channel {
48 unsigned int offset;
49 unsigned int dmars;
50 unsigned int dmars_bit;
Guennadi Liakhovetskic11b46c2012-01-04 15:34:17 +010051 unsigned int chclr_offset;
Magnus Dammb2623a62010-03-19 04:47:10 +000052};
53
54struct sh_dmae_pdata {
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +000055 const struct sh_dmae_slave_config *slave;
Magnus Dammb2623a62010-03-19 04:47:10 +000056 int slave_num;
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +000057 const struct sh_dmae_channel *channel;
Magnus Dammb2623a62010-03-19 04:47:10 +000058 int channel_num;
59 unsigned int ts_low_shift;
60 unsigned int ts_low_mask;
61 unsigned int ts_high_shift;
62 unsigned int ts_high_mask;
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +000063 const unsigned int *ts_shift;
Magnus Dammb2623a62010-03-19 04:47:10 +000064 int ts_shift_num;
65 u16 dmaor_init;
Kuninori Morimoto5899a722011-06-17 08:20:40 +000066 unsigned int chcr_offset;
Kuninori Morimoto67c62692011-06-17 08:20:51 +000067 u32 chcr_ie_bit;
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000068
69 unsigned int dmaor_is_32bit:1;
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +000070 unsigned int needs_tend_set:1;
71 unsigned int no_dmars:1;
Guennadi Liakhovetskic11b46c2012-01-04 15:34:17 +010072 unsigned int chclr_present:1;
Guennadi Liakhovetskie9c8d7a2012-01-18 10:14:25 +010073 unsigned int slave_only:1;
Magnus Dammb2623a62010-03-19 04:47:10 +000074};
75
76/* DMA register */
77#define SAR 0x00
78#define DAR 0x04
79#define TCR 0x08
80#define CHCR 0x0C
81#define DMAOR 0x40
82
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +000083#define TEND 0x18 /* USB-DMAC */
84
Magnus Dammb2623a62010-03-19 04:47:10 +000085/* DMAOR definitions */
86#define DMAOR_AE 0x00000004
87#define DMAOR_NMIF 0x00000002
88#define DMAOR_DME 0x00000001
89
90/* Definitions for the SuperH DMAC */
91#define REQ_L 0x00000000
92#define REQ_E 0x00080000
93#define RACK_H 0x00000000
94#define RACK_L 0x00040000
95#define ACK_R 0x00000000
96#define ACK_W 0x00020000
97#define ACK_H 0x00000000
98#define ACK_L 0x00010000
99#define DM_INC 0x00004000
100#define DM_DEC 0x00008000
101#define DM_FIX 0x0000c000
102#define SM_INC 0x00001000
103#define SM_DEC 0x00002000
104#define SM_FIX 0x00003000
105#define RS_IN 0x00000200
106#define RS_OUT 0x00000300
107#define TS_BLK 0x00000040
108#define TM_BUR 0x00000020
109#define CHCR_DE 0x00000001
110#define CHCR_TE 0x00000002
111#define CHCR_IE 0x00000004
112
113#endif