blob: d854101712608655a67e10a46ff7b964245798c7 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb2008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/processor.h>
10#include <asm/apicdef.h>
Arun Sharma60063492011-07-26 16:09:06 -070011#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010012#include <asm/fixmap.h>
13#include <asm/mpspec.h>
Suresh Siddha13c88fb2008-07-10 11:16:52 -070014#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010015
16#define ARCH_APICTIMER_STOPS_ON_C3 1
17
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010018/*
19 * Debugging macros
20 */
21#define APIC_QUIET 0
22#define APIC_VERBOSE 1
23#define APIC_DEBUG 2
24
25/*
26 * Define the default level of output to be very little
27 * This can be turned up by using apic=verbose for more
28 * information and apic=debug for _lots_ of information.
29 * apic_verbosity is defined in apic.c
30 */
31#define apic_printk(v, s, a...) do { \
32 if ((v) <= apic_verbosity) \
33 printk(s, ##a); \
34 } while (0)
35
36
Ingo Molnar160d8da2009-02-11 11:27:39 +010037#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010038extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010039#else
40static inline void generic_apic_probe(void)
41{
42}
43#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010044
45#ifdef CONFIG_X86_LOCAL_APIC
46
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010047extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010048extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049
Yinghai Lu3c999f12008-06-20 16:11:20 -070050extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000051extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010052
53#ifdef CONFIG_SMP
54extern void __inquire_remote_apic(int apicid);
55#else /* CONFIG_SMP */
56static inline void __inquire_remote_apic(int apicid)
57{
58}
59#endif /* CONFIG_SMP */
60
61static inline void default_inquire_remote_apic(int apicid)
62{
63 if (apic_verbosity >= APIC_DEBUG)
64 __inquire_remote_apic(apicid);
65}
66
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010067/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040068 * With 82489DX we can't rely on apic feature bit
69 * retrieved via cpuid but still have to deal with
70 * such an apic chip so we assume that SMP configuration
71 * is found from MP table (64bit case uses ACPI mostly
72 * which set smp presence flag as well so we are safe
73 * to use this helper too).
74 */
75static inline bool apic_from_smp_config(void)
76{
77 return smp_found_config && !disable_apic;
78}
79
80/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010081 * Basic functions accessing APICs.
82 */
83#ifdef CONFIG_PARAVIRT
84#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020085#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010086
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070087#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070088extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080089#else
90static inline int is_vsmp_box(void)
91{
92 return 0;
93}
94#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053095extern void xapic_wait_icr_idle(void);
96extern u32 safe_xapic_wait_icr_idle(void);
Jaswinder Singh2b97df02008-07-23 17:13:14 +053097extern void xapic_icr_write(u32, u32);
98extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070099
Suresh Siddha1b374e42008-07-10 11:16:49 -0700100static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100101{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100102 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100103
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100104 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
105 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
106 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100107}
108
Suresh Siddha1b374e42008-07-10 11:16:49 -0700109static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100110{
111 return *((volatile u32 *)(APIC_BASE + reg));
112}
113
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800114extern void native_apic_wait_icr_idle(void);
115extern u32 native_safe_apic_wait_icr_idle(void);
116extern void native_apic_icr_write(u32 low, u32 id);
117extern u64 native_apic_icr_read(void);
118
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700119extern int x2apic_mode;
Fenghua Yub24696b2009-03-27 14:22:44 -0700120
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800121#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800122/*
123 * Make previous memory operations globally visible before
124 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
125 * mfence for this.
126 */
127static inline void x2apic_wrmsr_fence(void)
128{
129 asm volatile("mfence" : : : "memory");
130}
131
Suresh Siddha13c88fb2008-07-10 11:16:52 -0700132static inline void native_apic_msr_write(u32 reg, u32 v)
133{
134 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
135 reg == APIC_LVR)
136 return;
137
138 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
139}
140
141static inline u32 native_apic_msr_read(u32 reg)
142{
Andi Kleen0059b242010-11-08 22:20:29 +0100143 u64 msr;
Suresh Siddha13c88fb2008-07-10 11:16:52 -0700144
145 if (reg == APIC_DFR)
146 return -1;
147
Andi Kleen0059b242010-11-08 22:20:29 +0100148 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
149 return (u32)msr;
Suresh Siddha13c88fb2008-07-10 11:16:52 -0700150}
151
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800152static inline void native_x2apic_wait_icr_idle(void)
153{
154 /* no need to wait for icr idle in x2apic */
155 return;
156}
157
158static inline u32 native_safe_x2apic_wait_icr_idle(void)
159{
160 /* no need to wait for icr idle in x2apic */
161 return 0;
162}
163
164static inline void native_x2apic_icr_write(u32 low, u32 id)
165{
166 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
167}
168
169static inline u64 native_x2apic_icr_read(void)
170{
171 unsigned long val;
172
173 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
174 return val;
175}
176
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700177extern int x2apic_phys;
Yinghai Lufb209bd2011-12-21 17:45:17 -0800178extern int x2apic_preenabled;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700179extern void check_x2apic(void);
180extern void enable_x2apic(void);
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700181extern void x2apic_icr_write(u32 low, u32 id);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700182static inline int x2apic_enabled(void)
183{
Andi Kleen0059b242010-11-08 22:20:29 +0100184 u64 msr;
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700185
186 if (!cpu_has_x2apic)
187 return 0;
188
Andi Kleen0059b242010-11-08 22:20:29 +0100189 rdmsrl(MSR_IA32_APICBASE, msr);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700190 if (msr & X2APIC_ENABLE)
191 return 1;
192 return 0;
193}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700194
195#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300196static inline void x2apic_force_phys(void)
197{
198 x2apic_phys = 1;
199}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700200#else
Yinghai Lufb209bd2011-12-21 17:45:17 -0800201static inline void disable_x2apic(void)
202{
203}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800204static inline void check_x2apic(void)
205{
206}
207static inline void enable_x2apic(void)
208{
209}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800210static inline int x2apic_enabled(void)
211{
212 return 0;
213}
Gleb Natapovce69a782009-07-20 15:24:17 +0300214static inline void x2apic_force_phys(void)
215{
216}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700217
Yinghai Lua31bc322011-12-23 11:01:43 -0800218#define nox2apic 0
Weidong Han93758232009-04-17 16:42:14 +0800219#define x2apic_preenabled 0
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700220#define x2apic_supported() 0
Yinghai Luc535b6a2008-07-11 18:41:54 -0700221#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700222
Weidong Han93758232009-04-17 16:42:14 +0800223extern void enable_IR_x2apic(void);
224
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100225extern int get_physical_broadcast(void);
226
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100227extern int lapic_get_maxlvt(void);
228extern void clear_local_APIC(void);
229extern void connect_bsp_APIC(void);
230extern void disconnect_bsp_APIC(int virt_wire_setup);
231extern void disable_local_APIC(void);
232extern void lapic_shutdown(void);
233extern int verify_local_APIC(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100234extern void sync_Arb_IDs(void);
235extern void init_bsp_APIC(void);
236extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100237extern void end_local_APIC_setup(void);
Jan Beulich2fb270f2011-02-09 08:21:02 +0000238extern void bsp_end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100239extern void init_apic_mappings(void);
Yinghai Luc0104d32010-12-07 00:55:17 -0800240void register_lapic_address(unsigned long address);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100241extern void setup_boot_APIC_clock(void);
242extern void setup_secondary_APIC_clock(void);
243extern int APIC_init_uniprocessor(void);
Thomas Gleixnera906fda2011-02-25 16:09:31 +0100244extern int apic_force_enable(unsigned long addr);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100245
246/*
247 * On 32bit this is mach-xxx local
248 */
249#ifdef CONFIG_X86_64
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700250extern int apic_is_clustered_box(void);
251#else
252static inline int apic_is_clustered_box(void)
253{
254 return 0;
255}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100256#endif
257
Robert Richter27afdf22010-10-06 12:27:54 +0200258extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100259
260#else /* !CONFIG_X86_LOCAL_APIC */
261static inline void lapic_shutdown(void) { }
262#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700263static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100264static inline void disable_local_APIC(void) { }
Thomas Gleixner736deca2009-08-19 12:35:53 +0200265# define setup_boot_APIC_clock x86_init_noop
266# define setup_secondary_APIC_clock x86_init_noop
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100267#endif /* !CONFIG_X86_LOCAL_APIC */
268
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100269#ifdef CONFIG_X86_64
270#define SET_APIC_ID(x) (apic->set_apic_id(x))
271#else
272
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100273#endif
274
Ingo Molnare2780a62009-02-17 13:52:29 +0100275/*
276 * Copyright 2004 James Cleverdon, IBM.
277 * Subject to the GNU Public License, v.2
278 *
279 * Generic APIC sub-arch data struct.
280 *
281 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
282 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
283 * James Cleverdon.
284 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100285struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100286 char *name;
287
288 int (*probe)(void);
289 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800290 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100291 int (*apic_id_registered)(void);
292
293 u32 irq_delivery_mode;
294 u32 irq_dest_mode;
295
296 const struct cpumask *(*target_cpus)(void);
297
298 int disable_esr;
299
300 int dest_logical;
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300301 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100302 unsigned long (*check_apicid_present)(int apicid);
303
304 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
305 void (*init_apic_ldr)(void);
306
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300307 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100308
309 void (*setup_apic_routing)(void);
310 int (*multi_timer_check)(int apic, int irq);
Ingo Molnare2780a62009-02-17 13:52:29 +0100311 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300312 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100313 void (*setup_portio_remap)(void);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200314 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100315 void (*enable_apic_mode)(void);
316 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
317
318 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100319 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100320 * is switched to this. Essentially they are additional
321 * probe functions:
322 */
323 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
324
325 unsigned int (*get_apic_id)(unsigned long x);
326 unsigned long (*set_apic_id)(unsigned int id);
327 unsigned long apic_id_mask;
328
329 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
330 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
331 const struct cpumask *andmask);
332
333 /* ipi */
334 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
335 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
336 int vector);
337 void (*send_IPI_allbutself)(int vector);
338 void (*send_IPI_all)(int vector);
339 void (*send_IPI_self)(int vector);
340
341 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100342 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100343
344 int trampoline_phys_low;
345 int trampoline_phys_high;
346
347 void (*wait_for_init_deassert)(atomic_t *deassert);
348 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100349 void (*inquire_remote_apic)(int apicid);
350
351 /* apic ops */
352 u32 (*read)(u32 reg);
353 void (*write)(u32 reg, u32 v);
354 u64 (*icr_read)(void);
355 void (*icr_write)(u32 low, u32 high);
356 void (*wait_icr_idle)(void);
357 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100358
359#ifdef CONFIG_X86_32
360 /*
361 * Called very early during boot from get_smp_config(). It should
362 * return the logical apicid. x86_[bios]_cpu_to_apicid is
363 * initialized before this function is called.
364 *
365 * If logical apicid can't be determined that early, the function
366 * may return BAD_APICID. Logical apicid will be configured after
367 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
368 * won't be applied properly during early boot in this case.
369 */
370 int (*x86_32_early_logical_apicid)(int cpu);
Tejun Heo89e5dc22011-01-23 14:37:38 +0100371
Tejun Heo84914ed2011-05-02 14:18:52 +0200372 /*
373 * Optional method called from setup_local_APIC() after logical
374 * apicid is guaranteed to be known to initialize apicid -> node
375 * mapping if NUMA initialization hasn't done so already. Don't
376 * add new users.
377 */
Tejun Heo89e5dc22011-01-23 14:37:38 +0100378 int (*x86_32_numa_cpu_node)(int cpu);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100379#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100380};
381
Ingo Molnar0917c012009-02-26 12:47:40 +0100382/*
383 * Pointer to the local APIC driver in use on this system (there's
384 * always just one such driver in use - the kernel decides via an
385 * early probing process which one it picks - and then sticks to it):
386 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100387extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100388
389/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700390 * APIC drivers are probed based on how they are listed in the .apicdrivers
391 * section. So the order is important and enforced by the ordering
392 * of different apic driver files in the Makefile.
393 *
394 * For the files having two apic drivers, we use apic_drivers()
395 * to enforce the order with in them.
396 */
397#define apic_driver(sym) \
398 static struct apic *__apicdrivers_##sym __used \
399 __aligned(sizeof(struct apic *)) \
400 __section(.apicdrivers) = { &sym }
401
402#define apic_drivers(sym1, sym2) \
403 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
404 __aligned(sizeof(struct apic *)) \
405 __section(.apicdrivers) = { &sym1, &sym2 }
406
407extern struct apic *__apicdrivers[], *__apicdrivers_end[];
408
409/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100410 * APIC functionality to boot other CPUs - only used on SMP:
411 */
412#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800413extern atomic_t init_deasserted;
414extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100415#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100416
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300417#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900418
Ingo Molnare2780a62009-02-17 13:52:29 +0100419static inline u32 apic_read(u32 reg)
420{
421 return apic->read(reg);
422}
423
424static inline void apic_write(u32 reg, u32 val)
425{
426 apic->write(reg, val);
427}
428
429static inline u64 apic_icr_read(void)
430{
431 return apic->icr_read();
432}
433
434static inline void apic_icr_write(u32 low, u32 high)
435{
436 apic->icr_write(low, high);
437}
438
439static inline void apic_wait_icr_idle(void)
440{
441 apic->wait_icr_idle();
442}
443
444static inline u32 safe_apic_wait_icr_idle(void)
445{
446 return apic->safe_wait_icr_idle();
447}
448
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300449#else /* CONFIG_X86_LOCAL_APIC */
450
451static inline u32 apic_read(u32 reg) { return 0; }
452static inline void apic_write(u32 reg, u32 val) { }
453static inline u64 apic_icr_read(void) { return 0; }
454static inline void apic_icr_write(u32 low, u32 high) { }
455static inline void apic_wait_icr_idle(void) { }
456static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
457
458#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100459
460static inline void ack_APIC_irq(void)
461{
462 /*
463 * ack_APIC_irq() actually gets compiled as a single instruction
464 * ... yummie.
465 */
466
467 /* Docs say use 0 for future compatibility */
468 apic_write(APIC_EOI, 0);
469}
470
471static inline unsigned default_get_apic_id(unsigned long x)
472{
473 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
474
Andreas Herrmann42937e82009-06-08 15:55:09 +0200475 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100476 return (x >> 24) & 0xFF;
477 else
478 return (x >> 24) & 0x0F;
479}
480
481/*
482 * Warm reset vector default position:
483 */
484#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
485#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
486
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800487#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100488extern int default_acpi_madt_oem_check(char *, char *);
489
490extern void apic_send_IPI_self(int vector);
491
Ingo Molnare2780a62009-02-17 13:52:29 +0100492DECLARE_PER_CPU(int, x2apic_extra_bits);
493
494extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200495extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100496#endif
497
498static inline void default_wait_for_init_deassert(atomic_t *deassert)
499{
500 while (!atomic_read(deassert))
501 cpu_relax();
502 return;
503}
504
Jan Beulich838312b2011-09-28 16:44:54 +0100505extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100506
507
508#ifdef CONFIG_X86_LOCAL_APIC
509
510#include <asm/smp.h>
511
512#define APIC_DFR_VALUE (APIC_DFR_FLAT)
513
514static inline const struct cpumask *default_target_cpus(void)
515{
516#ifdef CONFIG_SMP
517 return cpu_online_mask;
518#else
519 return cpumask_of(0);
520#endif
521}
522
523DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
524
525
526static inline unsigned int read_apic_id(void)
527{
528 unsigned int reg;
529
530 reg = apic_read(APIC_ID);
531
532 return apic->get_apic_id(reg);
533}
534
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800535static inline int default_apic_id_valid(int apicid)
536{
Steffen Persvoldb7157ac2012-03-16 20:25:35 +0100537 return (apicid < 255);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800538}
539
Ingo Molnare2780a62009-02-17 13:52:29 +0100540extern void default_setup_apic_routing(void);
541
Cyrill Gorcunov9844ab12009-10-14 00:07:03 +0400542extern struct apic apic_noop;
543
Ingo Molnare2780a62009-02-17 13:52:29 +0100544#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530545
Tejun Heoacb8bc02011-01-23 14:37:33 +0100546static inline int noop_x86_32_early_logical_apicid(int cpu)
547{
548 return BAD_APICID;
549}
550
Ingo Molnare2780a62009-02-17 13:52:29 +0100551/*
552 * Set up the logical destination ID.
553 *
554 * Intel recommends to set DFR, LDR and TPR before enabling
555 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
556 * document number 292116). So here it goes...
557 */
558extern void default_init_apic_ldr(void);
559
560static inline int default_apic_id_registered(void)
561{
562 return physid_isset(read_apic_id(), phys_cpu_present_map);
563}
564
Yinghai Luf56e5032009-03-24 14:16:30 -0700565static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
566{
567 return cpuid_apic >> index_msb;
568}
569
Yinghai Luf56e5032009-03-24 14:16:30 -0700570#endif
571
Ingo Molnare2780a62009-02-17 13:52:29 +0100572static inline unsigned int
573default_cpu_mask_to_apicid(const struct cpumask *cpumask)
574{
Yinghai Luf56e5032009-03-24 14:16:30 -0700575 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
Ingo Molnare2780a62009-02-17 13:52:29 +0100576}
577
578static inline unsigned int
579default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
580 const struct cpumask *andmask)
581{
582 unsigned long mask1 = cpumask_bits(cpumask)[0];
583 unsigned long mask2 = cpumask_bits(andmask)[0];
584 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
585
586 return (unsigned int)(mask1 & mask2 & mask3);
587}
588
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300589static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100590{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300591 return physid_isset(apicid, *map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100592}
593
594static inline unsigned long default_check_apicid_present(int bit)
595{
596 return physid_isset(bit, phys_cpu_present_map);
597}
598
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300599static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
Ingo Molnare2780a62009-02-17 13:52:29 +0100600{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300601 *retmap = *phys_map;
Ingo Molnare2780a62009-02-17 13:52:29 +0100602}
603
Ingo Molnare2780a62009-02-17 13:52:29 +0100604static inline int __default_cpu_present_to_apicid(int mps_cpu)
605{
606 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
607 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
608 else
609 return BAD_APICID;
610}
611
612static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200613__default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100614{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200615 return physid_isset(phys_apicid, phys_cpu_present_map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100616}
617
618#ifdef CONFIG_X86_32
619static inline int default_cpu_present_to_apicid(int mps_cpu)
620{
621 return __default_cpu_present_to_apicid(mps_cpu);
622}
623
624static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200625default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100626{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200627 return __default_check_phys_apicid_present(phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100628}
629#else
630extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200631extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100632#endif
633
Ingo Molnare2780a62009-02-17 13:52:29 +0100634#endif /* CONFIG_X86_LOCAL_APIC */
635
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700636#endif /* _ASM_X86_APIC_H */