blob: 9c2c01490d626c86decbe76d58409edaeca7316a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Support for the SH7751
3 *
4 * Dustin McIntire (dustin@sensoria.com)
5 * Derived from arch/i386/kernel/pci-*.c which bore the message:
6 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
7 *
8 * Ported to the new API by Paul Mundt <lethal@linux-sh.org>
9 * With cleanup by Paul van Gool <pvangool@mimotech.com>
10 *
11 * May be copied or modified under the terms of the GNU General Public
12 * License. See linux/COPYING for more information.
13 *
14 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#undef DEBUG
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18#include <linux/pci.h>
Paul Mundt959f85f2006-09-27 16:43:28 +090019#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/errno.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/delay.h>
Paul Mundt959f85f2006-09-27 16:43:28 +090022#include "pci-sh4.h"
23#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26/*
27 * Initialization. Try all known PCI access methods. Note that we support
28 * using both PCI BIOS and direct access: in such cases, we use I/O ports
29 * to access config space.
Paul Mundtcd6c7ea2007-03-29 00:04:39 +090030 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * Note that the platform specific initialization (BSC registers, and memory
Paul Mundt959f85f2006-09-27 16:43:28 +090032 * space mapping) will be called via the platform defined function
33 * pcibios_init_platform().
Linus Torvalds1da177e2005-04-16 15:20:36 -070034 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070035static int __init sh7751_pci_init(void)
36{
Paul Mundt959f85f2006-09-27 16:43:28 +090037 unsigned int id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 int ret;
39
40 pr_debug("PCI: Starting intialization.\n");
Paul Mundt959f85f2006-09-27 16:43:28 +090041
42 /* check for SH7751/SH7751R hardware */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090043 id = pci_read_reg(NULL, SH7751_PCICONF0);
Paul Mundt959f85f2006-09-27 16:43:28 +090044 if (id != ((SH7751_DEVICE_ID << 16) | SH7751_VENDOR_ID) &&
45 id != ((SH7751R_DEVICE_ID << 16) | SH7751_VENDOR_ID)) {
46 pr_debug("PCI: This is not an SH7751(R) (%x)\n", id);
47 return -ENODEV;
48 }
49
Magnus Dammb8b47bf2009-03-11 15:41:51 +090050 if ((ret = sh4_pci_check_direct(NULL)) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 return ret;
52
53 return pcibios_init_platform();
54}
Linus Torvalds1da177e2005-04-16 15:20:36 -070055subsys_initcall(sh7751_pci_init);
56
Magnus Dammb8b47bf2009-03-11 15:41:51 +090057static int __init __area_sdram_check(struct pci_channel *chan,
58 unsigned int area)
Linus Torvalds1da177e2005-04-16 15:20:36 -070059{
60 u32 word;
61
Magnus Damme036eaa2008-02-14 13:52:43 +090062 word = ctrl_inl(SH7751_BCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 /* check BCR for SDRAM in area */
Paul Mundt5283ecb2006-09-27 15:59:17 +090064 if (((word >> area) & 1) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 printk("PCI: Area %d is not configured for SDRAM. BCR1=0x%x\n",
66 area, word);
67 return 0;
68 }
Magnus Dammb8b47bf2009-03-11 15:41:51 +090069 pci_write_reg(chan, word, SH4_PCIBCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Magnus Damme036eaa2008-02-14 13:52:43 +090071 word = (u16)ctrl_inw(SH7751_BCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 /* check BCR2 for 32bit SDRAM interface*/
Paul Mundt5283ecb2006-09-27 15:59:17 +090073 if (((word >> (area << 1)) & 0x3) != 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 printk("PCI: Area %d is not 32 bit SDRAM. BCR2=0x%x\n",
75 area, word);
76 return 0;
77 }
Magnus Dammb8b47bf2009-03-11 15:41:51 +090078 pci_write_reg(chan, word, SH4_PCIBCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 return 1;
81}
82
Magnus Dammb8b47bf2009-03-11 15:41:51 +090083int __init sh7751_pcic_init(struct pci_channel *chan,
84 struct sh4_pci_address_map *map)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
86 u32 reg;
87 u32 word;
88
89 /* Set the BCR's to enable PCI access */
Magnus Damme036eaa2008-02-14 13:52:43 +090090 reg = ctrl_inl(SH7751_BCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 reg |= 0x80000;
Magnus Damme036eaa2008-02-14 13:52:43 +090092 ctrl_outl(reg, SH7751_BCR1);
Paul Mundt959f85f2006-09-27 16:43:28 +090093
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 /* Turn the clocks back on (not done in reset)*/
Magnus Dammb8b47bf2009-03-11 15:41:51 +090095 pci_write_reg(chan, 0, SH4_PCICLKR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 /* Clear Powerdown IRQ's (not done in reset) */
Paul Mundt959f85f2006-09-27 16:43:28 +090097 word = SH4_PCIPINT_D3 | SH4_PCIPINT_D0;
Magnus Dammb8b47bf2009-03-11 15:41:51 +090098 pci_write_reg(chan, word, SH4_PCIPINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100 /*
101 * This code is unused for some boards as it is done in the
102 * bootloader and doing it here means the MAC addresses loaded
103 * by the bootloader get lost.
104 */
Paul Mundt959f85f2006-09-27 16:43:28 +0900105 if (!(map->flags & SH4_PCIC_NO_RESET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 /* toggle PCI reset pin */
Paul Mundt959f85f2006-09-27 16:43:28 +0900107 word = SH4_PCICR_PREFIX | SH4_PCICR_PRST;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900108 pci_write_reg(chan, word, SH4_PCICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 /* Wait for a long time... not 1 sec. but long enough */
110 mdelay(100);
Paul Mundt959f85f2006-09-27 16:43:28 +0900111 word = SH4_PCICR_PREFIX;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900112 pci_write_reg(chan, word, SH4_PCICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 }
Paul Mundt959f85f2006-09-27 16:43:28 +0900114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 /* set the command/status bits to:
116 * Wait Cycle Control + Parity Enable + Bus Master +
117 * Mem space enable
118 */
Paul Mundtcd6c7ea2007-03-29 00:04:39 +0900119 word = SH7751_PCICONF1_WCC | SH7751_PCICONF1_PER |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 SH7751_PCICONF1_BUM | SH7751_PCICONF1_MES;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900121 pci_write_reg(chan, word, SH7751_PCICONF1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 /* define this host as the host bridge */
Paul Mundt959f85f2006-09-27 16:43:28 +0900124 word = PCI_BASE_CLASS_BRIDGE << 24;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900125 pci_write_reg(chan, word, SH7751_PCICONF2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
Paul Mundtcd6c7ea2007-03-29 00:04:39 +0900127 /* Set IO and Mem windows to local address
128 * Make PCI and local address the same for easy 1 to 1 mapping
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * Window0 = map->window0.size @ non-cached area base = SDRAM
Paul Mundtcd6c7ea2007-03-29 00:04:39 +0900130 * Window1 = map->window1.size @ cached area base = SDRAM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 */
132 word = map->window0.size - 1;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900133 pci_write_reg(chan, word, SH4_PCILSR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 word = map->window1.size - 1;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900135 pci_write_reg(chan, word, SH4_PCILSR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 /* Set the values on window 0 PCI config registers */
137 word = P2SEGADDR(map->window0.base);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900138 pci_write_reg(chan, word, SH4_PCILAR0);
139 pci_write_reg(chan, word, SH7751_PCICONF5);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 /* Set the values on window 1 PCI config registers */
141 word = PHYSADDR(map->window1.base);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900142 pci_write_reg(chan, word, SH4_PCILAR1);
143 pci_write_reg(chan, word, SH7751_PCICONF6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Paul Mundt959f85f2006-09-27 16:43:28 +0900145 /* Set the local 16MB PCI memory space window to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 * the lowest PCI mapped address
147 */
Paul Mundt959f85f2006-09-27 16:43:28 +0900148 word = PCIBIOS_MIN_MEM & SH4_PCIMBR_MASK;
149 pr_debug("PCI: Setting upper bits of Memory window to 0x%x\n", word);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900150 pci_write_reg(chan, word , SH4_PCIMBR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152 /* Map IO space into PCI IO window
153 * The IO window is 64K-PCIBIOS_MIN_IO in size
Paul Mundt959f85f2006-09-27 16:43:28 +0900154 * IO addresses will be translated to the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 * PCI IO window base address
156 */
Paul Mundt959f85f2006-09-27 16:43:28 +0900157 pr_debug("PCI: Mapping IO address 0x%x - 0x%x to base 0x%x\n",
158 PCIBIOS_MIN_IO, (64 << 10),
Jamie Lenehan58041002006-10-06 15:36:15 +0900159 SH7751_PCI_IO_BASE + PCIBIOS_MIN_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
Paul Mundt959f85f2006-09-27 16:43:28 +0900161 /* Make sure the MSB's of IO window are set to access PCI space
162 * correctly */
163 word = PCIBIOS_MIN_IO & SH4_PCIIOBR_MASK;
164 pr_debug("PCI: Setting upper bits of IO window to 0x%x\n", word);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900165 pci_write_reg(chan, word, SH4_PCIIOBR);
Paul Mundt959f85f2006-09-27 16:43:28 +0900166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 /* Set PCI WCRx, BCRx's, copy from BSC locations */
168
169 /* check BCR for SDRAM in specified area */
170 switch (map->window0.base) {
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900171 case SH7751_CS0_BASE_ADDR: word = __area_sdram_check(chan, 0); break;
172 case SH7751_CS1_BASE_ADDR: word = __area_sdram_check(chan, 1); break;
173 case SH7751_CS2_BASE_ADDR: word = __area_sdram_check(chan, 2); break;
174 case SH7751_CS3_BASE_ADDR: word = __area_sdram_check(chan, 3); break;
175 case SH7751_CS4_BASE_ADDR: word = __area_sdram_check(chan, 4); break;
176 case SH7751_CS5_BASE_ADDR: word = __area_sdram_check(chan, 5); break;
177 case SH7751_CS6_BASE_ADDR: word = __area_sdram_check(chan, 6); break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 }
Paul Mundtcd6c7ea2007-03-29 00:04:39 +0900179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 if (!word)
181 return 0;
182
183 /* configure the wait control registers */
Magnus Damme036eaa2008-02-14 13:52:43 +0900184 word = ctrl_inl(SH7751_WCR1);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900185 pci_write_reg(chan, word, SH4_PCIWCR1);
Magnus Damme036eaa2008-02-14 13:52:43 +0900186 word = ctrl_inl(SH7751_WCR2);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900187 pci_write_reg(chan, word, SH4_PCIWCR2);
Magnus Damme036eaa2008-02-14 13:52:43 +0900188 word = ctrl_inl(SH7751_WCR3);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900189 pci_write_reg(chan, word, SH4_PCIWCR3);
Magnus Damme036eaa2008-02-14 13:52:43 +0900190 word = ctrl_inl(SH7751_MCR);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900191 pci_write_reg(chan, word, SH4_PCIMCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
193 /* NOTE: I'm ignoring the PCI error IRQs for now..
194 * TODO: add support for the internal error interrupts and
195 * DMA interrupts...
196 */
197
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900198 pci_fixup_pcic(chan);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
200 /* SH7751 init done, set central function init complete */
201 /* use round robin mode to stop a device starving/overruning */
Paul Mundt959f85f2006-09-27 16:43:28 +0900202 word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_ARBM;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900203 pci_write_reg(chan, word, SH4_PCICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205 return 1;
206}