blob: 5d1220d188d46f88e29d6f8c9760a3fc3c92a54d [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanc7e54b12009-11-20 23:25:45 +00004 Copyright(c) 1999 - 2009 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _E1000_HW_H_
30#define _E1000_HW_H_
31
32#include <linux/types.h>
33
34struct e1000_hw;
35struct e1000_adapter;
36
37#include "defines.h"
38
39#define er32(reg) __er32(hw, E1000_##reg)
40#define ew32(reg,val) __ew32(hw, E1000_##reg, (val))
41#define e1e_flush() er32(STATUS)
42
43#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
44 (writel((value), ((a)->hw_addr + reg + ((offset) << 2))))
45
46#define E1000_READ_REG_ARRAY(a, reg, offset) \
47 (readl((a)->hw_addr + reg + ((offset) << 2)))
48
49enum e1e_registers {
50 E1000_CTRL = 0x00000, /* Device Control - RW */
51 E1000_STATUS = 0x00008, /* Device Status - RO */
52 E1000_EECD = 0x00010, /* EEPROM/Flash Control - RW */
53 E1000_EERD = 0x00014, /* EEPROM Read - RW */
54 E1000_CTRL_EXT = 0x00018, /* Extended Device Control - RW */
55 E1000_FLA = 0x0001C, /* Flash Access - RW */
56 E1000_MDIC = 0x00020, /* MDI Control - RW */
57 E1000_SCTL = 0x00024, /* SerDes Control - RW */
58 E1000_FCAL = 0x00028, /* Flow Control Address Low - RW */
59 E1000_FCAH = 0x0002C, /* Flow Control Address High -RW */
60 E1000_FEXTNVM = 0x00028, /* Future Extended NVM - RW */
61 E1000_FCT = 0x00030, /* Flow Control Type - RW */
62 E1000_VET = 0x00038, /* VLAN Ether Type - RW */
63 E1000_ICR = 0x000C0, /* Interrupt Cause Read - R/clr */
64 E1000_ITR = 0x000C4, /* Interrupt Throttling Rate - RW */
65 E1000_ICS = 0x000C8, /* Interrupt Cause Set - WO */
66 E1000_IMS = 0x000D0, /* Interrupt Mask Set - RW */
67 E1000_IMC = 0x000D8, /* Interrupt Mask Clear - WO */
Bruce Allan4662e822008-08-26 18:37:06 -070068 E1000_EIAC_82574 = 0x000DC, /* Ext. Interrupt Auto Clear - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070069 E1000_IAM = 0x000E0, /* Interrupt Acknowledge Auto Mask */
Bruce Allan4662e822008-08-26 18:37:06 -070070 E1000_IVAR = 0x000E4, /* Interrupt Vector Allocation - RW */
71 E1000_EITR_82574_BASE = 0x000E8, /* Interrupt Throttling - RW */
72#define E1000_EITR_82574(_n) (E1000_EITR_82574_BASE + (_n << 2))
Bruce Allanad680762008-03-28 09:15:03 -070073 E1000_RCTL = 0x00100, /* Rx Control - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070074 E1000_FCTTV = 0x00170, /* Flow Control Transmit Timer Value - RW */
Bruce Allanad680762008-03-28 09:15:03 -070075 E1000_TXCW = 0x00178, /* Tx Configuration Word - RW */
76 E1000_RXCW = 0x00180, /* Rx Configuration Word - RO */
77 E1000_TCTL = 0x00400, /* Tx Control - RW */
78 E1000_TCTL_EXT = 0x00404, /* Extended Tx Control - RW */
79 E1000_TIPG = 0x00410, /* Tx Inter-packet gap -RW */
80 E1000_AIT = 0x00458, /* Adaptive Interframe Spacing Throttle -RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070081 E1000_LEDCTL = 0x00E00, /* LED Control - RW */
82 E1000_EXTCNF_CTRL = 0x00F00, /* Extended Configuration Control */
83 E1000_EXTCNF_SIZE = 0x00F08, /* Extended Configuration Size */
84 E1000_PHY_CTRL = 0x00F10, /* PHY Control Register in CSR */
85 E1000_PBA = 0x01000, /* Packet Buffer Allocation - RW */
86 E1000_PBS = 0x01008, /* Packet Buffer Size */
87 E1000_EEMNGCTL = 0x01010, /* MNG EEprom Control */
88 E1000_EEWR = 0x0102C, /* EEPROM Write Register - RW */
89 E1000_FLOP = 0x0103C, /* FLASH Opcode Register */
Alexander Duyck6ea7ae12008-11-14 06:54:36 +000090 E1000_PBA_ECC = 0x01100, /* PBA ECC Register */
Auke Kokbc7f75f2007-09-17 12:30:59 -070091 E1000_ERT = 0x02008, /* Early Rx Threshold - RW */
92 E1000_FCRTL = 0x02160, /* Flow Control Receive Threshold Low - RW */
93 E1000_FCRTH = 0x02168, /* Flow Control Receive Threshold High - RW */
94 E1000_PSRCTL = 0x02170, /* Packet Split Receive Control - RW */
Bruce Allanad680762008-03-28 09:15:03 -070095 E1000_RDBAL = 0x02800, /* Rx Descriptor Base Address Low - RW */
96 E1000_RDBAH = 0x02804, /* Rx Descriptor Base Address High - RW */
97 E1000_RDLEN = 0x02808, /* Rx Descriptor Length - RW */
98 E1000_RDH = 0x02810, /* Rx Descriptor Head - RW */
99 E1000_RDT = 0x02818, /* Rx Descriptor Tail - RW */
100 E1000_RDTR = 0x02820, /* Rx Delay Timer - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700101 E1000_RXDCTL_BASE = 0x02828, /* Rx Descriptor Control - RW */
102#define E1000_RXDCTL(_n) (E1000_RXDCTL_BASE + (_n << 8))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700103 E1000_RADV = 0x0282C, /* RX Interrupt Absolute Delay Timer - RW */
104
105/* Convenience macros
106 *
107 * Note: "_n" is the queue number of the register to be written to.
108 *
109 * Example usage:
110 * E1000_RDBAL_REG(current_rx_queue)
111 *
112 */
113#define E1000_RDBAL_REG(_n) (E1000_RDBAL + (_n << 8))
114 E1000_KABGTXD = 0x03004, /* AFE Band Gap Transmit Ref Data */
Bruce Allanad680762008-03-28 09:15:03 -0700115 E1000_TDBAL = 0x03800, /* Tx Descriptor Base Address Low - RW */
116 E1000_TDBAH = 0x03804, /* Tx Descriptor Base Address High - RW */
117 E1000_TDLEN = 0x03808, /* Tx Descriptor Length - RW */
118 E1000_TDH = 0x03810, /* Tx Descriptor Head - RW */
119 E1000_TDT = 0x03818, /* Tx Descriptor Tail - RW */
120 E1000_TIDV = 0x03820, /* Tx Interrupt Delay Value - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700121 E1000_TXDCTL_BASE = 0x03828, /* Tx Descriptor Control - RW */
122#define E1000_TXDCTL(_n) (E1000_TXDCTL_BASE + (_n << 8))
Bruce Allanad680762008-03-28 09:15:03 -0700123 E1000_TADV = 0x0382C, /* Tx Interrupt Absolute Delay Val - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700124 E1000_TARC_BASE = 0x03840, /* Tx Arbitration Count (0) */
125#define E1000_TARC(_n) (E1000_TARC_BASE + (_n << 8))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700126 E1000_CRCERRS = 0x04000, /* CRC Error Count - R/clr */
127 E1000_ALGNERRC = 0x04004, /* Alignment Error Count - R/clr */
128 E1000_SYMERRS = 0x04008, /* Symbol Error Count - R/clr */
129 E1000_RXERRC = 0x0400C, /* Receive Error Count - R/clr */
130 E1000_MPC = 0x04010, /* Missed Packet Count - R/clr */
131 E1000_SCC = 0x04014, /* Single Collision Count - R/clr */
132 E1000_ECOL = 0x04018, /* Excessive Collision Count - R/clr */
133 E1000_MCC = 0x0401C, /* Multiple Collision Count - R/clr */
134 E1000_LATECOL = 0x04020, /* Late Collision Count - R/clr */
135 E1000_COLC = 0x04028, /* Collision Count - R/clr */
136 E1000_DC = 0x04030, /* Defer Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700137 E1000_TNCRS = 0x04034, /* Tx-No CRS - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700138 E1000_SEC = 0x04038, /* Sequence Error Count - R/clr */
139 E1000_CEXTERR = 0x0403C, /* Carrier Extension Error Count - R/clr */
140 E1000_RLEC = 0x04040, /* Receive Length Error Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700141 E1000_XONRXC = 0x04048, /* XON Rx Count - R/clr */
142 E1000_XONTXC = 0x0404C, /* XON Tx Count - R/clr */
143 E1000_XOFFRXC = 0x04050, /* XOFF Rx Count - R/clr */
144 E1000_XOFFTXC = 0x04054, /* XOFF Tx Count - R/clr */
145 E1000_FCRUC = 0x04058, /* Flow Control Rx Unsupported Count- R/clr */
146 E1000_PRC64 = 0x0405C, /* Packets Rx (64 bytes) - R/clr */
147 E1000_PRC127 = 0x04060, /* Packets Rx (65-127 bytes) - R/clr */
148 E1000_PRC255 = 0x04064, /* Packets Rx (128-255 bytes) - R/clr */
149 E1000_PRC511 = 0x04068, /* Packets Rx (255-511 bytes) - R/clr */
150 E1000_PRC1023 = 0x0406C, /* Packets Rx (512-1023 bytes) - R/clr */
151 E1000_PRC1522 = 0x04070, /* Packets Rx (1024-1522 bytes) - R/clr */
152 E1000_GPRC = 0x04074, /* Good Packets Rx Count - R/clr */
153 E1000_BPRC = 0x04078, /* Broadcast Packets Rx Count - R/clr */
154 E1000_MPRC = 0x0407C, /* Multicast Packets Rx Count - R/clr */
155 E1000_GPTC = 0x04080, /* Good Packets Tx Count - R/clr */
156 E1000_GORCL = 0x04088, /* Good Octets Rx Count Low - R/clr */
157 E1000_GORCH = 0x0408C, /* Good Octets Rx Count High - R/clr */
158 E1000_GOTCL = 0x04090, /* Good Octets Tx Count Low - R/clr */
159 E1000_GOTCH = 0x04094, /* Good Octets Tx Count High - R/clr */
160 E1000_RNBC = 0x040A0, /* Rx No Buffers Count - R/clr */
161 E1000_RUC = 0x040A4, /* Rx Undersize Count - R/clr */
162 E1000_RFC = 0x040A8, /* Rx Fragment Count - R/clr */
163 E1000_ROC = 0x040AC, /* Rx Oversize Count - R/clr */
164 E1000_RJC = 0x040B0, /* Rx Jabber Count - R/clr */
165 E1000_MGTPRC = 0x040B4, /* Management Packets Rx Count - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700166 E1000_MGTPDC = 0x040B8, /* Management Packets Dropped Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700167 E1000_MGTPTC = 0x040BC, /* Management Packets Tx Count - R/clr */
168 E1000_TORL = 0x040C0, /* Total Octets Rx Low - R/clr */
169 E1000_TORH = 0x040C4, /* Total Octets Rx High - R/clr */
170 E1000_TOTL = 0x040C8, /* Total Octets Tx Low - R/clr */
171 E1000_TOTH = 0x040CC, /* Total Octets Tx High - R/clr */
172 E1000_TPR = 0x040D0, /* Total Packets Rx - R/clr */
173 E1000_TPT = 0x040D4, /* Total Packets Tx - R/clr */
174 E1000_PTC64 = 0x040D8, /* Packets Tx (64 bytes) - R/clr */
175 E1000_PTC127 = 0x040DC, /* Packets Tx (65-127 bytes) - R/clr */
176 E1000_PTC255 = 0x040E0, /* Packets Tx (128-255 bytes) - R/clr */
177 E1000_PTC511 = 0x040E4, /* Packets Tx (256-511 bytes) - R/clr */
178 E1000_PTC1023 = 0x040E8, /* Packets Tx (512-1023 bytes) - R/clr */
179 E1000_PTC1522 = 0x040EC, /* Packets Tx (1024-1522 Bytes) - R/clr */
180 E1000_MPTC = 0x040F0, /* Multicast Packets Tx Count - R/clr */
181 E1000_BPTC = 0x040F4, /* Broadcast Packets Tx Count - R/clr */
182 E1000_TSCTC = 0x040F8, /* TCP Segmentation Context Tx - R/clr */
183 E1000_TSCTFC = 0x040FC, /* TCP Segmentation Context Tx Fail - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700184 E1000_IAC = 0x04100, /* Interrupt Assertion Count */
185 E1000_ICRXPTC = 0x04104, /* Irq Cause Rx Packet Timer Expire Count */
186 E1000_ICRXATC = 0x04108, /* Irq Cause Rx Abs Timer Expire Count */
187 E1000_ICTXPTC = 0x0410C, /* Irq Cause Tx Packet Timer Expire Count */
188 E1000_ICTXATC = 0x04110, /* Irq Cause Tx Abs Timer Expire Count */
189 E1000_ICTXQEC = 0x04118, /* Irq Cause Tx Queue Empty Count */
190 E1000_ICTXQMTC = 0x0411C, /* Irq Cause Tx Queue MinThreshold Count */
191 E1000_ICRXDMTC = 0x04120, /* Irq Cause Rx Desc MinThreshold Count */
192 E1000_ICRXOC = 0x04124, /* Irq Cause Receiver Overrun Count */
Bruce Allanad680762008-03-28 09:15:03 -0700193 E1000_RXCSUM = 0x05000, /* Rx Checksum Control - RW */
Auke Kok489815c2008-02-21 15:11:07 -0800194 E1000_RFCTL = 0x05008, /* Receive Filter Control */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700195 E1000_MTA = 0x05200, /* Multicast Table Array - RW Array */
Bruce Allana4f58f52009-06-02 11:29:18 +0000196 E1000_RAL_BASE = 0x05400, /* Receive Address Low - RW */
197#define E1000_RAL(_n) (E1000_RAL_BASE + ((_n) * 8))
198#define E1000_RA (E1000_RAL(0))
199 E1000_RAH_BASE = 0x05404, /* Receive Address High - RW */
200#define E1000_RAH(_n) (E1000_RAH_BASE + ((_n) * 8))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700201 E1000_VFTA = 0x05600, /* VLAN Filter Table Array - RW Array */
202 E1000_WUC = 0x05800, /* Wakeup Control - RW */
203 E1000_WUFC = 0x05808, /* Wakeup Filter Control - RW */
204 E1000_WUS = 0x05810, /* Wakeup Status - RO */
205 E1000_MANC = 0x05820, /* Management Control - RW */
206 E1000_FFLT = 0x05F00, /* Flexible Filter Length Table - RW Array */
207 E1000_HOST_IF = 0x08800, /* Host Interface */
208
209 E1000_KMRNCTRLSTA = 0x00034, /* MAC-PHY interface - RW */
210 E1000_MANC2H = 0x05860, /* Management Control To Host - RW */
Bruce Allancd791612010-05-10 14:59:51 +0000211 E1000_MDEF_BASE = 0x05890, /* Management Decision Filters */
212#define E1000_MDEF(_n) (E1000_MDEF_BASE + ((_n) * 4))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700213 E1000_SW_FW_SYNC = 0x05B5C, /* Software-Firmware Synchronization - RW */
214 E1000_GCR = 0x05B00, /* PCI-Ex Control */
Jesse Brandeburg78272bb2009-01-26 12:16:26 -0800215 E1000_GCR2 = 0x05B64, /* PCI-Ex Control #2 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700216 E1000_FACTPS = 0x05B30, /* Function Active and Power State to MNG */
217 E1000_SWSM = 0x05B50, /* SW Semaphore */
218 E1000_FWSM = 0x05B54, /* FW Semaphore */
Dave Graham23a2d1b2009-06-08 14:28:17 +0000219 E1000_SWSM2 = 0x05B58, /* Driver-only SW semaphore */
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000220 E1000_CRC_OFFSET = 0x05F50, /* CRC Offset register */
Auke Kok489815c2008-02-21 15:11:07 -0800221 E1000_HICR = 0x08F00, /* Host Interface Control */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700222};
223
Bruce Allan5eb6f3c2009-12-02 17:02:43 +0000224#define E1000_MAX_PHY_ADDR 4
Auke Kokbc7f75f2007-09-17 12:30:59 -0700225
226/* IGP01E1000 Specific Registers */
227#define IGP01E1000_PHY_PORT_CONFIG 0x10 /* Port Config */
228#define IGP01E1000_PHY_PORT_STATUS 0x11 /* Status */
229#define IGP01E1000_PHY_PORT_CTRL 0x12 /* Control */
230#define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health */
231#define IGP02E1000_PHY_POWER_MGMT 0x19 /* Power Management */
232#define IGP01E1000_PHY_PAGE_SELECT 0x1F /* Page Select */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700233#define BM_PHY_PAGE_SELECT 22 /* Page Select for BM */
234#define IGP_PAGE_SHIFT 5
235#define PHY_REG_MASK 0x1F
236
237#define BM_WUC_PAGE 800
238#define BM_WUC_ADDRESS_OPCODE 0x11
239#define BM_WUC_DATA_OPCODE 0x12
240#define BM_WUC_ENABLE_PAGE 769
241#define BM_WUC_ENABLE_REG 17
242#define BM_WUC_ENABLE_BIT (1 << 2)
243#define BM_WUC_HOST_WU_BIT (1 << 4)
244
245#define BM_WUC PHY_REG(BM_WUC_PAGE, 1)
246#define BM_WUFC PHY_REG(BM_WUC_PAGE, 2)
247#define BM_WUS PHY_REG(BM_WUC_PAGE, 3)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700248
249#define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
250#define IGP01E1000_PHY_POLARITY_MASK 0x0078
251
252#define IGP01E1000_PSCR_AUTO_MDIX 0x1000
253#define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0=MDI, 1=MDIX */
254
255#define IGP01E1000_PSCFR_SMART_SPEED 0x0080
256
257#define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */
258#define IGP02E1000_PM_D0_LPLU 0x0002 /* For D0a states */
259#define IGP02E1000_PM_D3_LPLU 0x0004 /* For all other states */
260
261#define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
262
263#define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
Alexander Duyckcbe7a812009-05-26 13:51:05 +0000264#define IGP01E1000_PSSR_MDIX 0x0800
Auke Kokbc7f75f2007-09-17 12:30:59 -0700265#define IGP01E1000_PSSR_SPEED_MASK 0xC000
266#define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
267
268#define IGP02E1000_PHY_CHANNEL_NUM 4
269#define IGP02E1000_PHY_AGC_A 0x11B1
270#define IGP02E1000_PHY_AGC_B 0x12B1
271#define IGP02E1000_PHY_AGC_C 0x14B1
272#define IGP02E1000_PHY_AGC_D 0x18B1
273
274#define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Course - 15:13, Fine - 12:9 */
275#define IGP02E1000_AGC_LENGTH_MASK 0x7F
276#define IGP02E1000_AGC_RANGE 15
277
278/* manage.c */
279#define E1000_VFTA_ENTRY_SHIFT 5
280#define E1000_VFTA_ENTRY_MASK 0x7F
281#define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
282
283#define E1000_HICR_EN 0x01 /* Enable bit - RO */
Bruce Allanad680762008-03-28 09:15:03 -0700284/* Driver sets this bit when done to put command in RAM */
285#define E1000_HICR_C 0x02
Auke Kokbc7f75f2007-09-17 12:30:59 -0700286#define E1000_HICR_FW_RESET_ENABLE 0x40
287#define E1000_HICR_FW_RESET 0x80
288
289#define E1000_FWSM_MODE_MASK 0xE
290#define E1000_FWSM_MODE_SHIFT 1
291
292#define E1000_MNG_IAMT_MODE 0x3
293#define E1000_MNG_DHCP_COOKIE_LENGTH 0x10
294#define E1000_MNG_DHCP_COOKIE_OFFSET 0x6F0
295#define E1000_MNG_DHCP_COMMAND_TIMEOUT 10
296#define E1000_MNG_DHCP_TX_PAYLOAD_CMD 64
297#define E1000_MNG_DHCP_COOKIE_STATUS_PARSING 0x1
298#define E1000_MNG_DHCP_COOKIE_STATUS_VLAN 0x2
299
300/* nvm.c */
301#define E1000_STM_OPCODE 0xDB00
302
303#define E1000_KMRNCTRLSTA_OFFSET 0x001F0000
304#define E1000_KMRNCTRLSTA_OFFSET_SHIFT 16
305#define E1000_KMRNCTRLSTA_REN 0x00200000
306#define E1000_KMRNCTRLSTA_DIAG_OFFSET 0x3 /* Kumeran Diagnostic */
Bruce Allan07818952009-12-08 07:28:01 +0000307#define E1000_KMRNCTRLSTA_TIMEOUTS 0x4 /* Kumeran Timeouts */
308#define E1000_KMRNCTRLSTA_INBAND_PARAM 0x9 /* Kumeran InBand Parameters */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700309#define E1000_KMRNCTRLSTA_DIAG_NELPBK 0x1000 /* Nearend Loopback mode */
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000310#define E1000_KMRNCTRLSTA_K1_CONFIG 0x7
311#define E1000_KMRNCTRLSTA_K1_ENABLE 0x140E
312#define E1000_KMRNCTRLSTA_K1_DISABLE 0x1400
Auke Kokbc7f75f2007-09-17 12:30:59 -0700313
314#define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10
315#define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY Special Control */
316#define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY Special and LED Control */
317#define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control */
318
319/* IFE PHY Extended Status Control */
320#define IFE_PESC_POLARITY_REVERSED 0x0100
321
322/* IFE PHY Special Control */
323#define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010
324#define IFE_PSC_FORCE_POLARITY 0x0020
325
326/* IFE PHY Special Control and LED Control */
327#define IFE_PSCL_PROBE_MODE 0x0020
328#define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */
329#define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */
330
331/* IFE PHY MDIX Control */
332#define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */
333#define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDI-X, 0=force MDI */
334#define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable auto MDI/MDI-X, 0=disable */
335
336#define E1000_CABLE_LENGTH_UNDEFINED 0xFF
337
338#define E1000_DEV_ID_82571EB_COPPER 0x105E
339#define E1000_DEV_ID_82571EB_FIBER 0x105F
340#define E1000_DEV_ID_82571EB_SERDES 0x1060
341#define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
Auke Kok040babf2007-10-31 15:22:05 -0700342#define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
Auke Kokbc7f75f2007-09-17 12:30:59 -0700343#define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
344#define E1000_DEV_ID_82571EB_QUAD_COPPER_LP 0x10BC
Auke Kok040babf2007-10-31 15:22:05 -0700345#define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
346#define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
Auke Kokbc7f75f2007-09-17 12:30:59 -0700347#define E1000_DEV_ID_82572EI_COPPER 0x107D
348#define E1000_DEV_ID_82572EI_FIBER 0x107E
349#define E1000_DEV_ID_82572EI_SERDES 0x107F
350#define E1000_DEV_ID_82572EI 0x10B9
351#define E1000_DEV_ID_82573E 0x108B
352#define E1000_DEV_ID_82573E_IAMT 0x108C
353#define E1000_DEV_ID_82573L 0x109A
Bruce Allan4662e822008-08-26 18:37:06 -0700354#define E1000_DEV_ID_82574L 0x10D3
Bruce Allanbef28b12009-03-24 23:28:02 -0700355#define E1000_DEV_ID_82574LA 0x10F6
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000356#define E1000_DEV_ID_82583V 0x150C
Auke Kokbc7f75f2007-09-17 12:30:59 -0700357
358#define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
359#define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
360#define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
361#define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
362
Bruce Allan9e135a22009-12-01 15:50:31 +0000363#define E1000_DEV_ID_ICH8_82567V_3 0x1501
Auke Kokbc7f75f2007-09-17 12:30:59 -0700364#define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
365#define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
366#define E1000_DEV_ID_ICH8_IGP_C 0x104B
367#define E1000_DEV_ID_ICH8_IFE 0x104C
368#define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
369#define E1000_DEV_ID_ICH8_IFE_G 0x10C5
370#define E1000_DEV_ID_ICH8_IGP_M 0x104D
371#define E1000_DEV_ID_ICH9_IGP_AMT 0x10BD
Bruce Allan2f15f9d2008-08-26 18:36:36 -0700372#define E1000_DEV_ID_ICH9_BM 0x10E5
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700373#define E1000_DEV_ID_ICH9_IGP_M_AMT 0x10F5
374#define E1000_DEV_ID_ICH9_IGP_M 0x10BF
375#define E1000_DEV_ID_ICH9_IGP_M_V 0x10CB
Auke Kokbc7f75f2007-09-17 12:30:59 -0700376#define E1000_DEV_ID_ICH9_IGP_C 0x294C
377#define E1000_DEV_ID_ICH9_IFE 0x10C0
378#define E1000_DEV_ID_ICH9_IFE_GT 0x10C3
379#define E1000_DEV_ID_ICH9_IFE_G 0x10C2
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700380#define E1000_DEV_ID_ICH10_R_BM_LM 0x10CC
381#define E1000_DEV_ID_ICH10_R_BM_LF 0x10CD
382#define E1000_DEV_ID_ICH10_R_BM_V 0x10CE
Bruce Allanf4187b52008-08-26 18:36:50 -0700383#define E1000_DEV_ID_ICH10_D_BM_LM 0x10DE
384#define E1000_DEV_ID_ICH10_D_BM_LF 0x10DF
Bruce Allan10df0b92010-05-10 15:02:52 +0000385#define E1000_DEV_ID_ICH10_D_BM_V 0x1525
Bruce Allana4f58f52009-06-02 11:29:18 +0000386#define E1000_DEV_ID_PCH_M_HV_LM 0x10EA
387#define E1000_DEV_ID_PCH_M_HV_LC 0x10EB
388#define E1000_DEV_ID_PCH_D_HV_DM 0x10EF
389#define E1000_DEV_ID_PCH_D_HV_DC 0x10F0
Auke Kokbc7f75f2007-09-17 12:30:59 -0700390
Bruce Allan4662e822008-08-26 18:37:06 -0700391#define E1000_REVISION_4 4
392
Auke Kokbc7f75f2007-09-17 12:30:59 -0700393#define E1000_FUNC_1 1
394
Bruce Allan608f8a02010-01-13 02:04:58 +0000395#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
396#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
397
Auke Kokbc7f75f2007-09-17 12:30:59 -0700398enum e1000_mac_type {
399 e1000_82571,
400 e1000_82572,
401 e1000_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700402 e1000_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000403 e1000_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700404 e1000_80003es2lan,
405 e1000_ich8lan,
406 e1000_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700407 e1000_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000408 e1000_pchlan,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700409};
410
411enum e1000_media_type {
412 e1000_media_type_unknown = 0,
413 e1000_media_type_copper = 1,
414 e1000_media_type_fiber = 2,
415 e1000_media_type_internal_serdes = 3,
416 e1000_num_media_types
417};
418
419enum e1000_nvm_type {
420 e1000_nvm_unknown = 0,
421 e1000_nvm_none,
422 e1000_nvm_eeprom_spi,
423 e1000_nvm_flash_hw,
424 e1000_nvm_flash_sw
425};
426
427enum e1000_nvm_override {
428 e1000_nvm_override_none = 0,
429 e1000_nvm_override_spi_small,
430 e1000_nvm_override_spi_large
431};
432
433enum e1000_phy_type {
434 e1000_phy_unknown = 0,
435 e1000_phy_none,
436 e1000_phy_m88,
437 e1000_phy_igp,
438 e1000_phy_igp_2,
439 e1000_phy_gg82563,
440 e1000_phy_igp_3,
441 e1000_phy_ife,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700442 e1000_phy_bm,
Bruce Allana4f58f52009-06-02 11:29:18 +0000443 e1000_phy_82578,
444 e1000_phy_82577,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700445};
446
447enum e1000_bus_width {
448 e1000_bus_width_unknown = 0,
449 e1000_bus_width_pcie_x1,
450 e1000_bus_width_pcie_x2,
451 e1000_bus_width_pcie_x4 = 4,
452 e1000_bus_width_32,
453 e1000_bus_width_64,
454 e1000_bus_width_reserved
455};
456
457enum e1000_1000t_rx_status {
458 e1000_1000t_rx_status_not_ok = 0,
459 e1000_1000t_rx_status_ok,
460 e1000_1000t_rx_status_undefined = 0xFF
461};
462
463enum e1000_rev_polarity{
464 e1000_rev_polarity_normal = 0,
465 e1000_rev_polarity_reversed,
466 e1000_rev_polarity_undefined = 0xFF
467};
468
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800469enum e1000_fc_mode {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700470 e1000_fc_none = 0,
471 e1000_fc_rx_pause,
472 e1000_fc_tx_pause,
473 e1000_fc_full,
474 e1000_fc_default = 0xFF
475};
476
477enum e1000_ms_type {
478 e1000_ms_hw_default = 0,
479 e1000_ms_force_master,
480 e1000_ms_force_slave,
481 e1000_ms_auto
482};
483
484enum e1000_smart_speed {
485 e1000_smart_speed_default = 0,
486 e1000_smart_speed_on,
487 e1000_smart_speed_off
488};
489
dave grahamc9523372009-02-10 12:52:28 +0000490enum e1000_serdes_link_state {
491 e1000_serdes_link_down = 0,
492 e1000_serdes_link_autoneg_progress,
493 e1000_serdes_link_autoneg_complete,
494 e1000_serdes_link_forced_up
495};
496
Auke Kokbc7f75f2007-09-17 12:30:59 -0700497/* Receive Descriptor */
498struct e1000_rx_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000499 __le64 buffer_addr; /* Address of the descriptor's data buffer */
500 __le16 length; /* Length of data DMAed into data buffer */
501 __le16 csum; /* Packet checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700502 u8 status; /* Descriptor status */
503 u8 errors; /* Descriptor Errors */
Al Viroa39fe742007-12-11 19:50:34 +0000504 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700505};
506
507/* Receive Descriptor - Extended */
508union e1000_rx_desc_extended {
509 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000510 __le64 buffer_addr;
511 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700512 } read;
513 struct {
514 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000515 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700516 union {
Al Viroa39fe742007-12-11 19:50:34 +0000517 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700518 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000519 __le16 ip_id; /* IP id */
520 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700521 } csum_ip;
522 } hi_dword;
523 } lower;
524 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000525 __le32 status_error; /* ext status/error */
526 __le16 length;
527 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700528 } upper;
529 } wb; /* writeback */
530};
531
532#define MAX_PS_BUFFERS 4
533/* Receive Descriptor - Packet Split */
534union e1000_rx_desc_packet_split {
535 struct {
536 /* one buffer for protocol header(s), three data buffers */
Al Viroa39fe742007-12-11 19:50:34 +0000537 __le64 buffer_addr[MAX_PS_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700538 } read;
539 struct {
540 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000541 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700542 union {
Al Viroa39fe742007-12-11 19:50:34 +0000543 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700544 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000545 __le16 ip_id; /* IP id */
546 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700547 } csum_ip;
548 } hi_dword;
549 } lower;
550 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000551 __le32 status_error; /* ext status/error */
552 __le16 length0; /* length of buffer 0 */
553 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700554 } middle;
555 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000556 __le16 header_status;
557 __le16 length[3]; /* length of buffers 1-3 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700558 } upper;
Al Viroa39fe742007-12-11 19:50:34 +0000559 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700560 } wb; /* writeback */
561};
562
563/* Transmit Descriptor */
564struct e1000_tx_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000565 __le64 buffer_addr; /* Address of the descriptor's data buffer */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700566 union {
Al Viroa39fe742007-12-11 19:50:34 +0000567 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700568 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000569 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700570 u8 cso; /* Checksum offset */
571 u8 cmd; /* Descriptor control */
572 } flags;
573 } lower;
574 union {
Al Viroa39fe742007-12-11 19:50:34 +0000575 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700576 struct {
577 u8 status; /* Descriptor status */
578 u8 css; /* Checksum start */
Al Viroa39fe742007-12-11 19:50:34 +0000579 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700580 } fields;
581 } upper;
582};
583
584/* Offload Context Descriptor */
585struct e1000_context_desc {
586 union {
Al Viroa39fe742007-12-11 19:50:34 +0000587 __le32 ip_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700588 struct {
589 u8 ipcss; /* IP checksum start */
590 u8 ipcso; /* IP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000591 __le16 ipcse; /* IP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700592 } ip_fields;
593 } lower_setup;
594 union {
Al Viroa39fe742007-12-11 19:50:34 +0000595 __le32 tcp_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700596 struct {
597 u8 tucss; /* TCP checksum start */
598 u8 tucso; /* TCP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000599 __le16 tucse; /* TCP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700600 } tcp_fields;
601 } upper_setup;
Al Viroa39fe742007-12-11 19:50:34 +0000602 __le32 cmd_and_length;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700603 union {
Al Viroa39fe742007-12-11 19:50:34 +0000604 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700605 struct {
606 u8 status; /* Descriptor status */
607 u8 hdr_len; /* Header length */
Al Viroa39fe742007-12-11 19:50:34 +0000608 __le16 mss; /* Maximum segment size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700609 } fields;
610 } tcp_seg_setup;
611};
612
613/* Offload data descriptor */
614struct e1000_data_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000615 __le64 buffer_addr; /* Address of the descriptor's buffer address */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700616 union {
Al Viroa39fe742007-12-11 19:50:34 +0000617 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700618 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000619 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700620 u8 typ_len_ext;
621 u8 cmd;
622 } flags;
623 } lower;
624 union {
Al Viroa39fe742007-12-11 19:50:34 +0000625 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700626 struct {
627 u8 status; /* Descriptor status */
628 u8 popts; /* Packet Options */
Al Viroa39fe742007-12-11 19:50:34 +0000629 __le16 special; /* */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700630 } fields;
631 } upper;
632};
633
634/* Statistics counters collected by the MAC */
635struct e1000_hw_stats {
636 u64 crcerrs;
637 u64 algnerrc;
638 u64 symerrs;
639 u64 rxerrc;
640 u64 mpc;
641 u64 scc;
642 u64 ecol;
643 u64 mcc;
644 u64 latecol;
645 u64 colc;
646 u64 dc;
647 u64 tncrs;
648 u64 sec;
649 u64 cexterr;
650 u64 rlec;
651 u64 xonrxc;
652 u64 xontxc;
653 u64 xoffrxc;
654 u64 xofftxc;
655 u64 fcruc;
656 u64 prc64;
657 u64 prc127;
658 u64 prc255;
659 u64 prc511;
660 u64 prc1023;
661 u64 prc1522;
662 u64 gprc;
663 u64 bprc;
664 u64 mprc;
665 u64 gptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700666 u64 gorc;
667 u64 gotc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700668 u64 rnbc;
669 u64 ruc;
670 u64 rfc;
671 u64 roc;
672 u64 rjc;
673 u64 mgprc;
674 u64 mgpdc;
675 u64 mgptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700676 u64 tor;
677 u64 tot;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700678 u64 tpr;
679 u64 tpt;
680 u64 ptc64;
681 u64 ptc127;
682 u64 ptc255;
683 u64 ptc511;
684 u64 ptc1023;
685 u64 ptc1522;
686 u64 mptc;
687 u64 bptc;
688 u64 tsctc;
689 u64 tsctfc;
690 u64 iac;
691 u64 icrxptc;
692 u64 icrxatc;
693 u64 ictxptc;
694 u64 ictxatc;
695 u64 ictxqec;
696 u64 ictxqmtc;
697 u64 icrxdmtc;
698 u64 icrxoc;
699};
700
701struct e1000_phy_stats {
702 u32 idle_errors;
703 u32 receive_errors;
704};
705
706struct e1000_host_mng_dhcp_cookie {
707 u32 signature;
708 u8 status;
709 u8 reserved0;
710 u16 vlan_id;
711 u32 reserved1;
712 u16 reserved2;
713 u8 reserved3;
714 u8 checksum;
715};
716
717/* Host Interface "Rev 1" */
718struct e1000_host_command_header {
719 u8 command_id;
720 u8 command_length;
721 u8 command_options;
722 u8 checksum;
723};
724
725#define E1000_HI_MAX_DATA_LENGTH 252
726struct e1000_host_command_info {
727 struct e1000_host_command_header command_header;
728 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
729};
730
731/* Host Interface "Rev 2" */
732struct e1000_host_mng_command_header {
733 u8 command_id;
734 u8 checksum;
735 u16 reserved1;
736 u16 reserved2;
737 u16 command_length;
738};
739
740#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
741struct e1000_host_mng_command_info {
742 struct e1000_host_mng_command_header command_header;
743 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
744};
745
746/* Function pointers and static data for the MAC. */
747struct e1000_mac_operations {
Bruce Allana4f58f52009-06-02 11:29:18 +0000748 s32 (*id_led_init)(struct e1000_hw *);
Bruce Allan4662e822008-08-26 18:37:06 -0700749 bool (*check_mng_mode)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700750 s32 (*check_for_link)(struct e1000_hw *);
751 s32 (*cleanup_led)(struct e1000_hw *);
752 void (*clear_hw_cntrs)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000753 void (*clear_vfta)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700754 s32 (*get_bus_info)(struct e1000_hw *);
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000755 void (*set_lan_id)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700756 s32 (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *);
757 s32 (*led_on)(struct e1000_hw *);
758 s32 (*led_off)(struct e1000_hw *);
Bruce Allanab8932f2010-01-13 02:05:38 +0000759 void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700760 s32 (*reset_hw)(struct e1000_hw *);
761 s32 (*init_hw)(struct e1000_hw *);
762 s32 (*setup_link)(struct e1000_hw *);
763 s32 (*setup_physical_interface)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000764 s32 (*setup_led)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000765 void (*write_vfta)(struct e1000_hw *, u32, u32);
Bruce Allan608f8a02010-01-13 02:04:58 +0000766 s32 (*read_mac_addr)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700767};
768
769/* Function pointers for the PHY. */
770struct e1000_phy_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000771 s32 (*acquire)(struct e1000_hw *);
772 s32 (*cfg_on_link_up)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000773 s32 (*check_polarity)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700774 s32 (*check_reset_block)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000775 s32 (*commit)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700776 s32 (*force_speed_duplex)(struct e1000_hw *);
777 s32 (*get_cfg_done)(struct e1000_hw *hw);
778 s32 (*get_cable_length)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000779 s32 (*get_info)(struct e1000_hw *);
780 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
781 s32 (*read_reg_locked)(struct e1000_hw *, u32, u16 *);
782 void (*release)(struct e1000_hw *);
783 s32 (*reset)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700784 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
785 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
Bruce Allan94d81862009-11-20 23:25:26 +0000786 s32 (*write_reg)(struct e1000_hw *, u32, u16);
787 s32 (*write_reg_locked)(struct e1000_hw *, u32, u16);
Bruce Allan17f208d2009-12-01 15:47:22 +0000788 void (*power_up)(struct e1000_hw *);
789 void (*power_down)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700790};
791
792/* Function pointers for the NVM. */
793struct e1000_nvm_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000794 s32 (*acquire)(struct e1000_hw *);
795 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
796 void (*release)(struct e1000_hw *);
797 s32 (*update)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700798 s32 (*valid_led_default)(struct e1000_hw *, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000799 s32 (*validate)(struct e1000_hw *);
800 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700801};
802
803struct e1000_mac_info {
804 struct e1000_mac_operations ops;
805
806 u8 addr[6];
807 u8 perm_addr[6];
808
809 enum e1000_mac_type type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700810
811 u32 collision_delta;
812 u32 ledctl_default;
813 u32 ledctl_mode1;
814 u32 ledctl_mode2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700815 u32 mc_filter_type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700816 u32 tx_packet_delta;
817 u32 txcw;
818
819 u16 current_ifs_val;
820 u16 ifs_max_val;
821 u16 ifs_min_val;
822 u16 ifs_ratio;
823 u16 ifs_step_size;
824 u16 mta_reg_count;
Bruce Allanab8932f2010-01-13 02:05:38 +0000825
826 /* Maximum size of the MTA register table in all supported adapters */
827 #define MAX_MTA_REG 128
828 u32 mta_shadow[MAX_MTA_REG];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700829 u16 rar_entry_count;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700830
831 u8 forced_speed_duplex;
832
Bruce Allanf464ba82010-01-07 16:31:35 +0000833 bool adaptive_ifs;
Bruce Allana65a4a02010-05-10 15:01:51 +0000834 bool has_fwsm;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700835 bool arc_subsystem_valid;
836 bool autoneg;
837 bool autoneg_failed;
838 bool get_link_status;
839 bool in_ifs_mode;
840 bool serdes_has_link;
841 bool tx_pkt_filtering;
dave grahamc9523372009-02-10 12:52:28 +0000842 enum e1000_serdes_link_state serdes_link_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700843};
844
845struct e1000_phy_info {
846 struct e1000_phy_operations ops;
847
848 enum e1000_phy_type type;
849
850 enum e1000_1000t_rx_status local_rx;
851 enum e1000_1000t_rx_status remote_rx;
852 enum e1000_ms_type ms_type;
853 enum e1000_ms_type original_ms_type;
854 enum e1000_rev_polarity cable_polarity;
855 enum e1000_smart_speed smart_speed;
856
857 u32 addr;
858 u32 id;
859 u32 reset_delay_us; /* in usec */
860 u32 revision;
861
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700862 enum e1000_media_type media_type;
863
Auke Kokbc7f75f2007-09-17 12:30:59 -0700864 u16 autoneg_advertised;
865 u16 autoneg_mask;
866 u16 cable_length;
867 u16 max_cable_length;
868 u16 min_cable_length;
869
870 u8 mdix;
871
872 bool disable_polarity_correction;
873 bool is_mdix;
874 bool polarity_correction;
875 bool speed_downgraded;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700876 bool autoneg_wait_to_complete;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700877};
878
879struct e1000_nvm_info {
880 struct e1000_nvm_operations ops;
881
882 enum e1000_nvm_type type;
883 enum e1000_nvm_override override;
884
885 u32 flash_bank_size;
886 u32 flash_base_addr;
887
888 u16 word_size;
889 u16 delay_usec;
890 u16 address_bits;
891 u16 opcode_bits;
892 u16 page_size;
893};
894
895struct e1000_bus_info {
896 enum e1000_bus_width width;
897
898 u16 func;
899};
900
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700901struct e1000_fc_info {
902 u32 high_water; /* Flow control high-water mark */
903 u32 low_water; /* Flow control low-water mark */
904 u16 pause_time; /* Flow control pause timer */
Bruce Allana3055952010-05-10 15:02:12 +0000905 u16 refresh_time; /* Flow control refresh timer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700906 bool send_xon; /* Flow control send XON */
907 bool strict_ieee; /* Strict IEEE mode */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800908 enum e1000_fc_mode current_mode; /* FC mode in effect */
909 enum e1000_fc_mode requested_mode; /* FC mode requested by caller */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700910};
911
Auke Kokbc7f75f2007-09-17 12:30:59 -0700912struct e1000_dev_spec_82571 {
913 bool laa_is_present;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000914 u32 smb_counter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700915};
916
Bruce Allan3421eec2009-12-08 07:28:20 +0000917struct e1000_dev_spec_80003es2lan {
918 bool mdic_wa_enable;
919};
920
Auke Kokbc7f75f2007-09-17 12:30:59 -0700921struct e1000_shadow_ram {
922 u16 value;
923 bool modified;
924};
925
926#define E1000_ICH8_SHADOW_RAM_WORDS 2048
927
928struct e1000_dev_spec_ich8lan {
929 bool kmrn_lock_loss_workaround_enabled;
930 struct e1000_shadow_ram shadow_ram[E1000_ICH8_SHADOW_RAM_WORDS];
Bruce Allan1d5846b2009-10-29 13:46:05 +0000931 bool nvm_k1_enabled;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700932};
933
934struct e1000_hw {
935 struct e1000_adapter *adapter;
936
937 u8 __iomem *hw_addr;
938 u8 __iomem *flash_address;
939
940 struct e1000_mac_info mac;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700941 struct e1000_fc_info fc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700942 struct e1000_phy_info phy;
943 struct e1000_nvm_info nvm;
944 struct e1000_bus_info bus;
945 struct e1000_host_mng_dhcp_cookie mng_cookie;
946
947 union {
948 struct e1000_dev_spec_82571 e82571;
Bruce Allan3421eec2009-12-08 07:28:20 +0000949 struct e1000_dev_spec_80003es2lan e80003es2lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700950 struct e1000_dev_spec_ich8lan ich8lan;
951 } dev_spec;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700952};
953
Auke Kokbc7f75f2007-09-17 12:30:59 -0700954#endif