blob: 7f42b7d0adcb55991541a915e21779f88f7262aa [file] [log] [blame]
Arnd Bergmannfef1c772005-06-23 09:43:37 +10001/*
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05002 * linux/arch/powerpc/platforms/cell/cell_setup.c
Arnd Bergmannfef1c772005-06-23 09:43:37 +10003 *
4 * Copyright (C) 1995 Linus Torvalds
5 * Adapted from 'alpha' version by Gary Thomas
6 * Modified by Cort Dougan (cort@cs.nmt.edu)
7 * Modified by PPC64 Team, IBM Corp
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05008 * Modified by Cell Team, IBM Deutschland Entwicklung GmbH
Arnd Bergmannfef1c772005-06-23 09:43:37 +10009 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 */
15#undef DEBUG
16
Arnd Bergmannfef1c772005-06-23 09:43:37 +100017#include <linux/sched.h>
18#include <linux/kernel.h>
19#include <linux/mm.h>
20#include <linux/stddef.h>
21#include <linux/unistd.h>
22#include <linux/slab.h>
23#include <linux/user.h>
24#include <linux/reboot.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/irq.h>
28#include <linux/seq_file.h>
29#include <linux/root_dev.h>
30#include <linux/console.h>
Joel H Schoppbed120c2006-05-01 12:16:11 -070031#include <linux/mutex.h>
32#include <linux/memory_hotplug.h>
Jon Loeligerd8caf742007-11-13 11:10:58 -060033#include <linux/of_platform.h>
Arnd Bergmannfef1c772005-06-23 09:43:37 +100034
35#include <asm/mmu.h>
36#include <asm/processor.h>
37#include <asm/io.h>
Michael Ellerman3d1229d2005-11-14 23:35:00 +110038#include <asm/kexec.h>
Arnd Bergmannfef1c772005-06-23 09:43:37 +100039#include <asm/pgtable.h>
40#include <asm/prom.h>
41#include <asm/rtas.h>
42#include <asm/pci-bridge.h>
43#include <asm/iommu.h>
44#include <asm/dma.h>
45#include <asm/machdep.h>
46#include <asm/time.h>
47#include <asm/nvram.h>
48#include <asm/cputable.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100049#include <asm/ppc-pci.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100050#include <asm/irq.h>
Joel H Schoppbed120c2006-05-01 12:16:11 -070051#include <asm/spu.h>
Geoff Levand540270d2006-06-19 20:33:29 +020052#include <asm/spu_priv1.h>
Dave Jones609c9992006-06-29 16:52:53 -040053#include <asm/udbg.h>
Benjamin Herrenschmidt21fb5a12006-11-11 17:24:58 +110054#include <asm/mpic.h>
Benjamin Herrenschmidteef686a02007-10-04 15:40:42 +100055#include <asm/cell-regs.h>
Arnd Bergmannfef1c772005-06-23 09:43:37 +100056
Arnd Bergmannf3f66f52005-10-31 20:08:37 -050057#include "interrupt.h"
Arnd Bergmannc902be72006-01-04 19:55:53 +000058#include "pervasive.h"
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +020059#include "ras.h"
Arnd Bergmannfef1c772005-06-23 09:43:37 +100060
61#ifdef DEBUG
62#define DBG(fmt...) udbg_printf(fmt)
63#else
64#define DBG(fmt...)
65#endif
66
Arnd Bergmann8fce10a2006-01-11 23:07:11 +000067static void cell_show_cpuinfo(struct seq_file *m)
Arnd Bergmannfef1c772005-06-23 09:43:37 +100068{
69 struct device_node *root;
70 const char *model = "";
71
72 root = of_find_node_by_path("/");
73 if (root)
Stephen Rothwelle2eb6392007-04-03 22:26:41 +100074 model = of_get_property(root, "model", NULL);
Arnd Bergmannf3f66f52005-10-31 20:08:37 -050075 seq_printf(m, "machine\t\t: CHRP %s\n", model);
Arnd Bergmannfef1c772005-06-23 09:43:37 +100076 of_node_put(root);
77}
78
Arnd Bergmannf3f66f52005-10-31 20:08:37 -050079static void cell_progress(char *s, unsigned short hex)
Arnd Bergmannfef1c772005-06-23 09:43:37 +100080{
81 printk("*** %04x : %s\n", hex, s ? s : "");
82}
83
Benjamin Herrenschmidt96289b02006-11-11 17:25:00 +110084static int __init cell_publish_devices(void)
85{
Benjamin Herrenschmidtd767efe2007-10-04 15:40:43 +100086 int node;
87
Benjamin Herrenschmidt86810872006-11-11 17:25:04 +110088 if (!machine_is(cell))
89 return 0;
90
Benjamin Herrenschmidt86810872006-11-11 17:25:04 +110091 /* Publish OF platform devices for southbridge IOs */
92 of_platform_bus_probe(NULL, NULL, NULL);
93
Benjamin Herrenschmidtd767efe2007-10-04 15:40:43 +100094 /* There is no device for the MIC memory controller, thus we create
95 * a platform device for it to attach the EDAC driver to.
96 */
97 for_each_online_node(node) {
98 if (cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(node)) == NULL)
99 continue;
100 platform_device_register_simple("cbe-mic", node, NULL, 0);
101 }
Benjamin Herrenschmidt96289b02006-11-11 17:25:00 +1100102 return 0;
103}
104device_initcall(cell_publish_devices);
105
Benjamin Herrenschmidt21fb5a12006-11-11 17:24:58 +1100106static void cell_mpic_cascade(unsigned int irq, struct irq_desc *desc)
107{
108 struct mpic *mpic = desc->handler_data;
109 unsigned int virq;
110
111 virq = mpic_get_one_irq(mpic);
112 if (virq != NO_IRQ)
113 generic_handle_irq(virq);
114 desc->chip->eoi(irq);
115}
116
117static void __init mpic_init_IRQ(void)
118{
119 struct device_node *dn;
120 struct mpic *mpic;
121 unsigned int virq;
122
123 for (dn = NULL;
124 (dn = of_find_node_by_name(dn, "interrupt-controller"));) {
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000125 if (!of_device_is_compatible(dn, "CBEA,platform-open-pic"))
Benjamin Herrenschmidt21fb5a12006-11-11 17:24:58 +1100126 continue;
127
128 /* The MPIC driver will get everything it needs from the
129 * device-tree, just pass 0 to all arguments
130 */
131 mpic = mpic_alloc(dn, 0, 0, 0, 0, " MPIC ");
132 if (mpic == NULL)
133 continue;
134 mpic_init(mpic);
135
136 virq = irq_of_parse_and_map(dn, 0);
137 if (virq == NO_IRQ)
138 continue;
139
140 printk(KERN_INFO "%s : hooking up to IRQ %d\n",
141 dn->full_name, virq);
142 set_irq_data(virq, mpic);
143 set_irq_chained_handler(virq, cell_mpic_cascade);
144 }
145}
146
147
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000148static void __init cell_init_irq(void)
149{
150 iic_init_IRQ();
151 spider_init_IRQ();
Benjamin Herrenschmidt21fb5a12006-11-11 17:24:58 +1100152 mpic_init_IRQ();
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000153}
154
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500155static void __init cell_setup_arch(void)
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000156{
Geoff Levand540270d2006-06-19 20:33:29 +0200157#ifdef CONFIG_SPU_BASE
Geoff Levande28b0032006-11-23 00:46:49 +0100158 spu_priv1_ops = &spu_priv1_mmio_ops;
159 spu_management_ops = &spu_management_of_ops;
Geoff Levand540270d2006-06-19 20:33:29 +0200160#endif
Arnd Bergmanncebf5892005-06-23 09:43:43 +1000161
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +0200162 cbe_regs_init();
163
164#ifdef CONFIG_CBE_RAS
165 cbe_ras_init();
166#endif
167
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000168#ifdef CONFIG_SMP
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500169 smp_init_cell();
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000170#endif
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000171 /* init to some ~sane value until calibrate_delay() runs */
172 loops_per_jiffy = 50000000;
173
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000174 /* Find and initialize PCI host bridges */
175 init_pci_config_tokens();
176 find_and_init_phbs();
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +0200177 cbe_pervasive_init();
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000178#ifdef CONFIG_DUMMY_CONSOLE
179 conswitchp = &dummy_con;
180#endif
181
Ishizaki Kouc7a3f932007-12-04 19:34:53 +1100182#ifdef CONFIG_MMIO_NVRAM
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500183 mmio_nvram_init();
Ishizaki Kouc7a3f932007-12-04 19:34:53 +1100184#endif
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000185}
186
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100187static int __init cell_probe(void)
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000188{
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100189 unsigned long root = of_get_flat_dt_root();
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000190
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000191 if (!of_flat_dt_is_compatible(root, "IBM,CBEA") &&
192 !of_flat_dt_is_compatible(root, "IBM,CPBW-1.0"))
193 return 0;
Arnd Bergmann133dda12006-06-07 12:04:18 +1000194
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000195 hpte_init_native();
196
197 return 1;
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000198}
199
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100200define_machine(cell) {
201 .name = "Cell",
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500202 .probe = cell_probe,
203 .setup_arch = cell_setup_arch,
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500204 .show_cpuinfo = cell_show_cpuinfo,
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000205 .restart = rtas_restart,
206 .power_off = rtas_power_off,
207 .halt = rtas_halt,
208 .get_boot_time = rtas_get_boot_time,
209 .get_rtc_time = rtas_get_rtc_time,
210 .set_rtc_time = rtas_set_rtc_time,
211 .calibrate_decr = generic_calibrate_decr,
Arnd Bergmannf3f66f52005-10-31 20:08:37 -0500212 .progress = cell_progress,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000213 .init_IRQ = cell_init_irq,
Benjamin Herrenschmidt4c9d2802006-11-11 17:25:08 +1100214 .pci_setup_phb = rtas_setup_phb,
Michael Ellerman3d1229d2005-11-14 23:35:00 +1100215#ifdef CONFIG_KEXEC
216 .machine_kexec = default_machine_kexec,
217 .machine_kexec_prepare = default_machine_kexec_prepare,
Michael Ellermancc532912005-12-04 18:39:43 +1100218 .machine_crash_shutdown = default_machine_crash_shutdown,
Michael Ellerman3d1229d2005-11-14 23:35:00 +1100219#endif
Arnd Bergmannfef1c772005-06-23 09:43:37 +1000220};