blob: 80acc3f241efb997b1f785a81fa8054a25584fb1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +080035#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010036#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drm.h"
38#include "i915_drv.h"
39#include "intel_sdvo_regs.h"
40
Zhenyu Wang14571b42010-03-30 14:06:33 +080041#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
42#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
43#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
44#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
45
46#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040047 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080048
49#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000050#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080051#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010052#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010053#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080054
Jesse Barnes79e53942008-11-07 14:24:08 -080055
Chris Wilson2e88e402010-08-07 11:01:27 +010056static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080057 "NTSC_M" , "NTSC_J" , "NTSC_443",
58 "PAL_B" , "PAL_D" , "PAL_G" ,
59 "PAL_H" , "PAL_I" , "PAL_M" ,
60 "PAL_N" , "PAL_NC" , "PAL_60" ,
61 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
62 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
63 "SECAM_60"
64};
65
66#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
67
Chris Wilsonea5b2132010-08-04 13:50:23 +010068struct intel_sdvo {
69 struct intel_encoder base;
70
Chris Wilsonf899fc62010-07-20 15:44:45 -070071 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070072 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073
Chris Wilsone957d772010-09-24 12:52:03 +010074 struct i2c_adapter ddc;
75
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Register for the SDVO device: SDVOB or SDVOC */
Eric Anholtc751ce42010-03-25 11:48:48 -070077 int sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /* Active outputs controlled by this SDVO output */
80 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnese2f0ba92009-02-02 15:11:52 -080082 /*
83 * Capabilities of the SDVO device returned by
84 * i830_sdvo_get_capabilities()
85 */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080087
88 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080089 int pixel_clock_min, pixel_clock_max;
90
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080091 /*
92 * For multiple function SDVO device,
93 * this is for current attached outputs.
94 */
95 uint16_t attached_output;
96
Simon Farnsworthcc68c812011-09-21 17:13:30 +010097 /*
98 * Hotplug activation bits for this device
99 */
100 uint8_t hotplug_active[2];
101
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800102 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000103 * This is used to select the color range of RBG outputs in HDMI mode.
104 * It is only valid when using TMDS encoding and 8 bit per color mode.
105 */
106 uint32_t color_range;
107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Zhao Yakuice6feab2009-08-24 13:50:26 +0800117 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100118 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800119
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800120 /**
121 * This is set if we treat the device as HDMI, instead of DVI.
122 */
123 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000124 bool has_hdmi_monitor;
125 bool has_hdmi_audio;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800126
Ma Ling7086c872009-05-13 11:20:06 +0800127 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100128 * This is set if we detect output of sdvo device as LVDS and
129 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800130 */
131 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800132
133 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800134 * This is sdvo fixed pannel mode pointer
135 */
136 struct drm_display_mode *sdvo_lvds_fixed_mode;
137
Eric Anholtc751ce42010-03-25 11:48:48 -0700138 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800139 uint8_t ddc_bus;
140
Chris Wilson6c9547f2010-08-25 10:05:17 +0100141 /* Input timings for adjusted_mode */
142 struct intel_sdvo_dtd input_dtd;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800143};
144
145struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100146 struct intel_connector base;
147
Zhenyu Wang14571b42010-03-30 14:06:33 +0800148 /* Mark the type of connector */
149 uint16_t output_flag;
150
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100151 int force_audio;
152
Zhenyu Wang14571b42010-03-30 14:06:33 +0800153 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100154 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800155 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100156 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800157
Zhao Yakuib9219c52009-09-10 15:45:46 +0800158 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100159 struct drm_property *left;
160 struct drm_property *right;
161 struct drm_property *top;
162 struct drm_property *bottom;
163 struct drm_property *hpos;
164 struct drm_property *vpos;
165 struct drm_property *contrast;
166 struct drm_property *saturation;
167 struct drm_property *hue;
168 struct drm_property *sharpness;
169 struct drm_property *flicker_filter;
170 struct drm_property *flicker_filter_adaptive;
171 struct drm_property *flicker_filter_2d;
172 struct drm_property *tv_chroma_filter;
173 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100174 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800175
176 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100177 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800178
179 /* Add variable to record current setting for the above property */
180 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100181
Zhao Yakuib9219c52009-09-10 15:45:46 +0800182 /* this is to get the range of margin.*/
183 u32 max_hscan, max_vscan;
184 u32 max_hpos, cur_hpos;
185 u32 max_vpos, cur_vpos;
186 u32 cur_brightness, max_brightness;
187 u32 cur_contrast, max_contrast;
188 u32 cur_saturation, max_saturation;
189 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100190 u32 cur_sharpness, max_sharpness;
191 u32 cur_flicker_filter, max_flicker_filter;
192 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
193 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
194 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
195 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100196 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800197};
198
Chris Wilson890f3352010-09-14 16:46:59 +0100199static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100200{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100201 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100202}
203
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
205{
206 return container_of(intel_attached_encoder(connector),
207 struct intel_sdvo, base);
208}
209
Chris Wilson615fb932010-08-04 13:50:24 +0100210static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
211{
212 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
213}
214
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800215static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100216intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100217static bool
218intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
219 struct intel_sdvo_connector *intel_sdvo_connector,
220 int type);
221static bool
222intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
223 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800224
Jesse Barnes79e53942008-11-07 14:24:08 -0800225/**
226 * Writes the SDVOB or SDVOC with the given value, but always writes both
227 * SDVOB and SDVOC to work around apparent hardware issues (according to
228 * comments in the BIOS).
229 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100230static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800231{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100232 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800233 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800234 u32 bval = val, cval = val;
235 int i;
236
Chris Wilsonea5b2132010-08-04 13:50:23 +0100237 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
238 I915_WRITE(intel_sdvo->sdvo_reg, val);
239 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800240 return;
241 }
242
Chris Wilsonea5b2132010-08-04 13:50:23 +0100243 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800244 cval = I915_READ(SDVOC);
245 } else {
246 bval = I915_READ(SDVOB);
247 }
248 /*
249 * Write the registers twice for luck. Sometimes,
250 * writing them only once doesn't appear to 'stick'.
251 * The BIOS does this too. Yay, magic
252 */
253 for (i = 0; i < 2; i++)
254 {
255 I915_WRITE(SDVOB, bval);
256 I915_READ(SDVOB);
257 I915_WRITE(SDVOC, cval);
258 I915_READ(SDVOC);
259 }
260}
261
Chris Wilson32aad862010-08-04 13:50:25 +0100262static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800263{
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 struct i2c_msg msgs[] = {
265 {
Chris Wilsone957d772010-09-24 12:52:03 +0100266 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800267 .flags = 0,
268 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100269 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800270 },
271 {
Chris Wilsone957d772010-09-24 12:52:03 +0100272 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 .flags = I2C_M_RD,
274 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100275 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800276 }
277 };
Chris Wilson32aad862010-08-04 13:50:25 +0100278 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800279
Chris Wilsonf899fc62010-07-20 15:44:45 -0700280 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800282
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800283 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800284 return false;
285}
286
Jesse Barnes79e53942008-11-07 14:24:08 -0800287#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
288/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100289static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800290 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100291 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800292} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
294 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
295 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
296 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100336
Akshay Joshi0206e352011-08-16 15:34:10 -0400337 /* Add the op code for SDVO enhancements */
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100382
Akshay Joshi0206e352011-08-16 15:34:10 -0400383 /* HDMI op code */
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800404};
405
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800406#define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100407#define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800408
Chris Wilsonea5b2132010-08-04 13:50:23 +0100409static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100410 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800411{
Jesse Barnes79e53942008-11-07 14:24:08 -0800412 int i;
413
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800414 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100415 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800416 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800417 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800418 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800419 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400420 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800421 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800422 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800423 break;
424 }
425 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400426 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800427 DRM_LOG_KMS("(%02X)", cmd);
428 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800429}
Jesse Barnes79e53942008-11-07 14:24:08 -0800430
Jesse Barnes79e53942008-11-07 14:24:08 -0800431static const char *cmd_status_names[] = {
432 "Power on",
433 "Success",
434 "Not supported",
435 "Invalid arg",
436 "Pending",
437 "Target not specified",
438 "Scaling not supported"
439};
440
Chris Wilsone957d772010-09-24 12:52:03 +0100441static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
442 const void *args, int args_len)
443{
444 u8 buf[args_len*2 + 2], status;
445 struct i2c_msg msgs[args_len + 3];
446 int i, ret;
447
448 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
449
450 for (i = 0; i < args_len; i++) {
451 msgs[i].addr = intel_sdvo->slave_addr;
452 msgs[i].flags = 0;
453 msgs[i].len = 2;
454 msgs[i].buf = buf + 2 *i;
455 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
456 buf[2*i + 1] = ((u8*)args)[i];
457 }
458 msgs[i].addr = intel_sdvo->slave_addr;
459 msgs[i].flags = 0;
460 msgs[i].len = 2;
461 msgs[i].buf = buf + 2*i;
462 buf[2*i + 0] = SDVO_I2C_OPCODE;
463 buf[2*i + 1] = cmd;
464
465 /* the following two are to read the response */
466 status = SDVO_I2C_CMD_STATUS;
467 msgs[i+1].addr = intel_sdvo->slave_addr;
468 msgs[i+1].flags = 0;
469 msgs[i+1].len = 1;
470 msgs[i+1].buf = &status;
471
472 msgs[i+2].addr = intel_sdvo->slave_addr;
473 msgs[i+2].flags = I2C_M_RD;
474 msgs[i+2].len = 1;
475 msgs[i+2].buf = &status;
476
477 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
478 if (ret < 0) {
479 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
480 return false;
481 }
482 if (ret != i+3) {
483 /* failure in I2C transfer */
484 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
485 return false;
486 }
487
Chris Wilsone957d772010-09-24 12:52:03 +0100488 return true;
489}
490
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100491static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
492 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800493{
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100494 u8 retry = 5;
495 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800496 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497
Chris Wilsond121a5d2011-01-25 15:00:01 +0000498 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
499
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100500 /*
501 * The documentation states that all commands will be
502 * processed within 15µs, and that we need only poll
503 * the status byte a maximum of 3 times in order for the
504 * command to be complete.
505 *
506 * Check 5 times in case the hardware failed to read the docs.
507 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000508 if (!intel_sdvo_read_byte(intel_sdvo,
509 SDVO_I2C_CMD_STATUS,
510 &status))
511 goto log_fail;
512
513 while (status == SDVO_CMD_STATUS_PENDING && retry--) {
514 udelay(15);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100515 if (!intel_sdvo_read_byte(intel_sdvo,
516 SDVO_I2C_CMD_STATUS,
517 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000518 goto log_fail;
519 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100520
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800522 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 else
yakui_zhao342dc382009-06-02 14:12:00 +0800524 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800525
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100526 if (status != SDVO_CMD_STATUS_SUCCESS)
527 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800528
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100529 /* Read the command response */
530 for (i = 0; i < response_len; i++) {
531 if (!intel_sdvo_read_byte(intel_sdvo,
532 SDVO_I2C_RETURN_0 + i,
533 &((u8 *)response)[i]))
534 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100535 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800536 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100537 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100538 return true;
539
540log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000541 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100542 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800543}
544
Hannes Ederb358d0a2008-12-18 21:18:47 +0100545static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
547 if (mode->clock >= 100000)
548 return 1;
549 else if (mode->clock >= 50000)
550 return 2;
551 else
552 return 4;
553}
554
Chris Wilsone957d772010-09-24 12:52:03 +0100555static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
556 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800557{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000558 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100559 return intel_sdvo_write_cmd(intel_sdvo,
560 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
561 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800562}
563
Chris Wilson32aad862010-08-04 13:50:25 +0100564static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
565{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000566 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
567 return false;
568
569 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100570}
571
572static bool
573intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
574{
575 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
576 return false;
577
578 return intel_sdvo_read_response(intel_sdvo, value, len);
579}
580
581static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100584 return intel_sdvo_set_value(intel_sdvo,
585 SDVO_CMD_SET_TARGET_INPUT,
586 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800587}
588
589/**
590 * Return whether each input is trained.
591 *
592 * This function is making an assumption about the layout of the response,
593 * which should be checked against the docs.
594 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100595static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800596{
597 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800598
Chris Wilson1a3665c2011-01-25 13:59:37 +0000599 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100600 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
601 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 return false;
603
604 *input_1 = response.input0_trained;
605 *input_2 = response.input1_trained;
606 return true;
607}
608
Chris Wilsonea5b2132010-08-04 13:50:23 +0100609static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 u16 outputs)
611{
Chris Wilson32aad862010-08-04 13:50:25 +0100612 return intel_sdvo_set_value(intel_sdvo,
613 SDVO_CMD_SET_ACTIVE_OUTPUTS,
614 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800615}
616
Chris Wilsonea5b2132010-08-04 13:50:23 +0100617static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 int mode)
619{
Chris Wilson32aad862010-08-04 13:50:25 +0100620 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 switch (mode) {
623 case DRM_MODE_DPMS_ON:
624 state = SDVO_ENCODER_STATE_ON;
625 break;
626 case DRM_MODE_DPMS_STANDBY:
627 state = SDVO_ENCODER_STATE_STANDBY;
628 break;
629 case DRM_MODE_DPMS_SUSPEND:
630 state = SDVO_ENCODER_STATE_SUSPEND;
631 break;
632 case DRM_MODE_DPMS_OFF:
633 state = SDVO_ENCODER_STATE_OFF;
634 break;
635 }
636
Chris Wilson32aad862010-08-04 13:50:25 +0100637 return intel_sdvo_set_value(intel_sdvo,
638 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800639}
640
Chris Wilsonea5b2132010-08-04 13:50:23 +0100641static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 int *clock_min,
643 int *clock_max)
644{
645 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Chris Wilson1a3665c2011-01-25 13:59:37 +0000647 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100648 if (!intel_sdvo_get_value(intel_sdvo,
649 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
650 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 return false;
652
653 /* Convert the values from units of 10 kHz to kHz. */
654 *clock_min = clocks.min * 10;
655 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 return true;
657}
658
Chris Wilsonea5b2132010-08-04 13:50:23 +0100659static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 u16 outputs)
661{
Chris Wilson32aad862010-08-04 13:50:25 +0100662 return intel_sdvo_set_value(intel_sdvo,
663 SDVO_CMD_SET_TARGET_OUTPUT,
664 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800665}
666
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 struct intel_sdvo_dtd *dtd)
669{
Chris Wilson32aad862010-08-04 13:50:25 +0100670 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
671 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Chris Wilsonea5b2132010-08-04 13:50:23 +0100674static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 struct intel_sdvo_dtd *dtd)
676{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100677 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
679}
680
Chris Wilsonea5b2132010-08-04 13:50:23 +0100681static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 struct intel_sdvo_dtd *dtd)
683{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100684 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800685 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
686}
687
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800688static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100689intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800690 uint16_t clock,
691 uint16_t width,
692 uint16_t height)
693{
694 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800695
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800696 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800697 args.clock = clock;
698 args.width = width;
699 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800700 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800701
Chris Wilsonea5b2132010-08-04 13:50:23 +0100702 if (intel_sdvo->is_lvds &&
703 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
704 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800705 args.scaled = 1;
706
Chris Wilson32aad862010-08-04 13:50:25 +0100707 return intel_sdvo_set_value(intel_sdvo,
708 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
709 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800710}
711
Chris Wilsonea5b2132010-08-04 13:50:23 +0100712static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800713 struct intel_sdvo_dtd *dtd)
714{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000715 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
716 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100717 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
718 &dtd->part1, sizeof(dtd->part1)) &&
719 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
720 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800721}
Jesse Barnes79e53942008-11-07 14:24:08 -0800722
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800724{
Chris Wilson32aad862010-08-04 13:50:25 +0100725 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800726}
727
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800728static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100729 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800730{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800731 uint16_t width, height;
732 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
733 uint16_t h_sync_offset, v_sync_offset;
Jesse Barnes79e53942008-11-07 14:24:08 -0800734
735 width = mode->crtc_hdisplay;
736 height = mode->crtc_vdisplay;
737
738 /* do some mode translations */
739 h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
740 h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
741
742 v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
743 v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
744
745 h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
746 v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
747
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800748 dtd->part1.clock = mode->clock / 10;
749 dtd->part1.h_active = width & 0xff;
750 dtd->part1.h_blank = h_blank_len & 0xff;
751 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800752 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800753 dtd->part1.v_active = height & 0xff;
754 dtd->part1.v_blank = v_blank_len & 0xff;
755 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 ((v_blank_len >> 8) & 0xf);
757
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800758 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800759 dtd->part2.h_sync_width = h_sync_len & 0xff;
760 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800762 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
764 ((v_sync_len & 0x30) >> 4);
765
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800766 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800767 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800768 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800769 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800770 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800771
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800772 dtd->part2.sdvo_flags = 0;
773 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
774 dtd->part2.reserved = 0;
775}
Jesse Barnes79e53942008-11-07 14:24:08 -0800776
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800777static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100778 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800779{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800780 mode->hdisplay = dtd->part1.h_active;
781 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
782 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800783 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800784 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
785 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
786 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
787 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
788
789 mode->vdisplay = dtd->part1.v_active;
790 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
791 mode->vsync_start = mode->vdisplay;
792 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800793 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800794 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
795 mode->vsync_end = mode->vsync_start +
796 (dtd->part2.v_sync_off_width & 0xf);
797 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
798 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
799 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
800
801 mode->clock = dtd->part1.clock * 10;
802
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800803 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800804 if (dtd->part2.dtd_flags & 0x2)
805 mode->flags |= DRM_MODE_FLAG_PHSYNC;
806 if (dtd->part2.dtd_flags & 0x4)
807 mode->flags |= DRM_MODE_FLAG_PVSYNC;
808}
809
Chris Wilsone27d8532010-10-22 09:15:22 +0100810static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800811{
Chris Wilsone27d8532010-10-22 09:15:22 +0100812 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800813
Chris Wilson1a3665c2011-01-25 13:59:37 +0000814 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100815 return intel_sdvo_get_value(intel_sdvo,
816 SDVO_CMD_GET_SUPP_ENCODE,
817 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800818}
819
Chris Wilsonea5b2132010-08-04 13:50:23 +0100820static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700821 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800822{
Chris Wilson32aad862010-08-04 13:50:25 +0100823 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800824}
825
Chris Wilsonea5b2132010-08-04 13:50:23 +0100826static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800827 uint8_t mode)
828{
Chris Wilson32aad862010-08-04 13:50:25 +0100829 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800830}
831
832#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100833static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800834{
835 int i, j;
836 uint8_t set_buf_index[2];
837 uint8_t av_split;
838 uint8_t buf_size;
839 uint8_t buf[48];
840 uint8_t *pos;
841
Chris Wilson32aad862010-08-04 13:50:25 +0100842 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800843
844 for (i = 0; i <= av_split; i++) {
845 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700846 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800847 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700848 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
849 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800850
851 pos = buf;
852 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700853 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800854 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700855 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800856 pos += 8;
857 }
858 }
859}
860#endif
861
David Härdeman3c17fe42010-09-24 21:44:32 +0200862static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800863{
864 struct dip_infoframe avi_if = {
865 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200866 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800867 .len = DIP_LEN_AVI,
868 };
David Härdeman3c17fe42010-09-24 21:44:32 +0200869 uint8_t tx_rate = SDVO_HBUF_TX_VSYNC;
870 uint8_t set_buf_index[2] = { 1, 0 };
871 uint64_t *data = (uint64_t *)&avi_if;
872 unsigned i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800873
David Härdeman3c17fe42010-09-24 21:44:32 +0200874 intel_dip_infoframe_csum(&avi_if);
875
Chris Wilsond121a5d2011-01-25 15:00:01 +0000876 if (!intel_sdvo_set_value(intel_sdvo,
877 SDVO_CMD_SET_HBUF_INDEX,
David Härdeman3c17fe42010-09-24 21:44:32 +0200878 set_buf_index, 2))
879 return false;
880
881 for (i = 0; i < sizeof(avi_if); i += 8) {
Chris Wilsond121a5d2011-01-25 15:00:01 +0000882 if (!intel_sdvo_set_value(intel_sdvo,
883 SDVO_CMD_SET_HBUF_DATA,
David Härdeman3c17fe42010-09-24 21:44:32 +0200884 data, 8))
885 return false;
886 data++;
887 }
888
Chris Wilsond121a5d2011-01-25 15:00:01 +0000889 return intel_sdvo_set_value(intel_sdvo,
890 SDVO_CMD_SET_HBUF_TXRATE,
David Härdeman3c17fe42010-09-24 21:44:32 +0200891 &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800892}
893
Chris Wilson32aad862010-08-04 13:50:25 +0100894static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800895{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800896 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100897 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800898
Chris Wilson40039752010-08-04 13:50:26 +0100899 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800900 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100901 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800902
Chris Wilson32aad862010-08-04 13:50:25 +0100903 BUILD_BUG_ON(sizeof(format) != 6);
904 return intel_sdvo_set_value(intel_sdvo,
905 SDVO_CMD_SET_TV_FORMAT,
906 &format, sizeof(format));
907}
Zhao Yakuice6feab2009-08-24 13:50:26 +0800908
Chris Wilson32aad862010-08-04 13:50:25 +0100909static bool
910intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
911 struct drm_display_mode *mode)
912{
913 struct intel_sdvo_dtd output_dtd;
914
915 if (!intel_sdvo_set_target_output(intel_sdvo,
916 intel_sdvo->attached_output))
917 return false;
918
919 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
920 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
921 return false;
922
923 return true;
924}
925
926static bool
927intel_sdvo_set_input_timings_for_mode(struct intel_sdvo *intel_sdvo,
928 struct drm_display_mode *mode,
929 struct drm_display_mode *adjusted_mode)
930{
Chris Wilson32aad862010-08-04 13:50:25 +0100931 /* Reset the input timing to the screen. Assume always input 0. */
932 if (!intel_sdvo_set_target_input(intel_sdvo))
933 return false;
934
935 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
936 mode->clock / 10,
937 mode->hdisplay,
938 mode->vdisplay))
939 return false;
940
941 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100942 &intel_sdvo->input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +0100943 return false;
944
Chris Wilson6c9547f2010-08-25 10:05:17 +0100945 intel_sdvo_get_mode_from_dtd(adjusted_mode, &intel_sdvo->input_dtd);
Chris Wilson32aad862010-08-04 13:50:25 +0100946
947 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100948 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800949}
950
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800951static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
952 struct drm_display_mode *mode,
953 struct drm_display_mode *adjusted_mode)
954{
Chris Wilson890f3352010-09-14 16:46:59 +0100955 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100956 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800957
Chris Wilson32aad862010-08-04 13:50:25 +0100958 /* We need to construct preferred input timings based on our
959 * output timings. To do that, we have to set the output
960 * timings, even though this isn't really the right place in
961 * the sequence to do it. Oh well.
962 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100963 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +0100964 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800965 return false;
Chris Wilson32aad862010-08-04 13:50:25 +0100966
Pavel Roskinc74696b2010-09-02 14:46:34 -0400967 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
968 mode,
969 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100970 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +0100971 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100972 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800973 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800974
Pavel Roskinc74696b2010-09-02 14:46:34 -0400975 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
976 mode,
977 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800978 }
Chris Wilson32aad862010-08-04 13:50:25 +0100979
980 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +0100981 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +0100982 */
Chris Wilson6c9547f2010-08-25 10:05:17 +0100983 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
984 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +0100985
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800986 return true;
987}
988
989static void intel_sdvo_mode_set(struct drm_encoder *encoder,
990 struct drm_display_mode *mode,
991 struct drm_display_mode *adjusted_mode)
992{
993 struct drm_device *dev = encoder->dev;
994 struct drm_i915_private *dev_priv = dev->dev_private;
995 struct drm_crtc *crtc = encoder->crtc;
996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson890f3352010-09-14 16:46:59 +0100997 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100998 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800999 struct intel_sdvo_in_out_map in_out;
1000 struct intel_sdvo_dtd input_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001001 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
1002 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001003
1004 if (!mode)
1005 return;
1006
1007 /* First, set the input mapping for the first input to our controlled
1008 * output. This is only correct if we're a single-input device, in
1009 * which case the first input is the output from the appropriate SDVO
1010 * channel on the motherboard. In a two-input device, the first input
1011 * will be SDVOB and the second SDVOC.
1012 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001013 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001014 in_out.in1 = 0;
1015
Pavel Roskinc74696b2010-09-02 14:46:34 -04001016 intel_sdvo_set_value(intel_sdvo,
1017 SDVO_CMD_SET_IN_OUT_MAP,
1018 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001019
Chris Wilson6c9547f2010-08-25 10:05:17 +01001020 /* Set the output timings to the screen */
1021 if (!intel_sdvo_set_target_output(intel_sdvo,
1022 intel_sdvo->attached_output))
1023 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001024
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001025 /* We have tried to get input timing in mode_fixup, and filled into
Chris Wilson6c9547f2010-08-25 10:05:17 +01001026 * adjusted_mode.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001027 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001028 if (intel_sdvo->is_tv || intel_sdvo->is_lvds) {
1029 input_dtd = intel_sdvo->input_dtd;
1030 } else {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001031 /* Set the output timing to the screen */
Chris Wilson32aad862010-08-04 13:50:25 +01001032 if (!intel_sdvo_set_target_output(intel_sdvo,
1033 intel_sdvo->attached_output))
1034 return;
1035
Chris Wilson6c9547f2010-08-25 10:05:17 +01001036 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Pavel Roskinc74696b2010-09-02 14:46:34 -04001037 (void) intel_sdvo_set_output_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001038 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001039
1040 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001041 if (!intel_sdvo_set_target_input(intel_sdvo))
1042 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001043
Chris Wilson97aaf912011-01-04 20:10:52 +00001044 if (intel_sdvo->has_hdmi_monitor) {
1045 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1046 intel_sdvo_set_colorimetry(intel_sdvo,
1047 SDVO_COLORIMETRY_RGB256);
1048 intel_sdvo_set_avi_infoframe(intel_sdvo);
1049 } else
1050 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001051
Chris Wilson6c9547f2010-08-25 10:05:17 +01001052 if (intel_sdvo->is_tv &&
1053 !intel_sdvo_set_tv_format(intel_sdvo))
1054 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001055
Pavel Roskinc74696b2010-09-02 14:46:34 -04001056 (void) intel_sdvo_set_input_timing(intel_sdvo, &input_dtd);
Jesse Barnes79e53942008-11-07 14:24:08 -08001057
Chris Wilson6c9547f2010-08-25 10:05:17 +01001058 switch (pixel_multiplier) {
1059 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001060 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1061 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1062 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001063 }
Chris Wilson32aad862010-08-04 13:50:25 +01001064 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1065 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001066
1067 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001068 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001069 /* The real mode polarity is set by the SDVO commands, using
1070 * struct intel_sdvo_dtd. */
1071 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Chris Wilsone953fd72011-02-21 22:23:52 +00001072 if (intel_sdvo->is_hdmi)
1073 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001074 if (INTEL_INFO(dev)->gen < 5)
1075 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001076 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001077 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001078 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001079 case SDVOB:
1080 sdvox &= SDVOB_PRESERVE_MASK;
1081 break;
1082 case SDVOC:
1083 sdvox &= SDVOC_PRESERVE_MASK;
1084 break;
1085 }
1086 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1087 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001088
1089 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
1090 sdvox |= TRANSCODER_CPT(intel_crtc->pipe);
1091 else
1092 sdvox |= TRANSCODER(intel_crtc->pipe);
1093
Chris Wilsonda79de92010-11-22 11:12:46 +00001094 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001095 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001096
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001097 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001098 /* done in crtc_mode_set as the dpll_md reg must be written early */
1099 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1100 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001101 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001102 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001103 }
1104
Chris Wilson6714afb2010-12-17 04:10:51 +00001105 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1106 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001107 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001108 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001109}
1110
1111static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1112{
1113 struct drm_device *dev = encoder->dev;
1114 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +01001115 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001116 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001117 u32 temp;
1118
1119 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001120 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001121 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001122 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001123
1124 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001125 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001126 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001127 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001128 }
1129 }
1130 } else {
1131 bool input1, input2;
1132 int i;
1133 u8 status;
1134
Chris Wilsonea5b2132010-08-04 13:50:23 +01001135 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001136 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001137 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001138 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001140
Chris Wilson32aad862010-08-04 13:50:25 +01001141 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001142 /* Warn if the device reported failure to sync.
1143 * A lot of SDVO devices fail to notify of sync, but it's
1144 * a given it the status is a success, we succeeded.
1145 */
1146 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001147 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001148 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001149 }
1150
1151 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001152 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1153 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001154 }
1155 return;
1156}
1157
Jesse Barnes79e53942008-11-07 14:24:08 -08001158static int intel_sdvo_mode_valid(struct drm_connector *connector,
1159 struct drm_display_mode *mode)
1160{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001161 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001162
1163 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1164 return MODE_NO_DBLESCAN;
1165
Chris Wilsonea5b2132010-08-04 13:50:23 +01001166 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001167 return MODE_CLOCK_LOW;
1168
Chris Wilsonea5b2132010-08-04 13:50:23 +01001169 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001170 return MODE_CLOCK_HIGH;
1171
Chris Wilson85454232010-08-08 14:28:23 +01001172 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001173 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001174 return MODE_PANEL;
1175
Chris Wilsonea5b2132010-08-04 13:50:23 +01001176 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001177 return MODE_PANEL;
1178 }
1179
Jesse Barnes79e53942008-11-07 14:24:08 -08001180 return MODE_OK;
1181}
1182
Chris Wilsonea5b2132010-08-04 13:50:23 +01001183static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001184{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001185 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001186 if (!intel_sdvo_get_value(intel_sdvo,
1187 SDVO_CMD_GET_DEVICE_CAPS,
1188 caps, sizeof(*caps)))
1189 return false;
1190
1191 DRM_DEBUG_KMS("SDVO capabilities:\n"
1192 " vendor_id: %d\n"
1193 " device_id: %d\n"
1194 " device_rev_id: %d\n"
1195 " sdvo_version_major: %d\n"
1196 " sdvo_version_minor: %d\n"
1197 " sdvo_inputs_mask: %d\n"
1198 " smooth_scaling: %d\n"
1199 " sharp_scaling: %d\n"
1200 " up_scaling: %d\n"
1201 " down_scaling: %d\n"
1202 " stall_support: %d\n"
1203 " output_flags: %d\n",
1204 caps->vendor_id,
1205 caps->device_id,
1206 caps->device_rev_id,
1207 caps->sdvo_version_major,
1208 caps->sdvo_version_minor,
1209 caps->sdvo_inputs_mask,
1210 caps->smooth_scaling,
1211 caps->sharp_scaling,
1212 caps->up_scaling,
1213 caps->down_scaling,
1214 caps->stall_support,
1215 caps->output_flags);
1216
1217 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001218}
1219
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001220static int intel_sdvo_supports_hotplug(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001221{
1222 u8 response[2];
Jesse Barnes79e53942008-11-07 14:24:08 -08001223
Chris Wilson32aad862010-08-04 13:50:25 +01001224 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1225 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001226}
1227
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001228static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001229{
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001230 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001231
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001232 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001233}
1234
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001235static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001236intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001237{
Chris Wilsonbc652122011-01-25 13:28:29 +00001238 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001239 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001240}
1241
Chris Wilsonf899fc62010-07-20 15:44:45 -07001242static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001243intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001244{
Chris Wilsone957d772010-09-24 12:52:03 +01001245 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1246 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001247}
1248
Chris Wilsonff482d82010-09-15 10:40:38 +01001249/* Mac mini hack -- use the same DDC as the analog connector */
1250static struct edid *
1251intel_sdvo_get_analog_edid(struct drm_connector *connector)
1252{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001253 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001254
Chris Wilson0c1dab82010-11-23 22:37:01 +00001255 return drm_get_edid(connector,
1256 &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
Chris Wilsonff482d82010-09-15 10:40:38 +01001257}
1258
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001259enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001260intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001261{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001262 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001263 enum drm_connector_status status;
1264 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001265
Chris Wilsone957d772010-09-24 12:52:03 +01001266 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001267
Chris Wilsonea5b2132010-08-04 13:50:23 +01001268 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001269 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001270
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001271 /*
1272 * Don't use the 1 as the argument of DDC bus switch to get
1273 * the EDID. It is used for SDVO SPD ROM.
1274 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001275 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001276 intel_sdvo->ddc_bus = ddc;
1277 edid = intel_sdvo_get_edid(connector);
1278 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001279 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001280 }
Chris Wilsone957d772010-09-24 12:52:03 +01001281 /*
1282 * If we found the EDID on the other bus,
1283 * assume that is the correct DDC bus.
1284 */
1285 if (edid == NULL)
1286 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001287 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001288
1289 /*
1290 * When there is no edid and no monitor is connected with VGA
1291 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001292 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001293 if (edid == NULL)
1294 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001295
Chris Wilson2f551c82010-09-15 10:42:50 +01001296 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001297 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001298 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001299 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1300 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001301 if (intel_sdvo->is_hdmi) {
1302 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1303 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1304 }
Chris Wilson139467432011-02-09 20:01:16 +00001305 } else
1306 status = connector_status_disconnected;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001307 connector->display_info.raw_edid = NULL;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001308 kfree(edid);
1309 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001310
1311 if (status == connector_status_connected) {
1312 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
1313 if (intel_sdvo_connector->force_audio)
Chris Wilsonda79de92010-11-22 11:12:46 +00001314 intel_sdvo->has_hdmi_audio = intel_sdvo_connector->force_audio > 0;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001315 }
1316
ling.ma@intel.com2b8d33f2009-07-29 11:31:18 +08001317 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001318}
1319
Chris Wilson52220082011-06-20 14:45:50 +01001320static bool
1321intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1322 struct edid *edid)
1323{
1324 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1325 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1326
1327 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1328 connector_is_digital, monitor_is_digital);
1329 return connector_is_digital == monitor_is_digital;
1330}
1331
Chris Wilson7b334fc2010-09-09 23:51:02 +01001332static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001333intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001334{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001335 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001336 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001337 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001338 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001339
Chris Wilson32aad862010-08-04 13:50:25 +01001340 if (!intel_sdvo_write_cmd(intel_sdvo,
Chris Wilsone957d772010-09-24 12:52:03 +01001341 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
Chris Wilson32aad862010-08-04 13:50:25 +01001342 return connector_status_unknown;
Chris Wilsonba84cd12010-11-24 17:37:17 +00001343
1344 /* add 30ms delay when the output type might be TV */
1345 if (intel_sdvo->caps.output_flags &
1346 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_CVBS0))
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001347 mdelay(30);
Chris Wilsonba84cd12010-11-24 17:37:17 +00001348
Chris Wilson32aad862010-08-04 13:50:25 +01001349 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1350 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001351
Chris Wilsone957d772010-09-24 12:52:03 +01001352 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1353 response & 0xff, response >> 8,
1354 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001355
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001356 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001357 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001358
Chris Wilsonea5b2132010-08-04 13:50:23 +01001359 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001360
Chris Wilson97aaf912011-01-04 20:10:52 +00001361 intel_sdvo->has_hdmi_monitor = false;
1362 intel_sdvo->has_hdmi_audio = false;
1363
Chris Wilson615fb932010-08-04 13:50:24 +01001364 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001365 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001366 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001367 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001368 else {
1369 struct edid *edid;
1370
1371 /* if we have an edid check it matches the connection */
1372 edid = intel_sdvo_get_edid(connector);
1373 if (edid == NULL)
1374 edid = intel_sdvo_get_analog_edid(connector);
1375 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001376 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1377 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001378 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001379 else
1380 ret = connector_status_disconnected;
1381
Chris Wilson139467432011-02-09 20:01:16 +00001382 connector->display_info.raw_edid = NULL;
1383 kfree(edid);
1384 } else
1385 ret = connector_status_connected;
1386 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001387
1388 /* May update encoder flag for like clock for SDVO TV, etc.*/
1389 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001390 intel_sdvo->is_tv = false;
1391 intel_sdvo->is_lvds = false;
1392 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001393
1394 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001395 intel_sdvo->is_tv = true;
1396 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001397 }
1398 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001399 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001400 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001401
1402 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001403}
1404
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001405static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001406{
Chris Wilsonff482d82010-09-15 10:40:38 +01001407 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001408
1409 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001410 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001411
Keith Packard57cdaf92009-09-04 13:07:54 +08001412 /*
1413 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1414 * link between analog and digital outputs. So, if the regular SDVO
1415 * DDC fails, check to see if the analog output is disconnected, in
1416 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001417 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001418 if (edid == NULL)
1419 edid = intel_sdvo_get_analog_edid(connector);
1420
Chris Wilsonff482d82010-09-15 10:40:38 +01001421 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001422 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1423 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001424 drm_mode_connector_update_edid_property(connector, edid);
1425 drm_add_edid_modes(connector, edid);
1426 }
Chris Wilson139467432011-02-09 20:01:16 +00001427
Chris Wilsonff482d82010-09-15 10:40:38 +01001428 connector->display_info.raw_edid = NULL;
1429 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001430 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001431}
1432
1433/*
1434 * Set of SDVO TV modes.
1435 * Note! This is in reply order (see loop in get_tv_modes).
1436 * XXX: all 60Hz refresh?
1437 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001438static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001439 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1440 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001441 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001442 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1443 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001444 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001445 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1446 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001447 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001448 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1449 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001450 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001451 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1452 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001453 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001454 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1455 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001456 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001457 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1458 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001459 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001460 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1461 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001462 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001463 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1464 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001465 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001466 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1467 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001468 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001469 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1470 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001471 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001472 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1473 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001474 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001475 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1476 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001477 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001478 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1479 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001480 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001481 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1482 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001483 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001484 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1485 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001486 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001487 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1488 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001489 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001490 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1491 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001492 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001493 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1494 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001495 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1496};
1497
1498static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1499{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001500 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001501 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001502 uint32_t reply = 0, format_map = 0;
1503 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001504
1505 /* Read the list of supported input resolutions for the selected TV
1506 * format.
1507 */
Chris Wilson40039752010-08-04 13:50:26 +01001508 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001509 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001510 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001511
Chris Wilson32aad862010-08-04 13:50:25 +01001512 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1513 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001514
Chris Wilson32aad862010-08-04 13:50:25 +01001515 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001516 if (!intel_sdvo_write_cmd(intel_sdvo,
1517 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001518 &tv_res, sizeof(tv_res)))
1519 return;
1520 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001521 return;
1522
1523 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001524 if (reply & (1 << i)) {
1525 struct drm_display_mode *nmode;
1526 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001527 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001528 if (nmode)
1529 drm_mode_probed_add(connector, nmode);
1530 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001531}
1532
Ma Ling7086c872009-05-13 11:20:06 +08001533static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1534{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001535 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001536 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001537 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001538
1539 /*
1540 * Attempt to get the mode list from DDC.
1541 * Assume that the preferred modes are
1542 * arranged in priority order.
1543 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001544 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001545 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001546 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001547
1548 /* Fetch modes from VBT */
1549 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001550 newmode = drm_mode_duplicate(connector->dev,
1551 dev_priv->sdvo_lvds_vbt_mode);
1552 if (newmode != NULL) {
1553 /* Guarantee the mode is preferred */
1554 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1555 DRM_MODE_TYPE_DRIVER);
1556 drm_mode_probed_add(connector, newmode);
1557 }
1558 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001559
1560end:
1561 list_for_each_entry(newmode, &connector->probed_modes, head) {
1562 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001563 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001564 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001565
1566 drm_mode_set_crtcinfo(intel_sdvo->sdvo_lvds_fixed_mode,
1567 0);
1568
Chris Wilson85454232010-08-08 14:28:23 +01001569 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001570 break;
1571 }
1572 }
1573
Ma Ling7086c872009-05-13 11:20:06 +08001574}
1575
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001576static int intel_sdvo_get_modes(struct drm_connector *connector)
1577{
Chris Wilson615fb932010-08-04 13:50:24 +01001578 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001579
Chris Wilson615fb932010-08-04 13:50:24 +01001580 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001581 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001582 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001583 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001584 else
1585 intel_sdvo_get_ddc_modes(connector);
1586
Chris Wilson32aad862010-08-04 13:50:25 +01001587 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001588}
1589
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001590static void
1591intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001592{
Chris Wilson615fb932010-08-04 13:50:24 +01001593 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001594 struct drm_device *dev = connector->dev;
1595
Chris Wilsonc5521702010-08-04 13:50:28 +01001596 if (intel_sdvo_connector->left)
1597 drm_property_destroy(dev, intel_sdvo_connector->left);
1598 if (intel_sdvo_connector->right)
1599 drm_property_destroy(dev, intel_sdvo_connector->right);
1600 if (intel_sdvo_connector->top)
1601 drm_property_destroy(dev, intel_sdvo_connector->top);
1602 if (intel_sdvo_connector->bottom)
1603 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1604 if (intel_sdvo_connector->hpos)
1605 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1606 if (intel_sdvo_connector->vpos)
1607 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1608 if (intel_sdvo_connector->saturation)
1609 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1610 if (intel_sdvo_connector->contrast)
1611 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1612 if (intel_sdvo_connector->hue)
1613 drm_property_destroy(dev, intel_sdvo_connector->hue);
1614 if (intel_sdvo_connector->sharpness)
1615 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1616 if (intel_sdvo_connector->flicker_filter)
1617 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1618 if (intel_sdvo_connector->flicker_filter_2d)
1619 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1620 if (intel_sdvo_connector->flicker_filter_adaptive)
1621 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1622 if (intel_sdvo_connector->tv_luma_filter)
1623 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1624 if (intel_sdvo_connector->tv_chroma_filter)
1625 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001626 if (intel_sdvo_connector->dot_crawl)
1627 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001628 if (intel_sdvo_connector->brightness)
1629 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001630}
1631
Jesse Barnes79e53942008-11-07 14:24:08 -08001632static void intel_sdvo_destroy(struct drm_connector *connector)
1633{
Chris Wilson615fb932010-08-04 13:50:24 +01001634 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001635
Chris Wilsonc5521702010-08-04 13:50:28 +01001636 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001637 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001638 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001639
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001640 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001641 drm_sysfs_connector_remove(connector);
1642 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001643 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001644}
1645
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001646static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1647{
1648 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1649 struct edid *edid;
1650 bool has_audio = false;
1651
1652 if (!intel_sdvo->is_hdmi)
1653 return false;
1654
1655 edid = intel_sdvo_get_edid(connector);
1656 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1657 has_audio = drm_detect_monitor_audio(edid);
1658
1659 return has_audio;
1660}
1661
Zhao Yakuice6feab2009-08-24 13:50:26 +08001662static int
1663intel_sdvo_set_property(struct drm_connector *connector,
1664 struct drm_property *property,
1665 uint64_t val)
1666{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001667 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001668 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001669 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001670 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001671 uint8_t cmd;
1672 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001673
1674 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001675 if (ret)
1676 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001677
Chris Wilson3f43c482011-05-12 22:17:24 +01001678 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001679 int i = val;
1680 bool has_audio;
1681
1682 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001683 return 0;
1684
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001685 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001686
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001687 if (i == 0)
1688 has_audio = intel_sdvo_detect_hdmi_audio(connector);
1689 else
1690 has_audio = i > 0;
1691
1692 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001693 return 0;
1694
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001695 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001696 goto done;
1697 }
1698
Chris Wilsone953fd72011-02-21 22:23:52 +00001699 if (property == dev_priv->broadcast_rgb_property) {
1700 if (val == !!intel_sdvo->color_range)
1701 return 0;
1702
1703 intel_sdvo->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001704 goto done;
1705 }
1706
Chris Wilsonc5521702010-08-04 13:50:28 +01001707#define CHECK_PROPERTY(name, NAME) \
1708 if (intel_sdvo_connector->name == property) { \
1709 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1710 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1711 cmd = SDVO_CMD_SET_##NAME; \
1712 intel_sdvo_connector->cur_##name = temp_value; \
1713 goto set_value; \
1714 }
1715
1716 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001717 if (val >= TV_FORMAT_NUM)
1718 return -EINVAL;
1719
Chris Wilson40039752010-08-04 13:50:26 +01001720 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001721 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001722 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001723
Chris Wilson40039752010-08-04 13:50:26 +01001724 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001725 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001726 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001727 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001728 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001729 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001730 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001731 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001732 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001733
Chris Wilson615fb932010-08-04 13:50:24 +01001734 intel_sdvo_connector->left_margin = temp_value;
1735 intel_sdvo_connector->right_margin = temp_value;
1736 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001737 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001738 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001739 goto set_value;
1740 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001741 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001742 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001743 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001744 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001745
Chris Wilson615fb932010-08-04 13:50:24 +01001746 intel_sdvo_connector->left_margin = temp_value;
1747 intel_sdvo_connector->right_margin = temp_value;
1748 temp_value = intel_sdvo_connector->max_hscan -
1749 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001750 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001751 goto set_value;
1752 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001753 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001754 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001755 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001756 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001757
Chris Wilson615fb932010-08-04 13:50:24 +01001758 intel_sdvo_connector->top_margin = temp_value;
1759 intel_sdvo_connector->bottom_margin = temp_value;
1760 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001761 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001762 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001763 goto set_value;
1764 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001765 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001766 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001767 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001768 return 0;
1769
Chris Wilson615fb932010-08-04 13:50:24 +01001770 intel_sdvo_connector->top_margin = temp_value;
1771 intel_sdvo_connector->bottom_margin = temp_value;
1772 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001773 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001774 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001775 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001776 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001777 CHECK_PROPERTY(hpos, HPOS)
1778 CHECK_PROPERTY(vpos, VPOS)
1779 CHECK_PROPERTY(saturation, SATURATION)
1780 CHECK_PROPERTY(contrast, CONTRAST)
1781 CHECK_PROPERTY(hue, HUE)
1782 CHECK_PROPERTY(brightness, BRIGHTNESS)
1783 CHECK_PROPERTY(sharpness, SHARPNESS)
1784 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1785 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1786 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1787 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1788 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001789 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001790 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001791
1792 return -EINVAL; /* unknown property */
1793
1794set_value:
1795 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1796 return -EIO;
1797
1798
1799done:
Chris Wilsondf0e9242010-09-09 16:20:55 +01001800 if (intel_sdvo->base.base.crtc) {
1801 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001802 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001803 crtc->y, crtc->fb);
1804 }
1805
Chris Wilson32aad862010-08-04 13:50:25 +01001806 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001807#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001808}
1809
Jesse Barnes79e53942008-11-07 14:24:08 -08001810static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1811 .dpms = intel_sdvo_dpms,
1812 .mode_fixup = intel_sdvo_mode_fixup,
1813 .prepare = intel_encoder_prepare,
1814 .mode_set = intel_sdvo_mode_set,
1815 .commit = intel_encoder_commit,
1816};
1817
1818static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001819 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001820 .detect = intel_sdvo_detect,
1821 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001822 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001823 .destroy = intel_sdvo_destroy,
1824};
1825
1826static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1827 .get_modes = intel_sdvo_get_modes,
1828 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001829 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001830};
1831
Hannes Ederb358d0a2008-12-18 21:18:47 +01001832static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001833{
Chris Wilson890f3352010-09-14 16:46:59 +01001834 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001835
Chris Wilsonea5b2132010-08-04 13:50:23 +01001836 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001837 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001838 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001839
Chris Wilsone957d772010-09-24 12:52:03 +01001840 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001841 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001842}
1843
1844static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1845 .destroy = intel_sdvo_enc_destroy,
1846};
1847
Chris Wilsonb66d8422010-08-12 15:26:41 +01001848static void
1849intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1850{
1851 uint16_t mask = 0;
1852 unsigned int num_bits;
1853
1854 /* Make a mask of outputs less than or equal to our own priority in the
1855 * list.
1856 */
1857 switch (sdvo->controlled_output) {
1858 case SDVO_OUTPUT_LVDS1:
1859 mask |= SDVO_OUTPUT_LVDS1;
1860 case SDVO_OUTPUT_LVDS0:
1861 mask |= SDVO_OUTPUT_LVDS0;
1862 case SDVO_OUTPUT_TMDS1:
1863 mask |= SDVO_OUTPUT_TMDS1;
1864 case SDVO_OUTPUT_TMDS0:
1865 mask |= SDVO_OUTPUT_TMDS0;
1866 case SDVO_OUTPUT_RGB1:
1867 mask |= SDVO_OUTPUT_RGB1;
1868 case SDVO_OUTPUT_RGB0:
1869 mask |= SDVO_OUTPUT_RGB0;
1870 break;
1871 }
1872
1873 /* Count bits to find what number we are in the priority list. */
1874 mask &= sdvo->caps.output_flags;
1875 num_bits = hweight16(mask);
1876 /* If more than 3 outputs, default to DDC bus 3 for now. */
1877 if (num_bits > 3)
1878 num_bits = 3;
1879
1880 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1881 sdvo->ddc_bus = 1 << num_bits;
1882}
Jesse Barnes79e53942008-11-07 14:24:08 -08001883
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001884/**
1885 * Choose the appropriate DDC bus for control bus switch command for this
1886 * SDVO output based on the controlled output.
1887 *
1888 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1889 * outputs, then LVDS outputs.
1890 */
1891static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001892intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001893 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001894{
Adam Jacksonb1083332010-04-23 16:07:40 -04001895 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001896
Adam Jacksonb1083332010-04-23 16:07:40 -04001897 if (IS_SDVOB(reg))
1898 mapping = &(dev_priv->sdvo_mappings[0]);
1899 else
1900 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001901
Chris Wilsonb66d8422010-08-12 15:26:41 +01001902 if (mapping->initialized)
1903 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1904 else
1905 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001906}
1907
Chris Wilsone957d772010-09-24 12:52:03 +01001908static void
1909intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
1910 struct intel_sdvo *sdvo, u32 reg)
1911{
1912 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04001913 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01001914
1915 if (IS_SDVOB(reg))
1916 mapping = &dev_priv->sdvo_mappings[0];
1917 else
1918 mapping = &dev_priv->sdvo_mappings[1];
1919
1920 pin = GMBUS_PORT_DPB;
Adam Jackson46eb3032011-06-16 16:36:23 -04001921 if (mapping->initialized)
Chris Wilsone957d772010-09-24 12:52:03 +01001922 pin = mapping->i2c_pin;
Chris Wilsone957d772010-09-24 12:52:03 +01001923
Chris Wilson63abf3e2010-12-08 16:48:21 +00001924 if (pin < GMBUS_NUM_PORTS) {
1925 sdvo->i2c = &dev_priv->gmbus[pin].adapter;
Adam Jacksond5090b92011-06-16 16:36:28 -04001926 intel_gmbus_set_speed(sdvo->i2c, GMBUS_RATE_1MHZ);
Chris Wilson63abf3e2010-12-08 16:48:21 +00001927 intel_gmbus_force_bit(sdvo->i2c, true);
Adam Jackson46eb3032011-06-16 16:36:23 -04001928 } else {
Chris Wilson63abf3e2010-12-08 16:48:21 +00001929 sdvo->i2c = &dev_priv->gmbus[GMBUS_PORT_DPB].adapter;
Adam Jackson46eb3032011-06-16 16:36:23 -04001930 }
Chris Wilsone957d772010-09-24 12:52:03 +01001931}
1932
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001933static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01001934intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001935{
Chris Wilson97aaf912011-01-04 20:10:52 +00001936 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001937}
1938
yakui_zhao714605e2009-05-31 17:18:07 +08001939static u8
Eric Anholtc751ce42010-03-25 11:48:48 -07001940intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
yakui_zhao714605e2009-05-31 17:18:07 +08001941{
1942 struct drm_i915_private *dev_priv = dev->dev_private;
1943 struct sdvo_device_mapping *my_mapping, *other_mapping;
1944
Zhao Yakui461ed3c2010-03-30 15:11:33 +08001945 if (IS_SDVOB(sdvo_reg)) {
yakui_zhao714605e2009-05-31 17:18:07 +08001946 my_mapping = &dev_priv->sdvo_mappings[0];
1947 other_mapping = &dev_priv->sdvo_mappings[1];
1948 } else {
1949 my_mapping = &dev_priv->sdvo_mappings[1];
1950 other_mapping = &dev_priv->sdvo_mappings[0];
1951 }
1952
1953 /* If the BIOS described our SDVO device, take advantage of it. */
1954 if (my_mapping->slave_addr)
1955 return my_mapping->slave_addr;
1956
1957 /* If the BIOS only described a different SDVO device, use the
1958 * address that it isn't using.
1959 */
1960 if (other_mapping->slave_addr) {
1961 if (other_mapping->slave_addr == 0x70)
1962 return 0x72;
1963 else
1964 return 0x70;
1965 }
1966
1967 /* No SDVO device info is found for another DVO port,
1968 * so use mapping assumption we had before BIOS parsing.
1969 */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08001970 if (IS_SDVOB(sdvo_reg))
yakui_zhao714605e2009-05-31 17:18:07 +08001971 return 0x70;
1972 else
1973 return 0x72;
1974}
1975
Zhenyu Wang14571b42010-03-30 14:06:33 +08001976static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01001977intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
1978 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001979{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001980 drm_connector_init(encoder->base.base.dev,
1981 &connector->base.base,
1982 &intel_sdvo_connector_funcs,
1983 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08001984
Chris Wilsondf0e9242010-09-09 16:20:55 +01001985 drm_connector_helper_add(&connector->base.base,
1986 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001987
Chris Wilsondf0e9242010-09-09 16:20:55 +01001988 connector->base.base.interlace_allowed = 0;
1989 connector->base.base.doublescan_allowed = 0;
1990 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001991
Chris Wilsondf0e9242010-09-09 16:20:55 +01001992 intel_connector_attach_encoder(&connector->base, &encoder->base);
1993 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001994}
1995
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001996static void
1997intel_sdvo_add_hdmi_properties(struct intel_sdvo_connector *connector)
1998{
1999 struct drm_device *dev = connector->base.base.dev;
2000
Chris Wilson3f43c482011-05-12 22:17:24 +01002001 intel_attach_force_audio_property(&connector->base.base);
Chris Wilsone953fd72011-02-21 22:23:52 +00002002 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev))
2003 intel_attach_broadcast_rgb_property(&connector->base.base);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002004}
2005
Zhenyu Wang14571b42010-03-30 14:06:33 +08002006static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002007intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002008{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002009 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002010 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002011 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002012 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002013 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002014
Chris Wilson615fb932010-08-04 13:50:24 +01002015 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2016 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002017 return false;
2018
Zhenyu Wang14571b42010-03-30 14:06:33 +08002019 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002020 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002021 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002022 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002023 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002024 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002025 }
2026
Chris Wilson615fb932010-08-04 13:50:24 +01002027 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002028 connector = &intel_connector->base;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002029 if (intel_sdvo_supports_hotplug(intel_sdvo) & (1 << device)) {
2030 connector->polled = DRM_CONNECTOR_POLL_HPD;
2031 intel_sdvo->hotplug_active[0] |= 1 << device;
2032 /* Some SDVO devices have one-shot hotplug interrupts.
2033 * Ensure that they get re-enabled when an interrupt happens.
2034 */
2035 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2036 intel_sdvo_enable_hotplug(intel_encoder);
2037 }
2038 else
2039 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002040 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2041 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2042
Chris Wilsone27d8532010-10-22 09:15:22 +01002043 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002044 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002045 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002046 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002047 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2048 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002049
Chris Wilsondf0e9242010-09-09 16:20:55 +01002050 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002051 if (intel_sdvo->is_hdmi)
2052 intel_sdvo_add_hdmi_properties(intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002053
2054 return true;
2055}
2056
2057static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002058intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002059{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002060 struct drm_encoder *encoder = &intel_sdvo->base.base;
2061 struct drm_connector *connector;
2062 struct intel_connector *intel_connector;
2063 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002064
Chris Wilson615fb932010-08-04 13:50:24 +01002065 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2066 if (!intel_sdvo_connector)
2067 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002068
Chris Wilson615fb932010-08-04 13:50:24 +01002069 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002070 connector = &intel_connector->base;
2071 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2072 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002073
Chris Wilson4ef69c72010-09-09 15:14:28 +01002074 intel_sdvo->controlled_output |= type;
2075 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002076
Chris Wilson4ef69c72010-09-09 15:14:28 +01002077 intel_sdvo->is_tv = true;
2078 intel_sdvo->base.needs_tv_clock = true;
2079 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002080
Chris Wilsondf0e9242010-09-09 16:20:55 +01002081 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002082
Chris Wilson4ef69c72010-09-09 15:14:28 +01002083 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002084 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002085
Chris Wilson4ef69c72010-09-09 15:14:28 +01002086 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002087 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002088
Chris Wilson4ef69c72010-09-09 15:14:28 +01002089 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002090
2091err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002092 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002093 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002094}
2095
2096static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002097intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002098{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002099 struct drm_encoder *encoder = &intel_sdvo->base.base;
2100 struct drm_connector *connector;
2101 struct intel_connector *intel_connector;
2102 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002103
Chris Wilson615fb932010-08-04 13:50:24 +01002104 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2105 if (!intel_sdvo_connector)
2106 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002107
Chris Wilson615fb932010-08-04 13:50:24 +01002108 intel_connector = &intel_sdvo_connector->base;
2109 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002110 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2111 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2112 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002113
Chris Wilson4ef69c72010-09-09 15:14:28 +01002114 if (device == 0) {
2115 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2116 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2117 } else if (device == 1) {
2118 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2119 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2120 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002121
Chris Wilson4ef69c72010-09-09 15:14:28 +01002122 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2123 (1 << INTEL_ANALOG_CLONE_BIT));
2124
Chris Wilsondf0e9242010-09-09 16:20:55 +01002125 intel_sdvo_connector_init(intel_sdvo_connector,
2126 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002127 return true;
2128}
2129
2130static bool
2131intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2132{
2133 struct drm_encoder *encoder = &intel_sdvo->base.base;
2134 struct drm_connector *connector;
2135 struct intel_connector *intel_connector;
2136 struct intel_sdvo_connector *intel_sdvo_connector;
2137
2138 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2139 if (!intel_sdvo_connector)
2140 return false;
2141
2142 intel_connector = &intel_sdvo_connector->base;
2143 connector = &intel_connector->base;
2144 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2145 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2146
2147 if (device == 0) {
2148 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2149 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2150 } else if (device == 1) {
2151 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2152 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2153 }
2154
2155 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
Chris Wilsonea5b2132010-08-04 13:50:23 +01002156 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002157
Chris Wilsondf0e9242010-09-09 16:20:55 +01002158 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002159 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002160 goto err;
2161
2162 return true;
2163
2164err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002165 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002166 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002167}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002168
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002169static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002170intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002171{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002172 intel_sdvo->is_tv = false;
2173 intel_sdvo->base.needs_tv_clock = false;
2174 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002175
Zhenyu Wang14571b42010-03-30 14:06:33 +08002176 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002177
Zhenyu Wang14571b42010-03-30 14:06:33 +08002178 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002179 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002180 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002181
Zhenyu Wang14571b42010-03-30 14:06:33 +08002182 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002183 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002184 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002185
Zhenyu Wang14571b42010-03-30 14:06:33 +08002186 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7f2010-03-29 23:16:13 +08002187 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002188 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002189 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002190
Zhenyu Wang14571b42010-03-30 14:06:33 +08002191 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002192 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002193 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002194
Zhenyu Wang14571b42010-03-30 14:06:33 +08002195 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002196 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002197 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002198
Zhenyu Wang14571b42010-03-30 14:06:33 +08002199 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002200 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002201 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002202
Zhenyu Wang14571b42010-03-30 14:06:33 +08002203 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002204 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002205 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002206
Zhenyu Wang14571b42010-03-30 14:06:33 +08002207 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002208 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002209 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002210
Zhenyu Wang14571b42010-03-30 14:06:33 +08002211 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002212 unsigned char bytes[2];
2213
Chris Wilsonea5b2132010-08-04 13:50:23 +01002214 intel_sdvo->controlled_output = 0;
2215 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002216 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002217 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002218 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002219 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002220 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002221 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002222
Zhenyu Wang14571b42010-03-30 14:06:33 +08002223 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002224}
2225
Chris Wilson32aad862010-08-04 13:50:25 +01002226static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2227 struct intel_sdvo_connector *intel_sdvo_connector,
2228 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002229{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002230 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002231 struct intel_sdvo_tv_format format;
2232 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002233
Chris Wilson32aad862010-08-04 13:50:25 +01002234 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2235 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002236
Chris Wilson1a3665c2011-01-25 13:59:37 +00002237 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002238 if (!intel_sdvo_get_value(intel_sdvo,
2239 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2240 &format, sizeof(format)))
2241 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002242
Chris Wilson32aad862010-08-04 13:50:25 +01002243 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002244
2245 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002246 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002247
Chris Wilson615fb932010-08-04 13:50:24 +01002248 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002249 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002250 if (format_map & (1 << i))
2251 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002252
2253
Chris Wilsonc5521702010-08-04 13:50:28 +01002254 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002255 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2256 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002257 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002258 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002259
Chris Wilson615fb932010-08-04 13:50:24 +01002260 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002261 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002262 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002263 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002264
Chris Wilson40039752010-08-04 13:50:26 +01002265 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002266 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002267 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002268 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002269
2270}
2271
Chris Wilsonc5521702010-08-04 13:50:28 +01002272#define ENHANCEMENT(name, NAME) do { \
2273 if (enhancements.name) { \
2274 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2275 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2276 return false; \
2277 intel_sdvo_connector->max_##name = data_value[0]; \
2278 intel_sdvo_connector->cur_##name = response; \
2279 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002280 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002281 if (!intel_sdvo_connector->name) return false; \
Chris Wilsonc5521702010-08-04 13:50:28 +01002282 drm_connector_attach_property(connector, \
2283 intel_sdvo_connector->name, \
2284 intel_sdvo_connector->cur_##name); \
2285 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2286 data_value[0], data_value[1], response); \
2287 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002288} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002289
2290static bool
2291intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2292 struct intel_sdvo_connector *intel_sdvo_connector,
2293 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002294{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002295 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002296 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002297 uint16_t response, data_value[2];
2298
Chris Wilsonc5521702010-08-04 13:50:28 +01002299 /* when horizontal overscan is supported, Add the left/right property */
2300 if (enhancements.overscan_h) {
2301 if (!intel_sdvo_get_value(intel_sdvo,
2302 SDVO_CMD_GET_MAX_OVERSCAN_H,
2303 &data_value, 4))
2304 return false;
2305
2306 if (!intel_sdvo_get_value(intel_sdvo,
2307 SDVO_CMD_GET_OVERSCAN_H,
2308 &response, 2))
2309 return false;
2310
2311 intel_sdvo_connector->max_hscan = data_value[0];
2312 intel_sdvo_connector->left_margin = data_value[0] - response;
2313 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2314 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002315 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002316 if (!intel_sdvo_connector->left)
2317 return false;
2318
Chris Wilsonc5521702010-08-04 13:50:28 +01002319 drm_connector_attach_property(connector,
2320 intel_sdvo_connector->left,
2321 intel_sdvo_connector->left_margin);
2322
2323 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002324 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002325 if (!intel_sdvo_connector->right)
2326 return false;
2327
Chris Wilsonc5521702010-08-04 13:50:28 +01002328 drm_connector_attach_property(connector,
2329 intel_sdvo_connector->right,
2330 intel_sdvo_connector->right_margin);
2331 DRM_DEBUG_KMS("h_overscan: max %d, "
2332 "default %d, current %d\n",
2333 data_value[0], data_value[1], response);
2334 }
2335
2336 if (enhancements.overscan_v) {
2337 if (!intel_sdvo_get_value(intel_sdvo,
2338 SDVO_CMD_GET_MAX_OVERSCAN_V,
2339 &data_value, 4))
2340 return false;
2341
2342 if (!intel_sdvo_get_value(intel_sdvo,
2343 SDVO_CMD_GET_OVERSCAN_V,
2344 &response, 2))
2345 return false;
2346
2347 intel_sdvo_connector->max_vscan = data_value[0];
2348 intel_sdvo_connector->top_margin = data_value[0] - response;
2349 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2350 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002351 drm_property_create_range(dev, 0,
2352 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002353 if (!intel_sdvo_connector->top)
2354 return false;
2355
Chris Wilsonc5521702010-08-04 13:50:28 +01002356 drm_connector_attach_property(connector,
2357 intel_sdvo_connector->top,
2358 intel_sdvo_connector->top_margin);
2359
2360 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002361 drm_property_create_range(dev, 0,
2362 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002363 if (!intel_sdvo_connector->bottom)
2364 return false;
2365
Chris Wilsonc5521702010-08-04 13:50:28 +01002366 drm_connector_attach_property(connector,
2367 intel_sdvo_connector->bottom,
2368 intel_sdvo_connector->bottom_margin);
2369 DRM_DEBUG_KMS("v_overscan: max %d, "
2370 "default %d, current %d\n",
2371 data_value[0], data_value[1], response);
2372 }
2373
2374 ENHANCEMENT(hpos, HPOS);
2375 ENHANCEMENT(vpos, VPOS);
2376 ENHANCEMENT(saturation, SATURATION);
2377 ENHANCEMENT(contrast, CONTRAST);
2378 ENHANCEMENT(hue, HUE);
2379 ENHANCEMENT(sharpness, SHARPNESS);
2380 ENHANCEMENT(brightness, BRIGHTNESS);
2381 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2382 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2383 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2384 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2385 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2386
Chris Wilsone0442182010-08-04 13:50:29 +01002387 if (enhancements.dot_crawl) {
2388 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2389 return false;
2390
2391 intel_sdvo_connector->max_dot_crawl = 1;
2392 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2393 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002394 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002395 if (!intel_sdvo_connector->dot_crawl)
2396 return false;
2397
Chris Wilsone0442182010-08-04 13:50:29 +01002398 drm_connector_attach_property(connector,
2399 intel_sdvo_connector->dot_crawl,
2400 intel_sdvo_connector->cur_dot_crawl);
2401 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2402 }
2403
Chris Wilsonc5521702010-08-04 13:50:28 +01002404 return true;
2405}
2406
2407static bool
2408intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2409 struct intel_sdvo_connector *intel_sdvo_connector,
2410 struct intel_sdvo_enhancements_reply enhancements)
2411{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002412 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002413 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2414 uint16_t response, data_value[2];
2415
2416 ENHANCEMENT(brightness, BRIGHTNESS);
2417
2418 return true;
2419}
2420#undef ENHANCEMENT
2421
2422static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2423 struct intel_sdvo_connector *intel_sdvo_connector)
2424{
2425 union {
2426 struct intel_sdvo_enhancements_reply reply;
2427 uint16_t response;
2428 } enhancements;
2429
Chris Wilson1a3665c2011-01-25 13:59:37 +00002430 BUILD_BUG_ON(sizeof(enhancements) != 2);
2431
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002432 enhancements.response = 0;
2433 intel_sdvo_get_value(intel_sdvo,
2434 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2435 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002436 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002437 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002438 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002439 }
Chris Wilson32aad862010-08-04 13:50:25 +01002440
Chris Wilsonc5521702010-08-04 13:50:28 +01002441 if (IS_TV(intel_sdvo_connector))
2442 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002443 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002444 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2445 else
2446 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002447}
Chris Wilson32aad862010-08-04 13:50:25 +01002448
Chris Wilsone957d772010-09-24 12:52:03 +01002449static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2450 struct i2c_msg *msgs,
2451 int num)
2452{
2453 struct intel_sdvo *sdvo = adapter->algo_data;
2454
2455 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2456 return -EIO;
2457
2458 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2459}
2460
2461static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2462{
2463 struct intel_sdvo *sdvo = adapter->algo_data;
2464 return sdvo->i2c->algo->functionality(sdvo->i2c);
2465}
2466
2467static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2468 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2469 .functionality = intel_sdvo_ddc_proxy_func
2470};
2471
2472static bool
2473intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2474 struct drm_device *dev)
2475{
2476 sdvo->ddc.owner = THIS_MODULE;
2477 sdvo->ddc.class = I2C_CLASS_DDC;
2478 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2479 sdvo->ddc.dev.parent = &dev->pdev->dev;
2480 sdvo->ddc.algo_data = sdvo;
2481 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2482
2483 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002484}
2485
Eric Anholtc751ce42010-03-25 11:48:48 -07002486bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
Jesse Barnes79e53942008-11-07 14:24:08 -08002487{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002488 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002489 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002490 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002491 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08002492
Chris Wilsonea5b2132010-08-04 13:50:23 +01002493 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2494 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002495 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002496
Chris Wilson56184e32011-05-17 14:03:50 +01002497 intel_sdvo->sdvo_reg = sdvo_reg;
2498 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg) >> 1;
2499 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Chris Wilsone957d772010-09-24 12:52:03 +01002500 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev)) {
2501 kfree(intel_sdvo);
2502 return false;
2503 }
2504
Chris Wilson56184e32011-05-17 14:03:50 +01002505 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002506 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002507 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002508 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002509
Jesse Barnes79e53942008-11-07 14:24:08 -08002510 /* Read the regs to test if we can talk to the device */
2511 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002512 u8 byte;
2513
2514 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002515 DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002516 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002517 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002518 }
2519 }
2520
Chris Wilsonf899fc62010-07-20 15:44:45 -07002521 if (IS_SDVOB(sdvo_reg))
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002522 dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
Chris Wilsonf899fc62010-07-20 15:44:45 -07002523 else
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002524 dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
Ma Ling619ac3b2009-05-18 16:12:46 +08002525
Chris Wilson4ef69c72010-09-09 15:14:28 +01002526 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002527
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002528 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002529 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002530 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002531
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002532 /* Set up hotplug command - note paranoia about contents of reply.
2533 * We assume that the hardware is in a sane state, and only touch
2534 * the bits we think we understand.
2535 */
2536 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG,
2537 &intel_sdvo->hotplug_active, 2);
2538 intel_sdvo->hotplug_active[0] &= ~0x3;
2539
Chris Wilsonea5b2132010-08-04 13:50:23 +01002540 if (intel_sdvo_output_setup(intel_sdvo,
2541 intel_sdvo->caps.output_flags) != true) {
Dave Airlie51c8b402009-08-20 13:38:04 +10002542 DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002543 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002544 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002545 }
2546
Chris Wilsonea5b2132010-08-04 13:50:23 +01002547 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002548
Jesse Barnes79e53942008-11-07 14:24:08 -08002549 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002550 if (!intel_sdvo_set_target_input(intel_sdvo))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002551 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002552
Chris Wilson32aad862010-08-04 13:50:25 +01002553 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2554 &intel_sdvo->pixel_clock_min,
2555 &intel_sdvo->pixel_clock_max))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002556 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002557
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002558 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002559 "clock range %dMHz - %dMHz, "
2560 "input 1: %c, input 2: %c, "
2561 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002562 SDVO_NAME(intel_sdvo),
2563 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2564 intel_sdvo->caps.device_rev_id,
2565 intel_sdvo->pixel_clock_min / 1000,
2566 intel_sdvo->pixel_clock_max / 1000,
2567 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2568 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002569 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002570 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002571 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002572 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002573 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002574 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002575
Chris Wilsonf899fc62010-07-20 15:44:45 -07002576err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002577 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002578 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002579 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002580
Eric Anholt7d573822009-01-02 13:33:00 -08002581 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002582}