blob: f56a0118c1bb1f2fc42b09f19917706e6b1182d2 [file] [log] [blame]
Saeed Bishara651c74c2008-06-22 22:45:06 +02001/*
2 * arch/arm/mach-kirkwood/pcie.c
3 *
4 * PCIe functions for Marvell Kirkwood SoCs
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090013#include <linux/slab.h>
Rob Herringcc22b4c2011-06-28 21:22:40 -050014#include <video/vga.h>
Nicolas Pitre6e5c11a2009-01-07 04:47:02 +010015#include <asm/irq.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020016#include <asm/mach/pci.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020017#include <plat/pcie.h>
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020018#include <mach/bridge-regs.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010019#include <plat/addr-map.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020020#include "common.h"
21
Eric Cooper0e0cdd32011-02-02 17:16:10 -050022void kirkwood_enable_pcie(void)
23{
24 u32 curr = readl(CLOCK_GATING_CTRL);
25 if (!(curr & CGC_PEX0))
26 writel(curr | CGC_PEX0, CLOCK_GATING_CTRL);
27}
28
Ronen Shitritb2b3dc22008-09-15 10:40:35 +030029void __init kirkwood_pcie_id(u32 *dev, u32 *rev)
30{
Eric Cooper0e0cdd32011-02-02 17:16:10 -050031 kirkwood_enable_pcie();
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030032 *dev = orion_pcie_dev_id((void __iomem *)PCIE_VIRT_BASE);
33 *rev = orion_pcie_rev((void __iomem *)PCIE_VIRT_BASE);
Ronen Shitritb2b3dc22008-09-15 10:40:35 +030034}
35
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030036struct pcie_port {
37 u8 root_bus_nr;
38 void __iomem *base;
39 spinlock_t conf_lock;
40 int irq;
41 struct resource res[2];
42};
43
44static int pcie_port_map[2];
45static int num_pcie_ports;
46
47static inline struct pcie_port *bus_to_port(struct pci_bus *bus)
48{
49 struct pci_sys_data *sys = bus->sysdata;
50 return sys->private_data;
51}
52
53static int pcie_valid_config(struct pcie_port *pp, int bus, int dev)
Saeed Bishara651c74c2008-06-22 22:45:06 +020054{
55 /*
56 * Don't go out when trying to access --
57 * 1. nonexisting device on local bus
58 * 2. where there's no device connected (no link)
59 */
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030060 if (bus == pp->root_bus_nr && dev == 0)
Saeed Bishara651c74c2008-06-22 22:45:06 +020061 return 1;
62
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030063 if (!orion_pcie_link_up(pp->base))
Saeed Bishara651c74c2008-06-22 22:45:06 +020064 return 0;
65
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030066 if (bus == pp->root_bus_nr && dev != 1)
Saeed Bishara651c74c2008-06-22 22:45:06 +020067 return 0;
68
69 return 1;
70}
71
72
73/*
74 * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
75 * and then reading the PCIE_CONF_DATA register. Need to make sure these
76 * transactions are atomic.
77 */
Saeed Bishara651c74c2008-06-22 22:45:06 +020078
79static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
80 int size, u32 *val)
81{
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030082 struct pcie_port *pp = bus_to_port(bus);
Saeed Bishara651c74c2008-06-22 22:45:06 +020083 unsigned long flags;
84 int ret;
85
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030086 if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0) {
Saeed Bishara651c74c2008-06-22 22:45:06 +020087 *val = 0xffffffff;
88 return PCIBIOS_DEVICE_NOT_FOUND;
89 }
90
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030091 spin_lock_irqsave(&pp->conf_lock, flags);
92 ret = orion_pcie_rd_conf(pp->base, bus, devfn, where, size, val);
93 spin_unlock_irqrestore(&pp->conf_lock, flags);
Saeed Bishara651c74c2008-06-22 22:45:06 +020094
95 return ret;
96}
97
98static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
99 int where, int size, u32 val)
100{
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300101 struct pcie_port *pp = bus_to_port(bus);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200102 unsigned long flags;
103 int ret;
104
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300105 if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200106 return PCIBIOS_DEVICE_NOT_FOUND;
107
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300108 spin_lock_irqsave(&pp->conf_lock, flags);
109 ret = orion_pcie_wr_conf(pp->base, bus, devfn, where, size, val);
110 spin_unlock_irqrestore(&pp->conf_lock, flags);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200111
112 return ret;
113}
114
115static struct pci_ops pcie_ops = {
116 .read = pcie_rd_conf,
117 .write = pcie_wr_conf,
118};
119
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400120static void __init pcie0_ioresources_init(struct pcie_port *pp)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200121{
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400122 pp->base = (void __iomem *)PCIE_VIRT_BASE;
123 pp->irq = IRQ_KIRKWOOD_PCIE;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200124
125 /*
126 * IORESOURCE_IO
127 */
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300128 pp->res[0].name = "PCIe 0 I/O Space";
Arnaud Patarde4ff1c32010-08-22 22:49:46 +0200129 pp->res[0].start = KIRKWOOD_PCIE_IO_BUS_BASE;
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300130 pp->res[0].end = pp->res[0].start + KIRKWOOD_PCIE_IO_SIZE - 1;
131 pp->res[0].flags = IORESOURCE_IO;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200132
133 /*
134 * IORESOURCE_MEM
135 */
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300136 pp->res[1].name = "PCIe 0 MEM";
137 pp->res[1].start = KIRKWOOD_PCIE_MEM_PHYS_BASE;
138 pp->res[1].end = pp->res[1].start + KIRKWOOD_PCIE_MEM_SIZE - 1;
139 pp->res[1].flags = IORESOURCE_MEM;
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300140}
141
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400142static void __init pcie1_ioresources_init(struct pcie_port *pp)
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300143{
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400144 pp->base = (void __iomem *)PCIE1_VIRT_BASE;
145 pp->irq = IRQ_KIRKWOOD_PCIE1;
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300146
147 /*
148 * IORESOURCE_IO
149 */
150 pp->res[0].name = "PCIe 1 I/O Space";
Arnaud Patarde4ff1c32010-08-22 22:49:46 +0200151 pp->res[0].start = KIRKWOOD_PCIE1_IO_BUS_BASE;
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300152 pp->res[0].end = pp->res[0].start + KIRKWOOD_PCIE1_IO_SIZE - 1;
153 pp->res[0].flags = IORESOURCE_IO;
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300154
155 /*
156 * IORESOURCE_MEM
157 */
158 pp->res[1].name = "PCIe 1 MEM";
159 pp->res[1].start = KIRKWOOD_PCIE1_MEM_PHYS_BASE;
160 pp->res[1].end = pp->res[1].start + KIRKWOOD_PCIE1_MEM_SIZE - 1;
161 pp->res[1].flags = IORESOURCE_MEM;
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300162}
163
164static int __init kirkwood_pcie_setup(int nr, struct pci_sys_data *sys)
165{
166 extern unsigned int kirkwood_clk_ctrl;
167 struct pcie_port *pp;
168 int index;
169
170 if (nr >= num_pcie_ports)
171 return 0;
172
173 index = pcie_port_map[nr];
174 printk(KERN_INFO "PCI: bus%d uses PCIe port %d\n", sys->busnr, index);
175
176 pp = kzalloc(sizeof(*pp), GFP_KERNEL);
177 if (!pp)
178 panic("PCIe: failed to allocate pcie_port data");
179 sys->private_data = pp;
180 pp->root_bus_nr = sys->busnr;
181 spin_lock_init(&pp->conf_lock);
182
183 switch (index) {
184 case 0:
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300185 kirkwood_clk_ctrl |= CGC_PEX0;
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400186 pcie0_ioresources_init(pp);
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300187 break;
188 case 1:
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300189 kirkwood_clk_ctrl |= CGC_PEX1;
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400190 pcie1_ioresources_init(pp);
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300191 break;
192 default:
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400193 panic("PCIe setup: invalid controller %d", index);
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300194 }
195
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400196 if (request_resource(&ioport_resource, &pp->res[0]))
197 panic("Request PCIe%d IO resource failed\n", index);
198 if (request_resource(&iomem_resource, &pp->res[1]))
199 panic("Request PCIe%d Memory resource failed\n", index);
200
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400201 sys->io_offset = 0;
Bjorn Helgaas9f786d02012-02-23 20:19:01 -0700202 pci_add_resource_offset(&sys->resources, &pp->res[0], sys->io_offset);
203 pci_add_resource_offset(&sys->resources, &pp->res[1], sys->mem_offset);
Nicolas Pitrea87182b2010-07-05 13:59:56 -0400204
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300205 /*
206 * Generic PCIe unit setup.
207 */
208 orion_pcie_set_local_bus_nr(pp->base, sys->busnr);
209
Andrew Lunn63a93322011-12-07 21:48:07 +0100210 orion_pcie_setup(pp->base);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200211
Saeed Bishara651c74c2008-06-22 22:45:06 +0200212 return 1;
213}
214
215static void __devinit rc_pci_fixup(struct pci_dev *dev)
216{
217 /*
218 * Prevent enumeration of root complex.
219 */
220 if (dev->bus->parent == NULL && dev->devfn == 0) {
221 int i;
222
223 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
224 dev->resource[i].start = 0;
225 dev->resource[i].end = 0;
226 dev->resource[i].flags = 0;
227 }
228 }
229}
230DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
231
232static struct pci_bus __init *
233kirkwood_pcie_scan_bus(int nr, struct pci_sys_data *sys)
234{
235 struct pci_bus *bus;
236
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300237 if (nr < num_pcie_ports) {
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600238 bus = pci_scan_root_bus(NULL, sys->busnr, &pcie_ops, sys,
239 &sys->resources);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200240 } else {
241 bus = NULL;
242 BUG();
243 }
244
245 return bus;
246}
247
Ralf Baechled5341942011-06-10 15:30:21 +0100248static int __init kirkwood_pcie_map_irq(const struct pci_dev *dev, u8 slot,
249 u8 pin)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200250{
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300251 struct pcie_port *pp = bus_to_port(dev->bus);
252
253 return pp->irq;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200254}
255
256static struct hw_pci kirkwood_pci __initdata = {
Saeed Bishara651c74c2008-06-22 22:45:06 +0200257 .swizzle = pci_std_swizzle,
258 .setup = kirkwood_pcie_setup,
259 .scan = kirkwood_pcie_scan_bus,
260 .map_irq = kirkwood_pcie_map_irq,
261};
262
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300263static void __init add_pcie_port(int index, unsigned long base)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200264{
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300265 printk(KERN_INFO "Kirkwood PCIe port %d: ", index);
266
267 if (orion_pcie_link_up((void __iomem *)base)) {
268 printk(KERN_INFO "link up\n");
269 pcie_port_map[num_pcie_ports++] = index;
270 } else
271 printk(KERN_INFO "link down, ignoring\n");
272}
273
274void __init kirkwood_pcie_init(unsigned int portmask)
275{
Rob Herringcc22b4c2011-06-28 21:22:40 -0500276 vga_base = KIRKWOOD_PCIE_MEM_PHYS_BASE;
277
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300278 if (portmask & KW_PCIE0)
279 add_pcie_port(0, PCIE_VIRT_BASE);
280
281 if (portmask & KW_PCIE1)
282 add_pcie_port(1, PCIE1_VIRT_BASE);
283
284 kirkwood_pci.nr_controllers = num_pcie_ports;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200285 pci_common_init(&kirkwood_pci);
286}