blob: 891b9888b953e38ad1cc76721e833efb5666007c [file] [log] [blame]
Daniel Walkerda6df072010-04-23 16:04:20 -07001/* include/linux/msm_mdp.h
2 *
3 * Copyright (C) 2007 Google Incorporated
Ken Zhang420dd202013-01-08 14:28:20 -05004 * Copyright (c) 2012-2013 The Linux Foundation. All rights reserved.
Daniel Walkerda6df072010-04-23 16:04:20 -07005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef _MSM_MDP_H_
16#define _MSM_MDP_H_
17
18#include <linux/types.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/fb.h>
Daniel Walkerda6df072010-04-23 16:04:20 -070020
21#define MSMFB_IOCTL_MAGIC 'm'
22#define MSMFB_GRP_DISP _IOW(MSMFB_IOCTL_MAGIC, 1, unsigned int)
23#define MSMFB_BLIT _IOW(MSMFB_IOCTL_MAGIC, 2, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#define MSMFB_SUSPEND_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 128, unsigned int)
25#define MSMFB_RESUME_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 129, unsigned int)
26#define MSMFB_CURSOR _IOW(MSMFB_IOCTL_MAGIC, 130, struct fb_cursor)
27#define MSMFB_SET_LUT _IOW(MSMFB_IOCTL_MAGIC, 131, struct fb_cmap)
Carl Vanderlipba093a22011-11-22 13:59:59 -080028#define MSMFB_HISTOGRAM _IOWR(MSMFB_IOCTL_MAGIC, 132, struct mdp_histogram_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029/* new ioctls's for set/get ccs matrix */
30#define MSMFB_GET_CCS_MATRIX _IOWR(MSMFB_IOCTL_MAGIC, 133, struct mdp_ccs)
31#define MSMFB_SET_CCS_MATRIX _IOW(MSMFB_IOCTL_MAGIC, 134, struct mdp_ccs)
32#define MSMFB_OVERLAY_SET _IOWR(MSMFB_IOCTL_MAGIC, 135, \
33 struct mdp_overlay)
34#define MSMFB_OVERLAY_UNSET _IOW(MSMFB_IOCTL_MAGIC, 136, unsigned int)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080035
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#define MSMFB_OVERLAY_PLAY _IOW(MSMFB_IOCTL_MAGIC, 137, \
37 struct msmfb_overlay_data)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080038#define MSMFB_OVERLAY_QUEUE MSMFB_OVERLAY_PLAY
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSMFB_GET_PAGE_PROTECTION _IOR(MSMFB_IOCTL_MAGIC, 138, \
41 struct mdp_page_protection)
42#define MSMFB_SET_PAGE_PROTECTION _IOW(MSMFB_IOCTL_MAGIC, 139, \
43 struct mdp_page_protection)
44#define MSMFB_OVERLAY_GET _IOR(MSMFB_IOCTL_MAGIC, 140, \
45 struct mdp_overlay)
46#define MSMFB_OVERLAY_PLAY_ENABLE _IOW(MSMFB_IOCTL_MAGIC, 141, unsigned int)
47#define MSMFB_OVERLAY_BLT _IOWR(MSMFB_IOCTL_MAGIC, 142, \
48 struct msmfb_overlay_blt)
49#define MSMFB_OVERLAY_BLT_OFFSET _IOW(MSMFB_IOCTL_MAGIC, 143, unsigned int)
Carl Vanderlipba093a22011-11-22 13:59:59 -080050#define MSMFB_HISTOGRAM_START _IOR(MSMFB_IOCTL_MAGIC, 144, \
51 struct mdp_histogram_start_req)
52#define MSMFB_HISTOGRAM_STOP _IOR(MSMFB_IOCTL_MAGIC, 145, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define MSMFB_NOTIFY_UPDATE _IOW(MSMFB_IOCTL_MAGIC, 146, unsigned int)
54
55#define MSMFB_OVERLAY_3D _IOWR(MSMFB_IOCTL_MAGIC, 147, \
56 struct msmfb_overlay_3d)
57
kuogee hsieh405dc302011-07-21 15:06:59 -070058#define MSMFB_MIXER_INFO _IOWR(MSMFB_IOCTL_MAGIC, 148, \
59 struct msmfb_mixer_info_req)
Nagamalleswararao Ganji0737d652011-10-14 02:02:33 -070060#define MSMFB_OVERLAY_PLAY_WAIT _IOWR(MSMFB_IOCTL_MAGIC, 149, \
61 struct msmfb_overlay_data)
Vinay Kalia27020d12011-10-14 17:50:29 -070062#define MSMFB_WRITEBACK_INIT _IO(MSMFB_IOCTL_MAGIC, 150)
Vinay Kaliae1ba2702011-12-21 16:24:52 -080063#define MSMFB_WRITEBACK_START _IO(MSMFB_IOCTL_MAGIC, 151)
64#define MSMFB_WRITEBACK_STOP _IO(MSMFB_IOCTL_MAGIC, 152)
Vinay Kalia27020d12011-10-14 17:50:29 -070065#define MSMFB_WRITEBACK_QUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 153, \
66 struct msmfb_data)
67#define MSMFB_WRITEBACK_DEQUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 154, \
68 struct msmfb_data)
69#define MSMFB_WRITEBACK_TERMINATE _IO(MSMFB_IOCTL_MAGIC, 155)
Pravin Tamkhane02a40682011-11-29 14:17:01 -080070#define MSMFB_MDP_PP _IOWR(MSMFB_IOCTL_MAGIC, 156, struct msmfb_mdp_pp)
Padmanabhan Komanduruf3b0c232012-07-27 20:46:06 +053071#define MSMFB_OVERLAY_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 160, unsigned int)
72#define MSMFB_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 161, unsigned int)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053073#define MSMFB_BUFFER_SYNC _IOW(MSMFB_IOCTL_MAGIC, 162, struct mdp_buf_sync)
Kalyan Thota9284a272012-11-02 20:55:30 +053074#define MSMFB_OVERLAY_COMMIT _IO(MSMFB_IOCTL_MAGIC, 163)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053075#define MSMFB_DISPLAY_COMMIT _IOW(MSMFB_IOCTL_MAGIC, 164, \
Ken Zhang4e83b932012-12-02 21:15:47 -050076 struct mdp_display_commit)
Vishnuvardhan Prodduturifeb26292013-02-06 18:23:35 +053077#define MSMFB_METADATA_SET _IOW(MSMFB_IOCTL_MAGIC, 165, struct msmfb_metadata)
Ken Zhang420dd202013-01-08 14:28:20 -050078#define MSMFB_METADATA_GET _IOW(MSMFB_IOCTL_MAGIC, 166, struct msmfb_metadata)
Deva Ramasubramanian166b0982013-01-25 20:11:41 -080079#define MSMFB_WRITEBACK_SET_MIRRORING_HINT _IOW(MSMFB_IOCTL_MAGIC, 167, \
80 unsigned int)
Kuogee Hsieha77eca62012-09-13 13:22:04 -070081
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070082#define FB_TYPE_3D_PANEL 0x10101010
83#define MDP_IMGTYPE2_START 0x10000
84#define MSMFB_DRIVER_VERSION 0xF9E8D701
Daniel Walkerda6df072010-04-23 16:04:20 -070085
86enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087 NOTIFY_UPDATE_START,
88 NOTIFY_UPDATE_STOP,
89};
90
91enum {
92 MDP_RGB_565, /* RGB 565 planer */
93 MDP_XRGB_8888, /* RGB 888 padded */
94 MDP_Y_CBCR_H2V2, /* Y and CbCr, pseudo planer w/ Cb is in MSB */
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +053095 MDP_Y_CBCR_H2V2_ADRENO,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096 MDP_ARGB_8888, /* ARGB 888 */
97 MDP_RGB_888, /* RGB 888 planer */
98 MDP_Y_CRCB_H2V2, /* Y and CrCb, pseudo planer w/ Cr is in MSB */
99 MDP_YCRYCB_H2V1, /* YCrYCb interleave */
Pawan Kumar42acdef2013-03-21 19:55:49 +0530100 MDP_CBYCRY_H2V1, /* CbYCrY interleave */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101 MDP_Y_CRCB_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
102 MDP_Y_CBCR_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700103 MDP_Y_CRCB_H1V2,
104 MDP_Y_CBCR_H1V2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 MDP_RGBA_8888, /* ARGB 888 */
106 MDP_BGRA_8888, /* ABGR 888 */
107 MDP_RGBX_8888, /* RGBX 888 */
108 MDP_Y_CRCB_H2V2_TILE, /* Y and CrCb, pseudo planer tile */
109 MDP_Y_CBCR_H2V2_TILE, /* Y and CbCr, pseudo planer tile */
110 MDP_Y_CR_CB_H2V2, /* Y, Cr and Cb, planar */
Pradeep Jilagam9b4a6be2011-10-03 17:19:20 +0530111 MDP_Y_CR_CB_GH2V2, /* Y, Cr and Cb, planar aligned to Android YV12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112 MDP_Y_CB_CR_H2V2, /* Y, Cb and Cr, planar */
113 MDP_Y_CRCB_H1V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
114 MDP_Y_CBCR_H1V1, /* Y and CbCr, pseduo planer w/ Cb is in MSB */
Adrian Salido-Moreno2b410482011-08-15 10:40:40 -0700115 MDP_YCRCB_H1V1, /* YCrCb interleave */
116 MDP_YCBCR_H1V1, /* YCbCr interleave */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700117 MDP_BGR_565, /* BGR 565 planer */
Adrian Salido-Morenod559ef12012-07-12 20:16:14 -0700118 MDP_BGR_888, /* BGR 888 */
Adrian Salido-Moreno330c0bf2012-08-22 14:15:33 -0700119 MDP_Y_CBCR_H2V2_VENUS,
Pawan Kumar79854382013-02-14 15:27:12 +0530120 MDP_BGRX_8888, /* BGRX 8888 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121 MDP_IMGTYPE_LIMIT,
kuogee hsieh1ce7e4c2012-01-13 14:05:54 -0800122 MDP_RGB_BORDERFILL, /* border fill pipe */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700123 MDP_FB_FORMAT = MDP_IMGTYPE2_START, /* framebuffer format */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700124 MDP_IMGTYPE_LIMIT2 /* Non valid image type after this enum */
Daniel Walkerda6df072010-04-23 16:04:20 -0700125};
126
127enum {
128 PMEM_IMG,
129 FB_IMG,
130};
131
Liyuan Lid9736632011-11-11 13:47:59 -0800132enum {
133 HSIC_HUE = 0,
134 HSIC_SAT,
135 HSIC_INT,
136 HSIC_CON,
137 NUM_HSIC_PARAM,
138};
139
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700140#define MDSS_MDP_ROT_ONLY 0x80
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700141#define MDSS_MDP_RIGHT_MIXER 0x100
142
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700143/* mdp_blit_req flag values */
144#define MDP_ROT_NOP 0
145#define MDP_FLIP_LR 0x1
146#define MDP_FLIP_UD 0x2
147#define MDP_ROT_90 0x4
148#define MDP_ROT_180 (MDP_FLIP_UD|MDP_FLIP_LR)
149#define MDP_ROT_270 (MDP_ROT_90|MDP_FLIP_UD|MDP_FLIP_LR)
150#define MDP_DITHER 0x8
151#define MDP_BLUR 0x10
152#define MDP_BLEND_FG_PREMULT 0x20000
Padmanabhan Komandurudd10bf12012-10-17 20:27:33 +0530153#define MDP_IS_FG 0x40000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154#define MDP_DEINTERLACE 0x80000000
155#define MDP_SHARPENING 0x40000000
156#define MDP_NO_DMA_BARRIER_START 0x20000000
157#define MDP_NO_DMA_BARRIER_END 0x10000000
158#define MDP_NO_BLIT 0x08000000
159#define MDP_BLIT_WITH_DMA_BARRIERS 0x000
160#define MDP_BLIT_WITH_NO_DMA_BARRIERS \
161 (MDP_NO_DMA_BARRIER_START | MDP_NO_DMA_BARRIER_END)
162#define MDP_BLIT_SRC_GEM 0x04000000
163#define MDP_BLIT_DST_GEM 0x02000000
164#define MDP_BLIT_NON_CACHED 0x01000000
165#define MDP_OV_PIPE_SHARE 0x00800000
166#define MDP_DEINTERLACE_ODD 0x00400000
167#define MDP_OV_PLAY_NOWAIT 0x00200000
168#define MDP_SOURCE_ROTATED_90 0x00100000
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700169#define MDP_OVERLAY_PP_CFG_EN 0x00080000
Ajay Singh Parmar4c7ccb32012-02-21 12:56:04 +0530170#define MDP_BACKEND_COMPOSITION 0x00040000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800171#define MDP_BORDERFILL_SUPPORTED 0x00010000
172#define MDP_SECURE_OVERLAY_SESSION 0x00008000
Adrian Salido-Moreno9a8485c2013-02-06 14:08:28 -0800173#define MDP_OV_PIPE_FORCE_DMA 0x00004000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800174#define MDP_MEMORY_ID_TYPE_FB 0x00001000
Sree Sesha Aravind Vadrevu35143132013-03-12 02:32:06 -0700175#define MDP_BWC_EN 0x00000400
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700176#define MDP_DECIMATION_EN 0x00000800
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700177#define MDP_TRANSP_NOP 0xffffffff
178#define MDP_ALPHA_NOP 0xff
179
180#define MDP_FB_PAGE_PROTECTION_NONCACHED (0)
181#define MDP_FB_PAGE_PROTECTION_WRITECOMBINE (1)
182#define MDP_FB_PAGE_PROTECTION_WRITETHROUGHCACHE (2)
183#define MDP_FB_PAGE_PROTECTION_WRITEBACKCACHE (3)
184#define MDP_FB_PAGE_PROTECTION_WRITEBACKWACACHE (4)
185/* Sentinel: Don't use! */
186#define MDP_FB_PAGE_PROTECTION_INVALID (5)
187/* Count of the number of MDP_FB_PAGE_PROTECTION_... values. */
188#define MDP_NUM_FB_PAGE_PROTECTION_VALUES (5)
Daniel Walkerda6df072010-04-23 16:04:20 -0700189
190struct mdp_rect {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700191 uint32_t x;
192 uint32_t y;
193 uint32_t w;
194 uint32_t h;
Daniel Walkerda6df072010-04-23 16:04:20 -0700195};
196
197struct mdp_img {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198 uint32_t width;
199 uint32_t height;
200 uint32_t format;
201 uint32_t offset;
Daniel Walkerda6df072010-04-23 16:04:20 -0700202 int memory_id; /* the file descriptor */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700203 uint32_t priv;
Daniel Walkerda6df072010-04-23 16:04:20 -0700204};
205
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700206/*
207 * {3x3} + {3} ccs matrix
208 */
209
210#define MDP_CCS_RGB2YUV 0
211#define MDP_CCS_YUV2RGB 1
212
213#define MDP_CCS_SIZE 9
214#define MDP_BV_SIZE 3
215
216struct mdp_ccs {
217 int direction; /* MDP_CCS_RGB2YUV or YUV2RGB */
218 uint16_t ccs[MDP_CCS_SIZE]; /* 3x3 color coefficients */
219 uint16_t bv[MDP_BV_SIZE]; /* 1x3 bias vector */
220};
221
Nagamalleswararao Ganji4b991722011-01-28 13:24:34 -0800222struct mdp_csc {
223 int id;
224 uint32_t csc_mv[9];
225 uint32_t csc_pre_bv[3];
226 uint32_t csc_post_bv[3];
227 uint32_t csc_pre_lv[6];
228 uint32_t csc_post_lv[6];
229};
230
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700231/* The version of the mdp_blit_req structure so that
232 * user applications can selectively decide which functionality
233 * to include
234 */
235
236#define MDP_BLIT_REQ_VERSION 2
237
Daniel Walkerda6df072010-04-23 16:04:20 -0700238struct mdp_blit_req {
239 struct mdp_img src;
240 struct mdp_img dst;
241 struct mdp_rect src_rect;
242 struct mdp_rect dst_rect;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700243 uint32_t alpha;
244 uint32_t transp_mask;
245 uint32_t flags;
246 int sharpening_strength; /* -127 <--> 127, default 64 */
Daniel Walkerda6df072010-04-23 16:04:20 -0700247};
248
249struct mdp_blit_req_list {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700250 uint32_t count;
Daniel Walkerda6df072010-04-23 16:04:20 -0700251 struct mdp_blit_req req[];
252};
253
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700254#define MSMFB_DATA_VERSION 2
255
256struct msmfb_data {
257 uint32_t offset;
258 int memory_id;
259 int id;
260 uint32_t flags;
261 uint32_t priv;
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800262 uint32_t iova;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700263};
264
265#define MSMFB_NEW_REQUEST -1
266
267struct msmfb_overlay_data {
268 uint32_t id;
269 struct msmfb_data data;
270 uint32_t version_key;
271 struct msmfb_data plane1_data;
272 struct msmfb_data plane2_data;
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700273 struct msmfb_data dst_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700274};
275
276struct msmfb_img {
277 uint32_t width;
278 uint32_t height;
279 uint32_t format;
280};
281
Vinay Kalia27020d12011-10-14 17:50:29 -0700282#define MSMFB_WRITEBACK_DEQUEUE_BLOCKING 0x1
283struct msmfb_writeback_data {
284 struct msmfb_data buf_info;
285 struct msmfb_img img;
286};
287
Ken Zhang77ce0192012-08-10 11:27:19 -0400288#define MDP_PP_OPS_ENABLE 0x1
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700289#define MDP_PP_OPS_READ 0x2
290#define MDP_PP_OPS_WRITE 0x4
Ken Zhang77ce0192012-08-10 11:27:19 -0400291#define MDP_PP_OPS_DISABLE 0x8
Ken Zhang824758e2012-08-15 11:02:21 -0400292#define MDP_PP_IGC_FLAG_ROM0 0x10
293#define MDP_PP_IGC_FLAG_ROM1 0x20
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700294
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700295#define MDSS_PP_DSPP_CFG 0x000
296#define MDSS_PP_SSPP_CFG 0x100
297#define MDSS_PP_LM_CFG 0x200
298#define MDSS_PP_WB_CFG 0x300
Ping Li8231ae42013-01-09 20:39:25 -0500299
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700300#define MDSS_PP_ARG_MASK 0x3C00
301#define MDSS_PP_ARG_NUM 4
Carl Vanderlip793aa582013-03-18 10:18:47 -0700302#define MDSS_PP_ARG_SHIFT 10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700303#define MDSS_PP_LOCATION_MASK 0x0300
304#define MDSS_PP_LOGICAL_MASK 0x00FF
Ping Li8231ae42013-01-09 20:39:25 -0500305
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700306#define MDSS_PP_ADD_ARG(var, arg) ((var) | (0x1 << (MDSS_PP_ARG_SHIFT + (arg))))
307#define PP_ARG(x, var) ((var) & (0x1 << (MDSS_PP_ARG_SHIFT + (x))))
Ping Li8231ae42013-01-09 20:39:25 -0500308#define PP_LOCAT(var) ((var) & MDSS_PP_LOCATION_MASK)
309#define PP_BLOCK(var) ((var) & MDSS_PP_LOGICAL_MASK)
310
311
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700312struct mdp_qseed_cfg {
313 uint32_t table_num;
314 uint32_t ops;
315 uint32_t len;
316 uint32_t *data;
317};
318
Ping Li87cca832013-01-30 18:27:52 -0500319struct mdp_sharp_cfg {
320 uint32_t flags;
321 uint32_t strength;
322 uint32_t edge_thr;
323 uint32_t smooth_thr;
324 uint32_t noise_thr;
325};
326
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700327struct mdp_qseed_cfg_data {
328 uint32_t block;
329 struct mdp_qseed_cfg qseed_data;
330};
331
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800332#define MDP_OVERLAY_PP_CSC_CFG 0x1
333#define MDP_OVERLAY_PP_QSEED_CFG 0x2
334#define MDP_OVERLAY_PP_PA_CFG 0x4
335#define MDP_OVERLAY_PP_IGC_CFG 0x8
Ping Li87cca832013-01-30 18:27:52 -0500336#define MDP_OVERLAY_PP_SHARP_CFG 0x10
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700337#define MDP_OVERLAY_PP_HIST_CFG 0x20
Carl Vanderlip57027132013-03-18 13:53:16 -0700338#define MDP_OVERLAY_PP_HIST_LUT_CFG 0x40
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700339
340#define MDP_CSC_FLAG_ENABLE 0x1
341#define MDP_CSC_FLAG_YUV_IN 0x2
342#define MDP_CSC_FLAG_YUV_OUT 0x4
343
344struct mdp_csc_cfg {
345 /* flags for enable CSC, toggling RGB,YUV input/output */
346 uint32_t flags;
347 uint32_t csc_mv[9];
348 uint32_t csc_pre_bv[3];
349 uint32_t csc_post_bv[3];
350 uint32_t csc_pre_lv[6];
351 uint32_t csc_post_lv[6];
352};
353
354struct mdp_csc_cfg_data {
355 uint32_t block;
356 struct mdp_csc_cfg csc_data;
357};
358
Ping Li58229242012-11-30 14:05:43 -0500359struct mdp_pa_cfg {
360 uint32_t flags;
361 uint32_t hue_adj;
362 uint32_t sat_adj;
363 uint32_t val_adj;
364 uint32_t cont_adj;
365};
366
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800367struct mdp_igc_lut_data {
368 uint32_t block;
369 uint32_t len, ops;
370 uint32_t *c0_c1_data;
371 uint32_t *c2_data;
372};
373
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700374struct mdp_histogram_cfg {
375 uint32_t ops;
376 uint32_t block;
377 uint8_t frame_cnt;
378 uint8_t bit_mask;
379 uint16_t num_bins;
380};
381
Carl Vanderlip57027132013-03-18 13:53:16 -0700382struct mdp_hist_lut_data {
383 uint32_t block;
384 uint32_t ops;
385 uint32_t len;
386 uint32_t *data;
387};
388
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700389struct mdp_overlay_pp_params {
390 uint32_t config_ops;
391 struct mdp_csc_cfg csc_cfg;
392 struct mdp_qseed_cfg qseed_cfg[2];
Ping Li58229242012-11-30 14:05:43 -0500393 struct mdp_pa_cfg pa_cfg;
Carl Vanderlip94d9b782013-01-16 12:13:52 -0800394 struct mdp_igc_lut_data igc_cfg;
Ping Li87cca832013-01-30 18:27:52 -0500395 struct mdp_sharp_cfg sharp_cfg;
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700396 struct mdp_histogram_cfg hist_cfg;
Carl Vanderlip57027132013-03-18 13:53:16 -0700397 struct mdp_hist_lut_data hist_lut_cfg;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700398};
399
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700400struct mdp_overlay {
401 struct msmfb_img src;
402 struct mdp_rect src_rect;
403 struct mdp_rect dst_rect;
404 uint32_t z_order; /* stage number */
405 uint32_t is_fg; /* control alpha & transp */
406 uint32_t alpha;
407 uint32_t transp_mask;
408 uint32_t flags;
409 uint32_t id;
Sree Sesha Aravind Vadrevu05d4d222013-04-01 14:31:28 -0700410 uint32_t user_data[7];
411 uint8_t horz_deci;
412 uint8_t vert_deci;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700413 struct mdp_overlay_pp_params overlay_pp_cfg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700414};
415
416struct msmfb_overlay_3d {
417 uint32_t is_3d;
418 uint32_t width;
419 uint32_t height;
420};
421
422
423struct msmfb_overlay_blt {
424 uint32_t enable;
425 uint32_t offset;
426 uint32_t width;
427 uint32_t height;
428 uint32_t bpp;
429};
430
431struct mdp_histogram {
432 uint32_t frame_cnt;
433 uint32_t bin_cnt;
434 uint32_t *r;
435 uint32_t *g;
436 uint32_t *b;
437};
438
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800439
440/*
441
Ken Zhang6a431632012-08-08 16:46:22 -0400442 mdp_block_type defines the identifiers for pipes in MDP 4.3 and up
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800443
444 MDP_BLOCK_RESERVED is provided for backward compatibility and is
445 deprecated. It corresponds to DMA_P. So MDP_BLOCK_DMA_P should be used
446 instead.
447
Ken Zhang6a431632012-08-08 16:46:22 -0400448 MDP_LOGICAL_BLOCK_DISP_0 identifies the display pipe which fb0 uses,
449 same for others.
450
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800451*/
452
453enum {
454 MDP_BLOCK_RESERVED = 0,
455 MDP_BLOCK_OVERLAY_0,
456 MDP_BLOCK_OVERLAY_1,
457 MDP_BLOCK_VG_1,
458 MDP_BLOCK_VG_2,
459 MDP_BLOCK_RGB_1,
460 MDP_BLOCK_RGB_2,
461 MDP_BLOCK_DMA_P,
462 MDP_BLOCK_DMA_S,
463 MDP_BLOCK_DMA_E,
Pravin Tamkhaneb18c9e22012-04-13 18:29:34 -0700464 MDP_BLOCK_OVERLAY_2,
Carl Vanderlipbf16fdf62013-03-11 13:45:45 -0700465 MDP_LOGICAL_BLOCK_DISP_0 = 0x10,
Ken Zhang6a431632012-08-08 16:46:22 -0400466 MDP_LOGICAL_BLOCK_DISP_1,
467 MDP_LOGICAL_BLOCK_DISP_2,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800468 MDP_BLOCK_MAX,
469};
470
Carl Vanderlipba093a22011-11-22 13:59:59 -0800471/*
472 * mdp_histogram_start_req is used to provide the parameters for
473 * histogram start request
474 */
475
476struct mdp_histogram_start_req {
477 uint32_t block;
478 uint8_t frame_cnt;
479 uint8_t bit_mask;
Carl Vanderlip16316322012-10-08 16:47:34 -0700480 uint16_t num_bins;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800481};
482
483/*
484 * mdp_histogram_data is used to return the histogram data, once
485 * the histogram is done/stopped/cance
486 */
487
488struct mdp_histogram_data {
489 uint32_t block;
Ken Zhang0f523bd2012-08-23 11:14:03 -0400490 uint32_t bin_cnt;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800491 uint32_t *c0;
492 uint32_t *c1;
493 uint32_t *c2;
Carl Vanderlip7b8b6402012-03-01 10:58:03 -0800494 uint32_t *extra_info;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800495};
496
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800497struct mdp_pcc_coeff {
498 uint32_t c, r, g, b, rr, gg, bb, rg, gb, rb, rgb_0, rgb_1;
499};
500
501struct mdp_pcc_cfg_data {
502 uint32_t block;
503 uint32_t ops;
504 struct mdp_pcc_coeff r, g, b;
505};
506
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400507#define MDP_GAMUT_TABLE_NUM 8
508
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800509enum {
510 mdp_lut_igc,
511 mdp_lut_pgc,
512 mdp_lut_hist,
513 mdp_lut_max,
514};
515
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800516struct mdp_ar_gc_lut_data {
517 uint32_t x_start;
518 uint32_t slope;
519 uint32_t offset;
520};
521
522struct mdp_pgc_lut_data {
523 uint32_t block;
524 uint32_t flags;
525 uint8_t num_r_stages;
526 uint8_t num_g_stages;
527 uint8_t num_b_stages;
528 struct mdp_ar_gc_lut_data *r_data;
529 struct mdp_ar_gc_lut_data *g_data;
530 struct mdp_ar_gc_lut_data *b_data;
531};
532
533
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800534struct mdp_lut_cfg_data {
535 uint32_t lut_type;
536 union {
537 struct mdp_igc_lut_data igc_lut_data;
538 struct mdp_pgc_lut_data pgc_lut_data;
539 struct mdp_hist_lut_data hist_lut_data;
540 } data;
541};
542
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700543struct mdp_bl_scale_data {
544 uint32_t min_lvl;
545 uint32_t scale;
546};
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700547
Ken Zhang77ce0192012-08-10 11:27:19 -0400548struct mdp_pa_cfg_data {
549 uint32_t block;
Ping Li58229242012-11-30 14:05:43 -0500550 struct mdp_pa_cfg pa_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400551};
552
Ken Zhang7fb85772012-08-18 14:51:33 -0400553struct mdp_dither_cfg_data {
554 uint32_t block;
555 uint32_t flags;
556 uint32_t g_y_depth;
557 uint32_t r_cr_depth;
558 uint32_t b_cb_depth;
559};
560
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400561struct mdp_gamut_cfg_data {
562 uint32_t block;
563 uint32_t flags;
564 uint32_t gamut_first;
565 uint32_t tbl_size[MDP_GAMUT_TABLE_NUM];
566 uint16_t *r_tbl[MDP_GAMUT_TABLE_NUM];
567 uint16_t *g_tbl[MDP_GAMUT_TABLE_NUM];
568 uint16_t *b_tbl[MDP_GAMUT_TABLE_NUM];
569};
570
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700571struct mdp_calib_config_data {
572 uint32_t ops;
573 uint32_t addr;
574 uint32_t data;
575};
576
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700577#define MDSS_MAX_BL_BRIGHTNESS 255
578#define AD_BL_LIN_LEN (MDSS_MAX_BL_BRIGHTNESS + 1)
579
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700580#define MDSS_AD_MODE_AUTO_BL 0x0
581#define MDSS_AD_MODE_AUTO_STR 0x1
582#define MDSS_AD_MODE_TARG_STR 0x3
583#define MDSS_AD_MODE_MAN_STR 0x7
584
585#define MDP_PP_AD_INIT 0x10
586#define MDP_PP_AD_CFG 0x20
587
588struct mdss_ad_init {
589 uint32_t asym_lut[33];
590 uint32_t color_corr_lut[33];
591 uint8_t i_control[2];
592 uint16_t black_lvl;
593 uint16_t white_lvl;
594 uint8_t var;
595 uint8_t limit_ampl;
596 uint8_t i_dither;
597 uint8_t slope_max;
598 uint8_t slope_min;
599 uint8_t dither_ctl;
600 uint8_t format;
601 uint8_t auto_size;
602 uint16_t frame_w;
603 uint16_t frame_h;
604 uint8_t logo_v;
605 uint8_t logo_h;
Carl Vanderlipe5592b62013-05-16 21:00:03 -0700606 uint32_t bl_lin_len;
607 uint32_t *bl_lin;
608 uint32_t *bl_lin_inv;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700609};
610
611struct mdss_ad_cfg {
612 uint32_t mode;
613 uint32_t al_calib_lut[33];
614 uint16_t backlight_min;
615 uint16_t backlight_max;
616 uint16_t backlight_scale;
617 uint16_t amb_light_min;
618 uint16_t filter[2];
619 uint16_t calib[4];
620 uint8_t strength_limit;
621 uint8_t t_filter_recursion;
Carl Vanderlip956360e2013-04-04 20:57:17 -0700622 uint16_t stab_itr;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700623};
624
625/* ops uses standard MDP_PP_* flags */
626struct mdss_ad_init_cfg {
627 uint32_t ops;
628 union {
629 struct mdss_ad_init init;
630 struct mdss_ad_cfg cfg;
631 } params;
632};
633
634/* mode uses MDSS_AD_MODE_* flags */
635struct mdss_ad_input {
636 uint32_t mode;
637 union {
638 uint32_t amb_light;
639 uint32_t strength;
640 } in;
Carl Vanderlip16e79532013-04-02 11:12:16 -0700641 uint32_t output;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700642};
643
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800644enum {
645 mdp_op_pcc_cfg,
646 mdp_op_csc_cfg,
647 mdp_op_lut_cfg,
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700648 mdp_op_qseed_cfg,
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700649 mdp_bl_scale_cfg,
Ken Zhang77ce0192012-08-10 11:27:19 -0400650 mdp_op_pa_cfg,
Ken Zhang7fb85772012-08-18 14:51:33 -0400651 mdp_op_dither_cfg,
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400652 mdp_op_gamut_cfg,
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700653 mdp_op_calib_cfg,
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700654 mdp_op_ad_cfg,
655 mdp_op_ad_input,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800656 mdp_op_max,
657};
658
Pawan Kumar9807ea12013-02-14 18:12:02 +0530659enum {
660 WB_FORMAT_NV12,
661 WB_FORMAT_RGB_565,
662 WB_FORMAT_RGB_888,
663 WB_FORMAT_xRGB_8888,
664 WB_FORMAT_ARGB_8888,
665 WB_FORMAT_ARGB_8888_INPUT_ALPHA /* Need to support */
666};
667
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800668struct msmfb_mdp_pp {
669 uint32_t op;
670 union {
671 struct mdp_pcc_cfg_data pcc_cfg_data;
672 struct mdp_csc_cfg_data csc_cfg_data;
673 struct mdp_lut_cfg_data lut_cfg_data;
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700674 struct mdp_qseed_cfg_data qseed_cfg_data;
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700675 struct mdp_bl_scale_data bl_scale_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400676 struct mdp_pa_cfg_data pa_cfg_data;
Ken Zhang7fb85772012-08-18 14:51:33 -0400677 struct mdp_dither_cfg_data dither_cfg_data;
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400678 struct mdp_gamut_cfg_data gamut_cfg_data;
Carl Vanderlipe8ed5ec2012-09-28 16:04:10 -0700679 struct mdp_calib_config_data calib_cfg;
Carl Vanderlip8b493b02013-03-22 13:40:02 -0700680 struct mdss_ad_init_cfg ad_init_cfg;
681 struct mdss_ad_input ad_input;
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800682 } data;
683};
684
Manoj Raoa8e39d92013-02-16 08:47:21 -0800685#define FB_METADATA_VIDEO_INFO_CODE_SUPPORT 1
Ken Zhang5cf85c02012-08-23 19:32:52 -0700686enum {
687 metadata_op_none,
688 metadata_op_base_blend,
Ken Zhang420dd202013-01-08 14:28:20 -0500689 metadata_op_frame_rate,
Manoj Raoa8e39d92013-02-16 08:47:21 -0800690 metadata_op_vic,
Pawan Kumar9807ea12013-02-14 18:12:02 +0530691 metadata_op_wb_format,
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800692 metadata_op_get_caps,
Ken Zhang5cf85c02012-08-23 19:32:52 -0700693 metadata_op_max
694};
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800695
Ken Zhang5cf85c02012-08-23 19:32:52 -0700696struct mdp_blend_cfg {
697 uint32_t is_premultiplied;
698};
699
Pawan Kumar9807ea12013-02-14 18:12:02 +0530700struct mdp_mixer_cfg {
701 uint32_t writeback_format;
702 uint32_t alpha;
703};
704
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800705struct mdss_hw_caps {
706 uint32_t mdp_rev;
707 uint8_t rgb_pipes;
708 uint8_t vig_pipes;
709 uint8_t dma_pipes;
Sree Sesha Aravind Vadrevu10c4d772013-03-28 13:11:12 -0700710 uint32_t features;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800711};
712
Ken Zhang5cf85c02012-08-23 19:32:52 -0700713struct msmfb_metadata {
714 uint32_t op;
715 uint32_t flags;
716 union {
717 struct mdp_blend_cfg blend_cfg;
Pawan Kumar9807ea12013-02-14 18:12:02 +0530718 struct mdp_mixer_cfg mixer_cfg;
Ken Zhang420dd202013-01-08 14:28:20 -0500719 uint32_t panel_frame_rate;
Manoj Raoa8e39d92013-02-16 08:47:21 -0800720 uint32_t video_info_code;
Adrian Salido-Moreno9bf71f32013-03-05 19:23:44 -0800721 struct mdss_hw_caps caps;
Ken Zhang5cf85c02012-08-23 19:32:52 -0700722 } data;
723};
Ken Zhang5295d802012-11-07 18:33:16 -0500724
Adrian Salido-Moreno1a74a492013-05-11 21:24:43 -0700725#define MDP_MAX_FENCE_FD 32
Ken Zhang5295d802012-11-07 18:33:16 -0500726#define MDP_BUF_SYNC_FLAG_WAIT 1
727
728struct mdp_buf_sync {
729 uint32_t flags;
730 uint32_t acq_fen_fd_cnt;
731 int *acq_fen_fd;
732 int *rel_fen_fd;
733};
734
Ken Zhang4e83b932012-12-02 21:15:47 -0500735#define MDP_DISPLAY_COMMIT_OVERLAY 1
Ken Zhang5e8588d2012-10-01 11:46:42 -0700736struct mdp_buf_fence {
737 uint32_t flags;
738 uint32_t acq_fen_fd_cnt;
739 int acq_fen_fd[MDP_MAX_FENCE_FD];
740 int rel_fen_fd[MDP_MAX_FENCE_FD];
741};
742
Ken Zhang4e83b932012-12-02 21:15:47 -0500743
744struct mdp_display_commit {
745 uint32_t flags;
746 uint32_t wait_for_finish;
747 struct fb_var_screeninfo var;
Ken Zhang5e8588d2012-10-01 11:46:42 -0700748 struct mdp_buf_fence buf_fence;
Ken Zhang4e83b932012-12-02 21:15:47 -0500749};
750
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700751struct mdp_page_protection {
752 uint32_t page_protection;
753};
754
kuogee hsieh405dc302011-07-21 15:06:59 -0700755
756struct mdp_mixer_info {
757 int pndx;
758 int pnum;
759 int ptype;
760 int mixer_num;
761 int z_order;
762};
763
764#define MAX_PIPE_PER_MIXER 4
765
766struct msmfb_mixer_info_req {
767 int mixer_num;
768 int cnt;
769 struct mdp_mixer_info info[MAX_PIPE_PER_MIXER];
770};
771
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700772enum {
773 DISPLAY_SUBSYSTEM_ID,
774 ROTATOR_SUBSYSTEM_ID,
775};
kuogee hsieh405dc302011-07-21 15:06:59 -0700776
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800777enum {
778 MDP_IOMMU_DOMAIN_CP,
779 MDP_IOMMU_DOMAIN_NS,
780};
781
Deva Ramasubramanian166b0982013-01-25 20:11:41 -0800782enum {
783 MDP_WRITEBACK_MIRROR_OFF,
784 MDP_WRITEBACK_MIRROR_ON,
785 MDP_WRITEBACK_MIRROR_PAUSE,
786 MDP_WRITEBACK_MIRROR_RESUME,
787};
788
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700789#ifdef __KERNEL__
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800790int msm_fb_get_iommu_domain(struct fb_info *info, int domain);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700791/* get the framebuffer physical address information */
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700792int get_fb_phys_info(unsigned long *start, unsigned long *len, int fb_num,
793 int subsys_id);
Vinay Kalia27020d12011-10-14 17:50:29 -0700794struct fb_info *msm_fb_get_writeback_fb(void);
795int msm_fb_writeback_init(struct fb_info *info);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800796int msm_fb_writeback_start(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700797int msm_fb_writeback_queue_buffer(struct fb_info *info,
798 struct msmfb_data *data);
799int msm_fb_writeback_dequeue_buffer(struct fb_info *info,
800 struct msmfb_data *data);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800801int msm_fb_writeback_stop(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700802int msm_fb_writeback_terminate(struct fb_info *info);
Adrian Salido-Moreno96d88d42012-12-20 13:01:39 -0800803int msm_fb_writeback_set_secure(struct fb_info *info, int enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700804#endif
805
806#endif /*_MSM_MDP_H_*/