blob: 27a7c20f64cd5eb0041bbcf601ffee380b81ed3c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Francois Romieu99f252b2007-04-02 22:59:59 +020029#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/io.h>
31#include <asm/irq.h>
32
Francois Romieu865c6522008-05-11 14:51:00 +020033#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define MODULENAME "r8169"
35#define PFX MODULENAME ": "
36
françois romieubca03d52011-01-03 15:07:31 +000037#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
38#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#ifdef RTL8169_DEBUG
41#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020042 if (!(expr)) { \
43 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070044 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020045 }
Joe Perches06fa7352007-10-18 21:15:00 +020046#define dprintk(fmt, args...) \
47 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#else
49#define assert(expr) do {} while (0)
50#define dprintk(fmt, args...) do {} while (0)
51#endif /* RTL8169_DEBUG */
52
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020053#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070054 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020055
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define TX_BUFFS_AVAIL(tp) \
57 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
60 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050061static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63/* MAC address length */
64#define MAC_ADDR_LEN 6
65
Francois Romieu9c14cea2008-07-05 00:21:15 +020066#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
68#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
69#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
71#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
72
73#define R8169_REGS_SIZE 256
74#define R8169_NAPI_WEIGHT 64
75#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
76#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
77#define RX_BUF_SIZE 1536 /* Rx Buffer size */
78#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
79#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
80
81#define RTL8169_TX_TIMEOUT (6*HZ)
82#define RTL8169_PHY_TIMEOUT (10*HZ)
83
françois romieuea8dbdd2009-03-15 01:10:50 +000084#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
85#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
Francois Romieue1564ec2008-10-16 22:46:13 +020086#define RTL_EEPROM_SIG_ADDR 0x0000
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/* write/read MMIO register */
89#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
90#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
91#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
92#define RTL_R8(reg) readb (ioaddr + (reg))
93#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +000094#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96enum mac_version {
Jean Delvaref21b75e2009-05-26 20:54:48 -070097 RTL_GIGA_MAC_NONE = 0x00,
Francois Romieuba6eb6e2007-06-11 23:35:18 +020098 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
99 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
100 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
101 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
102 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100103 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200104 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
105 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
106 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
107 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200108 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200109 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
110 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
111 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
112 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
113 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
114 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
115 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
116 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
Francois Romieu197ff762008-06-28 13:16:02 +0200117 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
Francois Romieu6fb07052008-06-29 11:54:28 +0200118 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
Francois Romieuef3386f2008-06-29 12:24:30 +0200119 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200120 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
Francois Romieu5b538df2008-07-20 16:22:45 +0200121 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
françois romieudaf9df62009-10-07 12:44:20 +0000122 RTL_GIGA_MAC_VER_25 = 0x19, // 8168D
123 RTL_GIGA_MAC_VER_26 = 0x1a, // 8168D
françois romieue6de30d2011-01-03 15:08:37 +0000124 RTL_GIGA_MAC_VER_27 = 0x1b, // 8168DP
125 RTL_GIGA_MAC_VER_28 = 0x1c, // 8168DP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126};
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#define _R(NAME,MAC,MASK) \
129 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
130
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800131static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 const char *name;
133 u8 mac_version;
134 u32 RxConfigMask; /* Clears the bits supported by this chip */
135} rtl_chip_info[] = {
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200136 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
137 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
138 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
139 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
140 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100141 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200142 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
143 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
144 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
145 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
Francois Romieubcf0bf92006-07-26 23:14:13 +0200146 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
147 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
148 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
149 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200150 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
151 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
152 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
153 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
154 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
Francois Romieu197ff762008-06-28 13:16:02 +0200155 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
Francois Romieu6fb07052008-06-29 11:54:28 +0200156 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
Francois Romieuef3386f2008-06-29 12:24:30 +0200157 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200158 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
Francois Romieu5b538df2008-07-20 16:22:45 +0200159 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
françois romieudaf9df62009-10-07 12:44:20 +0000160 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880), // PCI-E
161 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_26, 0xff7e1880), // PCI-E
françois romieue6de30d2011-01-03 15:08:37 +0000162 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_27, 0xff7e1880), // PCI-E
163 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_28, 0xff7e1880) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164};
165#undef _R
166
Francois Romieubcf0bf92006-07-26 23:14:13 +0200167enum cfg_version {
168 RTL_CFG_0 = 0x00,
169 RTL_CFG_1,
170 RTL_CFG_2
171};
172
Francois Romieu07ce4062007-02-23 23:36:39 +0100173static void rtl_hw_start_8169(struct net_device *);
174static void rtl_hw_start_8168(struct net_device *);
175static void rtl_hw_start_8101(struct net_device *);
176
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000177static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200178 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200179 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200180 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100181 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200182 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
183 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200184 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200185 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
186 { PCI_VENDOR_ID_LINKSYS, 0x1032,
187 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100188 { 0x0001, 0x8168,
189 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 {0,},
191};
192
193MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
194
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000195static int rx_buf_sz = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700196static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200197static struct {
198 u32 msg_enable;
199} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Francois Romieu07d3f512007-02-21 22:40:46 +0100201enum rtl_registers {
202 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100203 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100204 MAR0 = 8, /* Multicast filter. */
205 CounterAddrLow = 0x10,
206 CounterAddrHigh = 0x14,
207 TxDescStartAddrLow = 0x20,
208 TxDescStartAddrHigh = 0x24,
209 TxHDescStartAddrLow = 0x28,
210 TxHDescStartAddrHigh = 0x2c,
211 FLASH = 0x30,
212 ERSR = 0x36,
213 ChipCmd = 0x37,
214 TxPoll = 0x38,
215 IntrMask = 0x3c,
216 IntrStatus = 0x3e,
217 TxConfig = 0x40,
218 RxConfig = 0x44,
219 RxMissed = 0x4c,
220 Cfg9346 = 0x50,
221 Config0 = 0x51,
222 Config1 = 0x52,
223 Config2 = 0x53,
224 Config3 = 0x54,
225 Config4 = 0x55,
226 Config5 = 0x56,
227 MultiIntr = 0x5c,
228 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100229 PHYstatus = 0x6c,
230 RxMaxSize = 0xda,
231 CPlusCmd = 0xe0,
232 IntrMitigate = 0xe2,
233 RxDescAddrLow = 0xe4,
234 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000235 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
236
237#define NoEarlyTx 0x3f /* Max value : no early transmit. */
238
239 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
240
241#define TxPacketMax (8064 >> 7)
242
Francois Romieu07d3f512007-02-21 22:40:46 +0100243 FuncEvent = 0xf0,
244 FuncEventMask = 0xf4,
245 FuncPresetState = 0xf8,
246 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247};
248
Francois Romieuf162a5d2008-06-01 22:37:49 +0200249enum rtl8110_registers {
250 TBICSR = 0x64,
251 TBI_ANAR = 0x68,
252 TBI_LPAR = 0x6a,
253};
254
255enum rtl8168_8101_registers {
256 CSIDR = 0x64,
257 CSIAR = 0x68,
258#define CSIAR_FLAG 0x80000000
259#define CSIAR_WRITE_CMD 0x80000000
260#define CSIAR_BYTE_ENABLE 0x0f
261#define CSIAR_BYTE_ENABLE_SHIFT 12
262#define CSIAR_ADDR_MASK 0x0fff
françois romieu065c27c2011-01-03 15:08:12 +0000263 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200264 EPHYAR = 0x80,
265#define EPHYAR_FLAG 0x80000000
266#define EPHYAR_WRITE_CMD 0x80000000
267#define EPHYAR_REG_MASK 0x1f
268#define EPHYAR_REG_SHIFT 16
269#define EPHYAR_DATA_MASK 0xffff
270 DBG_REG = 0xd1,
271#define FIX_NAK_1 (1 << 4)
272#define FIX_NAK_2 (1 << 3)
françois romieudaf9df62009-10-07 12:44:20 +0000273 EFUSEAR = 0xdc,
274#define EFUSEAR_FLAG 0x80000000
275#define EFUSEAR_WRITE_CMD 0x80000000
276#define EFUSEAR_READ_CMD 0x00000000
277#define EFUSEAR_REG_MASK 0x03ff
278#define EFUSEAR_REG_SHIFT 8
279#define EFUSEAR_DATA_MASK 0xff
Francois Romieuf162a5d2008-06-01 22:37:49 +0200280};
281
françois romieuc0e45c12011-01-03 15:08:04 +0000282enum rtl8168_registers {
françois romieub646d902011-01-03 15:08:21 +0000283 ERIDR = 0x70,
284 ERIAR = 0x74,
285#define ERIAR_FLAG 0x80000000
286#define ERIAR_WRITE_CMD 0x80000000
287#define ERIAR_READ_CMD 0x00000000
288#define ERIAR_ADDR_BYTE_ALIGN 4
289#define ERIAR_EXGMAC 0
290#define ERIAR_MSIX 1
291#define ERIAR_ASF 2
292#define ERIAR_TYPE_SHIFT 16
293#define ERIAR_BYTEEN 0x0f
294#define ERIAR_BYTEEN_SHIFT 12
françois romieuc0e45c12011-01-03 15:08:04 +0000295 EPHY_RXER_NUM = 0x7c,
296 OCPDR = 0xb0, /* OCP GPHY access */
297#define OCPDR_WRITE_CMD 0x80000000
298#define OCPDR_READ_CMD 0x00000000
299#define OCPDR_REG_MASK 0x7f
300#define OCPDR_GPHY_REG_SHIFT 16
301#define OCPDR_DATA_MASK 0xffff
302 OCPAR = 0xb4,
303#define OCPAR_FLAG 0x80000000
304#define OCPAR_GPHY_WRITE_CMD 0x8000f060
305#define OCPAR_GPHY_READ_CMD 0x0000f060
françois romieue6de30d2011-01-03 15:08:37 +0000306 RDSAR1 = 0xd0 /* 8168c only. Undocumented on 8168dp */
françois romieuc0e45c12011-01-03 15:08:04 +0000307};
308
Francois Romieu07d3f512007-02-21 22:40:46 +0100309enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100311 SYSErr = 0x8000,
312 PCSTimeout = 0x4000,
313 SWInt = 0x0100,
314 TxDescUnavail = 0x0080,
315 RxFIFOOver = 0x0040,
316 LinkChg = 0x0020,
317 RxOverflow = 0x0010,
318 TxErr = 0x0008,
319 TxOK = 0x0004,
320 RxErr = 0x0002,
321 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
323 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200324 RxFOVF = (1 << 23),
325 RxRWT = (1 << 22),
326 RxRES = (1 << 21),
327 RxRUNT = (1 << 20),
328 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100331 CmdReset = 0x10,
332 CmdRxEnb = 0x08,
333 CmdTxEnb = 0x04,
334 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Francois Romieu275391a2007-02-23 23:50:28 +0100336 /* TXPoll register p.5 */
337 HPQ = 0x80, /* Poll cmd on the high prio queue */
338 NPQ = 0x40, /* Poll cmd on the low prio queue */
339 FSWInt = 0x01, /* Forced software interrupt */
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100342 Cfg9346_Lock = 0x00,
343 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
345 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100346 AcceptErr = 0x20,
347 AcceptRunt = 0x10,
348 AcceptBroadcast = 0x08,
349 AcceptMulticast = 0x04,
350 AcceptMyPhys = 0x02,
351 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100354 RxCfgFIFOShift = 13,
355 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /* TxConfigBits */
358 TxInterFrameGapShift = 24,
359 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
360
Francois Romieu5d06a992006-02-23 00:47:58 +0100361 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200362 LEDS1 = (1 << 7),
363 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200364 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200365 Speed_down = (1 << 4),
366 MEMMAP = (1 << 3),
367 IOMAP = (1 << 2),
368 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100369 PMEnable = (1 << 0), /* Power Management Enable */
370
Francois Romieu6dccd162007-02-13 23:38:05 +0100371 /* Config2 register p. 25 */
372 PCI_Clock_66MHz = 0x01,
373 PCI_Clock_33MHz = 0x00,
374
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100375 /* Config3 register p.25 */
376 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
377 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200378 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100379
Francois Romieu5d06a992006-02-23 00:47:58 +0100380 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100381 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
382 MWF = (1 << 5), /* Accept Multicast wakeup frame */
383 UWF = (1 << 4), /* Accept Unicast wakeup frame */
384 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100385 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 /* TBICSR p.28 */
388 TBIReset = 0x80000000,
389 TBILoopback = 0x40000000,
390 TBINwEnable = 0x20000000,
391 TBINwRestart = 0x10000000,
392 TBILinkOk = 0x02000000,
393 TBINwComplete = 0x01000000,
394
395 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200396 EnableBist = (1 << 15), // 8168 8101
397 Mac_dbgo_oe = (1 << 14), // 8168 8101
398 Normal_mode = (1 << 13), // unused
399 Force_half_dup = (1 << 12), // 8168 8101
400 Force_rxflow_en = (1 << 11), // 8168 8101
401 Force_txflow_en = (1 << 10), // 8168 8101
402 Cxpl_dbg_sel = (1 << 9), // 8168 8101
403 ASF = (1 << 8), // 8168 8101
404 PktCntrDisable = (1 << 7), // 8168 8101
405 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 RxVlan = (1 << 6),
407 RxChkSum = (1 << 5),
408 PCIDAC = (1 << 4),
409 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100410 INTT_0 = 0x0000, // 8168
411 INTT_1 = 0x0001, // 8168
412 INTT_2 = 0x0002, // 8168
413 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100416 TBI_Enable = 0x80,
417 TxFlowCtrl = 0x40,
418 RxFlowCtrl = 0x20,
419 _1000bpsF = 0x10,
420 _100bps = 0x08,
421 _10bps = 0x04,
422 LinkStatus = 0x02,
423 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100426 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200427
428 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100429 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430};
431
Francois Romieu07d3f512007-02-21 22:40:46 +0100432enum desc_status_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
434 RingEnd = (1 << 30), /* End of descriptor ring */
435 FirstFrag = (1 << 29), /* First segment of a packet */
436 LastFrag = (1 << 28), /* Final segment of a packet */
437
438 /* Tx private */
439 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
440 MSSShift = 16, /* MSS value position */
441 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
442 IPCS = (1 << 18), /* Calculate IP checksum */
443 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
444 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
445 TxVlanTag = (1 << 17), /* Add VLAN tag */
446
447 /* Rx private */
448 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
449 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
450
451#define RxProtoUDP (PID1)
452#define RxProtoTCP (PID0)
453#define RxProtoIP (PID1 | PID0)
454#define RxProtoMask RxProtoIP
455
456 IPFail = (1 << 16), /* IP checksum failed */
457 UDPFail = (1 << 15), /* UDP/IP checksum failed */
458 TCPFail = (1 << 14), /* TCP/IP checksum failed */
459 RxVlanTag = (1 << 16), /* VLAN tag available */
460};
461
462#define RsvdMask 0x3fffc000
463
464struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200465 __le32 opts1;
466 __le32 opts2;
467 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468};
469
470struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200471 __le32 opts1;
472 __le32 opts2;
473 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474};
475
476struct ring_info {
477 struct sk_buff *skb;
478 u32 len;
479 u8 __pad[sizeof(void *) - sizeof(u32)];
480};
481
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200482enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200483 RTL_FEATURE_WOL = (1 << 0),
484 RTL_FEATURE_MSI = (1 << 1),
485 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200486};
487
Ivan Vecera355423d2009-02-06 21:49:57 -0800488struct rtl8169_counters {
489 __le64 tx_packets;
490 __le64 rx_packets;
491 __le64 tx_errors;
492 __le32 rx_errors;
493 __le16 rx_missed;
494 __le16 align_errors;
495 __le32 tx_one_collision;
496 __le32 tx_multi_collision;
497 __le64 rx_unicast;
498 __le64 rx_broadcast;
499 __le32 rx_multicast;
500 __le16 tx_aborted;
501 __le16 tx_underun;
502};
503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504struct rtl8169_private {
505 void __iomem *mmio_addr; /* memory map physical address */
506 struct pci_dev *pci_dev; /* Index of PCI device */
David Howellsc4028952006-11-22 14:57:56 +0000507 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700508 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 spinlock_t lock; /* spin lock flag */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200510 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 int chipset;
512 int mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
514 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
515 u32 dirty_rx;
516 u32 dirty_tx;
517 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
518 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
519 dma_addr_t TxPhyAddr;
520 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000521 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 struct timer_list timer;
524 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100525 u16 intr_event;
526 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 u16 intr_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 int phy_1000_ctrl_reg;
529#ifdef CONFIG_R8169_VLAN
530 struct vlan_group *vlgrp;
531#endif
françois romieuc0e45c12011-01-03 15:08:04 +0000532
533 struct mdio_ops {
534 void (*write)(void __iomem *, int, int);
535 int (*read)(void __iomem *, int);
536 } mdio_ops;
537
françois romieu065c27c2011-01-03 15:08:12 +0000538 struct pll_power_ops {
539 void (*down)(struct rtl8169_private *);
540 void (*up)(struct rtl8169_private *);
541 } pll_power_ops;
542
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
Francois Romieuccdffb92008-07-26 14:26:06 +0200544 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000545 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100546 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000547 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800549 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200550 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000551 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200552 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200553
554 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800555 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000556 u32 saved_wolopts;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557};
558
Ralf Baechle979b6c12005-06-13 14:30:40 -0700559MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700562MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200563module_param_named(debug, debug.msg_enable, int, 0);
564MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565MODULE_LICENSE("GPL");
566MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000567MODULE_FIRMWARE(FIRMWARE_8168D_1);
568MODULE_FIRMWARE(FIRMWARE_8168D_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
570static int rtl8169_open(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000571static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
572 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100573static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100575static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100577static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200579static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700581 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200582static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b2007-04-02 22:59:59 +0200584static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700585static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200588 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
françois romieub646d902011-01-03 15:08:21 +0000590static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
591{
592 void __iomem *ioaddr = tp->mmio_addr;
593 int i;
594
595 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
596 for (i = 0; i < 20; i++) {
597 udelay(100);
598 if (RTL_R32(OCPAR) & OCPAR_FLAG)
599 break;
600 }
601 return RTL_R32(OCPDR);
602}
603
604static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
605{
606 void __iomem *ioaddr = tp->mmio_addr;
607 int i;
608
609 RTL_W32(OCPDR, data);
610 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
611 for (i = 0; i < 20; i++) {
612 udelay(100);
613 if ((RTL_R32(OCPAR) & OCPAR_FLAG) == 0)
614 break;
615 }
616}
617
618static void rtl8168_oob_notify(void __iomem *ioaddr, u8 cmd)
619{
620 int i;
621
622 RTL_W8(ERIDR, cmd);
623 RTL_W32(ERIAR, 0x800010e8);
624 msleep(2);
625 for (i = 0; i < 5; i++) {
626 udelay(100);
627 if (!(RTL_R32(ERIDR) & ERIAR_FLAG))
628 break;
629 }
630
631 ocp_write(ioaddr, 0x1, 0x30, 0x00000001);
632}
633
634#define OOB_CMD_RESET 0x00
635#define OOB_CMD_DRIVER_START 0x05
636#define OOB_CMD_DRIVER_STOP 0x06
637
638static void rtl8168_driver_start(struct rtl8169_private *tp)
639{
640 int i;
641
642 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
643
644 for (i = 0; i < 10; i++) {
645 msleep(10);
646 if (ocp_read(tp, 0x0f, 0x0010) & 0x00000800)
647 break;
648 }
649}
650
651static void rtl8168_driver_stop(struct rtl8169_private *tp)
652{
653 int i;
654
655 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
656
657 for (i = 0; i < 10; i++) {
658 msleep(10);
659 if ((ocp_read(tp, 0x0f, 0x0010) & 0x00000800) == 0)
660 break;
661 }
662}
663
664
françois romieu4da19632011-01-03 15:07:55 +0000665static void r8169_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 int i;
668
Francois Romieua6baf3a2007-11-08 23:23:21 +0100669 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Francois Romieu23714082006-01-29 00:49:09 +0100671 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100672 /*
673 * Check if the RTL8169 has completed writing to the specified
674 * MII register.
675 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200676 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 break;
Francois Romieu23714082006-01-29 00:49:09 +0100678 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 }
Timo Teräs024a07b2010-06-06 15:38:47 -0700680 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700681 * According to hardware specs a 20us delay is required after write
682 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700683 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700684 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685}
686
françois romieu4da19632011-01-03 15:07:55 +0000687static int r8169_mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688{
689 int i, value = -1;
690
Francois Romieua6baf3a2007-11-08 23:23:21 +0100691 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
Francois Romieu23714082006-01-29 00:49:09 +0100693 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100694 /*
695 * Check if the RTL8169 has completed retrieving data from
696 * the specified MII register.
697 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100699 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 break;
701 }
Francois Romieu23714082006-01-29 00:49:09 +0100702 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 }
Timo Teräs81a95f02010-06-09 17:31:48 -0700704 /*
705 * According to hardware specs a 20us delay is required after read
706 * complete indication, but before sending next command.
707 */
708 udelay(20);
709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 return value;
711}
712
françois romieuc0e45c12011-01-03 15:08:04 +0000713static void r8168dp_1_mdio_access(void __iomem *ioaddr, int reg_addr, u32 data)
714{
715 int i;
716
717 RTL_W32(OCPDR, data |
718 ((reg_addr & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
719 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
720 RTL_W32(EPHY_RXER_NUM, 0);
721
722 for (i = 0; i < 100; i++) {
723 mdelay(1);
724 if (!(RTL_R32(OCPAR) & OCPAR_FLAG))
725 break;
726 }
727}
728
729static void r8168dp_1_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
730{
731 r8168dp_1_mdio_access(ioaddr, reg_addr, OCPDR_WRITE_CMD |
732 (value & OCPDR_DATA_MASK));
733}
734
735static int r8168dp_1_mdio_read(void __iomem *ioaddr, int reg_addr)
736{
737 int i;
738
739 r8168dp_1_mdio_access(ioaddr, reg_addr, OCPDR_READ_CMD);
740
741 mdelay(1);
742 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
743 RTL_W32(EPHY_RXER_NUM, 0);
744
745 for (i = 0; i < 100; i++) {
746 mdelay(1);
747 if (RTL_R32(OCPAR) & OCPAR_FLAG)
748 break;
749 }
750
751 return RTL_R32(OCPDR) & OCPDR_DATA_MASK;
752}
753
françois romieue6de30d2011-01-03 15:08:37 +0000754#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
755
756static void r8168dp_2_mdio_start(void __iomem *ioaddr)
757{
758 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
759}
760
761static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
762{
763 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
764}
765
766static void r8168dp_2_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
767{
768 r8168dp_2_mdio_start(ioaddr);
769
770 r8169_mdio_write(ioaddr, reg_addr, value);
771
772 r8168dp_2_mdio_stop(ioaddr);
773}
774
775static int r8168dp_2_mdio_read(void __iomem *ioaddr, int reg_addr)
776{
777 int value;
778
779 r8168dp_2_mdio_start(ioaddr);
780
781 value = r8169_mdio_read(ioaddr, reg_addr);
782
783 r8168dp_2_mdio_stop(ioaddr);
784
785 return value;
786}
787
françois romieu4da19632011-01-03 15:07:55 +0000788static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +0200789{
françois romieuc0e45c12011-01-03 15:08:04 +0000790 tp->mdio_ops.write(tp->mmio_addr, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +0200791}
792
françois romieu4da19632011-01-03 15:07:55 +0000793static int rtl_readphy(struct rtl8169_private *tp, int location)
794{
françois romieuc0e45c12011-01-03 15:08:04 +0000795 return tp->mdio_ops.read(tp->mmio_addr, location);
françois romieu4da19632011-01-03 15:07:55 +0000796}
797
798static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
799{
800 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
801}
802
803static void rtl_w1w0_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +0000804{
805 int val;
806
françois romieu4da19632011-01-03 15:07:55 +0000807 val = rtl_readphy(tp, reg_addr);
808 rtl_writephy(tp, reg_addr, (val | p) & ~m);
françois romieudaf9df62009-10-07 12:44:20 +0000809}
810
Francois Romieuccdffb92008-07-26 14:26:06 +0200811static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
812 int val)
813{
814 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +0200815
françois romieu4da19632011-01-03 15:07:55 +0000816 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +0200817}
818
819static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
820{
821 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +0200822
françois romieu4da19632011-01-03 15:07:55 +0000823 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +0200824}
825
Francois Romieudacf8152008-08-02 20:44:13 +0200826static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
827{
828 unsigned int i;
829
830 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
831 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
832
833 for (i = 0; i < 100; i++) {
834 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
835 break;
836 udelay(10);
837 }
838}
839
840static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
841{
842 u16 value = 0xffff;
843 unsigned int i;
844
845 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
846
847 for (i = 0; i < 100; i++) {
848 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
849 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
850 break;
851 }
852 udelay(10);
853 }
854
855 return value;
856}
857
858static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
859{
860 unsigned int i;
861
862 RTL_W32(CSIDR, value);
863 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
864 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
865
866 for (i = 0; i < 100; i++) {
867 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
868 break;
869 udelay(10);
870 }
871}
872
873static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
874{
875 u32 value = ~0x00;
876 unsigned int i;
877
878 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
879 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
880
881 for (i = 0; i < 100; i++) {
882 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
883 value = RTL_R32(CSIDR);
884 break;
885 }
886 udelay(10);
887 }
888
889 return value;
890}
891
françois romieudaf9df62009-10-07 12:44:20 +0000892static u8 rtl8168d_efuse_read(void __iomem *ioaddr, int reg_addr)
893{
894 u8 value = 0xff;
895 unsigned int i;
896
897 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
898
899 for (i = 0; i < 300; i++) {
900 if (RTL_R32(EFUSEAR) & EFUSEAR_FLAG) {
901 value = RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK;
902 break;
903 }
904 udelay(100);
905 }
906
907 return value;
908}
909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
911{
912 RTL_W16(IntrMask, 0x0000);
913
914 RTL_W16(IntrStatus, 0xffff);
915}
916
917static void rtl8169_asic_down(void __iomem *ioaddr)
918{
919 RTL_W8(ChipCmd, 0x00);
920 rtl8169_irq_mask_and_ack(ioaddr);
921 RTL_R16(CPlusCmd);
922}
923
françois romieu4da19632011-01-03 15:07:55 +0000924static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925{
françois romieu4da19632011-01-03 15:07:55 +0000926 void __iomem *ioaddr = tp->mmio_addr;
927
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 return RTL_R32(TBICSR) & TBIReset;
929}
930
françois romieu4da19632011-01-03 15:07:55 +0000931static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
françois romieu4da19632011-01-03 15:07:55 +0000933 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934}
935
936static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
937{
938 return RTL_R32(TBICSR) & TBILinkOk;
939}
940
941static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
942{
943 return RTL_R8(PHYstatus) & LinkStatus;
944}
945
françois romieu4da19632011-01-03 15:07:55 +0000946static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947{
françois romieu4da19632011-01-03 15:07:55 +0000948 void __iomem *ioaddr = tp->mmio_addr;
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
951}
952
françois romieu4da19632011-01-03 15:07:55 +0000953static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
955 unsigned int val;
956
françois romieu4da19632011-01-03 15:07:55 +0000957 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
958 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959}
960
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000961static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieu07d3f512007-02-21 22:40:46 +0100962 struct rtl8169_private *tp,
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000963 void __iomem *ioaddr,
964 bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965{
966 unsigned long flags;
967
968 spin_lock_irqsave(&tp->lock, flags);
969 if (tp->link_ok(ioaddr)) {
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000970 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000971 if (pm)
972 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 netif_carrier_on(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +0000974 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200975 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +0000977 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000978 if (pm)
979 pm_schedule_suspend(&tp->pci_dev->dev, 100);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200980 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 spin_unlock_irqrestore(&tp->lock, flags);
982}
983
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +0000984static void rtl8169_check_link_status(struct net_device *dev,
985 struct rtl8169_private *tp,
986 void __iomem *ioaddr)
987{
988 __rtl8169_check_link_status(dev, tp, ioaddr, false);
989}
990
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000991#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
992
993static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
994{
995 void __iomem *ioaddr = tp->mmio_addr;
996 u8 options;
997 u32 wolopts = 0;
998
999 options = RTL_R8(Config1);
1000 if (!(options & PMEnable))
1001 return 0;
1002
1003 options = RTL_R8(Config3);
1004 if (options & LinkUp)
1005 wolopts |= WAKE_PHY;
1006 if (options & MagicPacket)
1007 wolopts |= WAKE_MAGIC;
1008
1009 options = RTL_R8(Config5);
1010 if (options & UWF)
1011 wolopts |= WAKE_UCAST;
1012 if (options & BWF)
1013 wolopts |= WAKE_BCAST;
1014 if (options & MWF)
1015 wolopts |= WAKE_MCAST;
1016
1017 return wolopts;
1018}
1019
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001020static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1021{
1022 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001023
1024 spin_lock_irq(&tp->lock);
1025
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001026 wol->supported = WAKE_ANY;
1027 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001028
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001029 spin_unlock_irq(&tp->lock);
1030}
1031
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001032static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001033{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001034 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001035 unsigned int i;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001036 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001037 u32 opt;
1038 u16 reg;
1039 u8 mask;
1040 } cfg[] = {
1041 { WAKE_ANY, Config1, PMEnable },
1042 { WAKE_PHY, Config3, LinkUp },
1043 { WAKE_MAGIC, Config3, MagicPacket },
1044 { WAKE_UCAST, Config5, UWF },
1045 { WAKE_BCAST, Config5, BWF },
1046 { WAKE_MCAST, Config5, MWF },
1047 { WAKE_ANY, Config5, LanWake }
1048 };
1049
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001050 RTL_W8(Cfg9346, Cfg9346_Unlock);
1051
1052 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
1053 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001054 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001055 options |= cfg[i].mask;
1056 RTL_W8(cfg[i].reg, options);
1057 }
1058
1059 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001060}
1061
1062static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1063{
1064 struct rtl8169_private *tp = netdev_priv(dev);
1065
1066 spin_lock_irq(&tp->lock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001067
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001068 if (wol->wolopts)
1069 tp->features |= RTL_FEATURE_WOL;
1070 else
1071 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001072 __rtl8169_set_wol(tp, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001073 spin_unlock_irq(&tp->lock);
1074
françois romieuea809072010-11-08 13:23:58 +00001075 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1076
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001077 return 0;
1078}
1079
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080static void rtl8169_get_drvinfo(struct net_device *dev,
1081 struct ethtool_drvinfo *info)
1082{
1083 struct rtl8169_private *tp = netdev_priv(dev);
1084
1085 strcpy(info->driver, MODULENAME);
1086 strcpy(info->version, RTL8169_VERSION);
1087 strcpy(info->bus_info, pci_name(tp->pci_dev));
1088}
1089
1090static int rtl8169_get_regs_len(struct net_device *dev)
1091{
1092 return R8169_REGS_SIZE;
1093}
1094
1095static int rtl8169_set_speed_tbi(struct net_device *dev,
1096 u8 autoneg, u16 speed, u8 duplex)
1097{
1098 struct rtl8169_private *tp = netdev_priv(dev);
1099 void __iomem *ioaddr = tp->mmio_addr;
1100 int ret = 0;
1101 u32 reg;
1102
1103 reg = RTL_R32(TBICSR);
1104 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1105 (duplex == DUPLEX_FULL)) {
1106 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1107 } else if (autoneg == AUTONEG_ENABLE)
1108 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1109 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001110 netif_warn(tp, link, dev,
1111 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 ret = -EOPNOTSUPP;
1113 }
1114
1115 return ret;
1116}
1117
1118static int rtl8169_set_speed_xmii(struct net_device *dev,
1119 u8 autoneg, u16 speed, u8 duplex)
1120{
1121 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001122 int giga_ctrl, bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001125 int auto_nego;
1126
françois romieu4da19632011-01-03 15:07:55 +00001127 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001128 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1129 ADVERTISE_100HALF | ADVERTISE_100FULL);
françois romieu3577aa12009-05-19 10:46:48 +00001130 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1131
françois romieu4da19632011-01-03 15:07:55 +00001132 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001133 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1134
1135 /* The 8100e/8101e/8102e do Fast Ethernet only. */
1136 if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
1137 (tp->mac_version != RTL_GIGA_MAC_VER_08) &&
1138 (tp->mac_version != RTL_GIGA_MAC_VER_09) &&
1139 (tp->mac_version != RTL_GIGA_MAC_VER_10) &&
1140 (tp->mac_version != RTL_GIGA_MAC_VER_13) &&
1141 (tp->mac_version != RTL_GIGA_MAC_VER_14) &&
1142 (tp->mac_version != RTL_GIGA_MAC_VER_15) &&
1143 (tp->mac_version != RTL_GIGA_MAC_VER_16)) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001144 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
Joe Perchesbf82c182010-02-09 11:49:50 +00001145 } else {
1146 netif_info(tp, link, dev,
1147 "PHY does not support 1000Mbps\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02001148 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
françois romieu3577aa12009-05-19 10:46:48 +00001150 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001151
françois romieu3577aa12009-05-19 10:46:48 +00001152 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
1153 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
1154 (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
1155 /*
1156 * Wake up the PHY.
1157 * Vendor specific (0x1f) and reserved (0x0e) MII
1158 * registers.
1159 */
françois romieu4da19632011-01-03 15:07:55 +00001160 rtl_writephy(tp, 0x1f, 0x0000);
1161 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001162 }
1163
françois romieu4da19632011-01-03 15:07:55 +00001164 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1165 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001166 } else {
1167 giga_ctrl = 0;
1168
1169 if (speed == SPEED_10)
1170 bmcr = 0;
1171 else if (speed == SPEED_100)
1172 bmcr = BMCR_SPEED100;
1173 else
1174 return -EINVAL;
1175
1176 if (duplex == DUPLEX_FULL)
1177 bmcr |= BMCR_FULLDPLX;
1178
françois romieu4da19632011-01-03 15:07:55 +00001179 rtl_writephy(tp, 0x1f, 0x0000);
Roger So2584fbc2007-07-31 23:52:42 +02001180 }
1181
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 tp->phy_1000_ctrl_reg = giga_ctrl;
1183
françois romieu4da19632011-01-03 15:07:55 +00001184 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001185
1186 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
1187 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
1188 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001189 rtl_writephy(tp, 0x17, 0x2138);
1190 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001191 } else {
françois romieu4da19632011-01-03 15:07:55 +00001192 rtl_writephy(tp, 0x17, 0x2108);
1193 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001194 }
1195 }
1196
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 return 0;
1198}
1199
1200static int rtl8169_set_speed(struct net_device *dev,
1201 u8 autoneg, u16 speed, u8 duplex)
1202{
1203 struct rtl8169_private *tp = netdev_priv(dev);
1204 int ret;
1205
1206 ret = tp->set_speed(dev, autoneg, speed, duplex);
1207
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001208 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1210
1211 return ret;
1212}
1213
1214static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1215{
1216 struct rtl8169_private *tp = netdev_priv(dev);
1217 unsigned long flags;
1218 int ret;
1219
1220 spin_lock_irqsave(&tp->lock, flags);
1221 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
1222 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001223
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 return ret;
1225}
1226
1227static u32 rtl8169_get_rx_csum(struct net_device *dev)
1228{
1229 struct rtl8169_private *tp = netdev_priv(dev);
1230
1231 return tp->cp_cmd & RxChkSum;
1232}
1233
1234static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
1235{
1236 struct rtl8169_private *tp = netdev_priv(dev);
1237 void __iomem *ioaddr = tp->mmio_addr;
1238 unsigned long flags;
1239
1240 spin_lock_irqsave(&tp->lock, flags);
1241
1242 if (data)
1243 tp->cp_cmd |= RxChkSum;
1244 else
1245 tp->cp_cmd &= ~RxChkSum;
1246
1247 RTL_W16(CPlusCmd, tp->cp_cmd);
1248 RTL_R16(CPlusCmd);
1249
1250 spin_unlock_irqrestore(&tp->lock, flags);
1251
1252 return 0;
1253}
1254
1255#ifdef CONFIG_R8169_VLAN
1256
1257static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1258 struct sk_buff *skb)
1259{
Jesse Grosseab6d182010-10-20 13:56:03 +00001260 return (vlan_tx_tag_present(skb)) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1262}
1263
1264static void rtl8169_vlan_rx_register(struct net_device *dev,
1265 struct vlan_group *grp)
1266{
1267 struct rtl8169_private *tp = netdev_priv(dev);
1268 void __iomem *ioaddr = tp->mmio_addr;
1269 unsigned long flags;
1270
1271 spin_lock_irqsave(&tp->lock, flags);
1272 tp->vlgrp = grp;
Simon Wunderlich05af2142009-10-24 06:47:33 -07001273 /*
1274 * Do not disable RxVlan on 8110SCd.
1275 */
1276 if (tp->vlgrp || (tp->mac_version == RTL_GIGA_MAC_VER_05))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 tp->cp_cmd |= RxVlan;
1278 else
1279 tp->cp_cmd &= ~RxVlan;
1280 RTL_W16(CPlusCmd, tp->cp_cmd);
1281 RTL_R16(CPlusCmd);
1282 spin_unlock_irqrestore(&tp->lock, flags);
1283}
1284
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
Eric Dumazet630b9432010-03-31 02:08:31 +00001286 struct sk_buff *skb, int polling)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287{
1288 u32 opts2 = le32_to_cpu(desc->opts2);
Francois Romieu865c6522008-05-11 14:51:00 +02001289 struct vlan_group *vlgrp = tp->vlgrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 int ret;
1291
Francois Romieu865c6522008-05-11 14:51:00 +02001292 if (vlgrp && (opts2 & RxVlanTag)) {
Eric Dumazet2edae082010-09-06 18:46:39 +00001293 u16 vtag = swab16(opts2 & 0xffff);
1294
1295 if (likely(polling))
1296 vlan_gro_receive(&tp->napi, vlgrp, vtag, skb);
1297 else
1298 __vlan_hwaccel_rx(skb, vlgrp, vtag, polling);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 ret = 0;
1300 } else
1301 ret = -1;
1302 desc->opts2 = 0;
1303 return ret;
1304}
1305
1306#else /* !CONFIG_R8169_VLAN */
1307
1308static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1309 struct sk_buff *skb)
1310{
1311 return 0;
1312}
1313
1314static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
Eric Dumazet630b9432010-03-31 02:08:31 +00001315 struct sk_buff *skb, int polling)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316{
1317 return -1;
1318}
1319
1320#endif
1321
Francois Romieuccdffb92008-07-26 14:26:06 +02001322static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323{
1324 struct rtl8169_private *tp = netdev_priv(dev);
1325 void __iomem *ioaddr = tp->mmio_addr;
1326 u32 status;
1327
1328 cmd->supported =
1329 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1330 cmd->port = PORT_FIBRE;
1331 cmd->transceiver = XCVR_INTERNAL;
1332
1333 status = RTL_R32(TBICSR);
1334 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1335 cmd->autoneg = !!(status & TBINwEnable);
1336
1337 cmd->speed = SPEED_1000;
1338 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001339
1340 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341}
1342
Francois Romieuccdffb92008-07-26 14:26:06 +02001343static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344{
1345 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Francois Romieuccdffb92008-07-26 14:26:06 +02001347 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348}
1349
1350static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1351{
1352 struct rtl8169_private *tp = netdev_priv(dev);
1353 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001354 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
1356 spin_lock_irqsave(&tp->lock, flags);
1357
Francois Romieuccdffb92008-07-26 14:26:06 +02001358 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359
1360 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001361 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362}
1363
1364static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1365 void *p)
1366{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001367 struct rtl8169_private *tp = netdev_priv(dev);
1368 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Francois Romieu5b0384f2006-08-16 16:00:01 +02001370 if (regs->len > R8169_REGS_SIZE)
1371 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Francois Romieu5b0384f2006-08-16 16:00:01 +02001373 spin_lock_irqsave(&tp->lock, flags);
1374 memcpy_fromio(p, tp->mmio_addr, regs->len);
1375 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376}
1377
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001378static u32 rtl8169_get_msglevel(struct net_device *dev)
1379{
1380 struct rtl8169_private *tp = netdev_priv(dev);
1381
1382 return tp->msg_enable;
1383}
1384
1385static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1386{
1387 struct rtl8169_private *tp = netdev_priv(dev);
1388
1389 tp->msg_enable = value;
1390}
1391
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001392static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1393 "tx_packets",
1394 "rx_packets",
1395 "tx_errors",
1396 "rx_errors",
1397 "rx_missed",
1398 "align_errors",
1399 "tx_single_collisions",
1400 "tx_multi_collisions",
1401 "unicast",
1402 "broadcast",
1403 "multicast",
1404 "tx_aborted",
1405 "tx_underrun",
1406};
1407
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001408static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001409{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001410 switch (sset) {
1411 case ETH_SS_STATS:
1412 return ARRAY_SIZE(rtl8169_gstrings);
1413 default:
1414 return -EOPNOTSUPP;
1415 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001416}
1417
Ivan Vecera355423d2009-02-06 21:49:57 -08001418static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001419{
1420 struct rtl8169_private *tp = netdev_priv(dev);
1421 void __iomem *ioaddr = tp->mmio_addr;
1422 struct rtl8169_counters *counters;
1423 dma_addr_t paddr;
1424 u32 cmd;
Ivan Vecera355423d2009-02-06 21:49:57 -08001425 int wait = 1000;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001426 struct device *d = &tp->pci_dev->dev;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001427
Ivan Vecera355423d2009-02-06 21:49:57 -08001428 /*
1429 * Some chips are unable to dump tally counters when the receiver
1430 * is disabled.
1431 */
1432 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1433 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001434
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001435 counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001436 if (!counters)
1437 return;
1438
1439 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001440 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001441 RTL_W32(CounterAddrLow, cmd);
1442 RTL_W32(CounterAddrLow, cmd | CounterDump);
1443
Ivan Vecera355423d2009-02-06 21:49:57 -08001444 while (wait--) {
1445 if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
1446 /* copy updated counters */
1447 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001448 break;
Ivan Vecera355423d2009-02-06 21:49:57 -08001449 }
1450 udelay(10);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001451 }
1452
1453 RTL_W32(CounterAddrLow, 0);
1454 RTL_W32(CounterAddrHigh, 0);
1455
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001456 dma_free_coherent(d, sizeof(*counters), counters, paddr);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001457}
1458
Ivan Vecera355423d2009-02-06 21:49:57 -08001459static void rtl8169_get_ethtool_stats(struct net_device *dev,
1460 struct ethtool_stats *stats, u64 *data)
1461{
1462 struct rtl8169_private *tp = netdev_priv(dev);
1463
1464 ASSERT_RTNL();
1465
1466 rtl8169_update_counters(dev);
1467
1468 data[0] = le64_to_cpu(tp->counters.tx_packets);
1469 data[1] = le64_to_cpu(tp->counters.rx_packets);
1470 data[2] = le64_to_cpu(tp->counters.tx_errors);
1471 data[3] = le32_to_cpu(tp->counters.rx_errors);
1472 data[4] = le16_to_cpu(tp->counters.rx_missed);
1473 data[5] = le16_to_cpu(tp->counters.align_errors);
1474 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1475 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1476 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1477 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1478 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1479 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1480 data[12] = le16_to_cpu(tp->counters.tx_underun);
1481}
1482
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001483static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1484{
1485 switch(stringset) {
1486 case ETH_SS_STATS:
1487 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1488 break;
1489 }
1490}
1491
Jeff Garzik7282d492006-09-13 14:30:00 -04001492static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 .get_drvinfo = rtl8169_get_drvinfo,
1494 .get_regs_len = rtl8169_get_regs_len,
1495 .get_link = ethtool_op_get_link,
1496 .get_settings = rtl8169_get_settings,
1497 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001498 .get_msglevel = rtl8169_get_msglevel,
1499 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 .get_rx_csum = rtl8169_get_rx_csum,
1501 .set_rx_csum = rtl8169_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 .set_tx_csum = ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 .set_tso = ethtool_op_set_tso,
1505 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001506 .get_wol = rtl8169_get_wol,
1507 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001508 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001509 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001510 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511};
1512
Francois Romieu07d3f512007-02-21 22:40:46 +01001513static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1514 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
Francois Romieu0e485152007-02-20 00:00:26 +01001516 /*
1517 * The driver currently handles the 8168Bf and the 8168Be identically
1518 * but they can be identified more specifically through the test below
1519 * if needed:
1520 *
1521 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001522 *
1523 * Same thing for the 8101Eb and the 8101Ec:
1524 *
1525 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001526 */
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001527 static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001529 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 int mac_version;
1531 } mac_info[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001532 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00001533 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
1534 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00001535 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02001536
françois romieue6de30d2011-01-03 15:08:37 +00001537 /* 8168DP family. */
1538 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
1539 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
1540
Francois Romieuef808d52008-06-29 13:10:54 +02001541 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07001542 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02001543 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02001544 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001545 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001546 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1547 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02001548 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02001549 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02001550 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001551
1552 /* 8168B family. */
1553 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1554 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1555 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1556 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1557
1558 /* 8101 family. */
Francois Romieu2857ffb2008-08-02 21:08:49 +02001559 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1560 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1561 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1562 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1563 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1564 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001565 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001566 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001567 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001568 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1569 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001570 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1571 /* FIXME: where did these entries come from ? -- FR */
1572 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1573 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1574
1575 /* 8110 family. */
1576 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1577 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1578 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1579 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1580 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1581 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1582
Jean Delvaref21b75e2009-05-26 20:54:48 -07001583 /* Catch-all */
1584 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 }, *p = mac_info;
1586 u32 reg;
1587
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001588 reg = RTL_R32(TxConfig);
1589 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 p++;
1591 tp->mac_version = p->mac_version;
1592}
1593
1594static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1595{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001596 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597}
1598
Francois Romieu867763c2007-08-17 18:21:58 +02001599struct phy_reg {
1600 u16 reg;
1601 u16 val;
1602};
1603
françois romieu4da19632011-01-03 15:07:55 +00001604static void rtl_writephy_batch(struct rtl8169_private *tp,
1605 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02001606{
1607 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00001608 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02001609 regs++;
1610 }
1611}
1612
françois romieubca03d52011-01-03 15:07:31 +00001613#define PHY_READ 0x00000000
1614#define PHY_DATA_OR 0x10000000
1615#define PHY_DATA_AND 0x20000000
1616#define PHY_BJMPN 0x30000000
1617#define PHY_READ_EFUSE 0x40000000
1618#define PHY_READ_MAC_BYTE 0x50000000
1619#define PHY_WRITE_MAC_BYTE 0x60000000
1620#define PHY_CLEAR_READCOUNT 0x70000000
1621#define PHY_WRITE 0x80000000
1622#define PHY_READCOUNT_EQ_SKIP 0x90000000
1623#define PHY_COMP_EQ_SKIPN 0xa0000000
1624#define PHY_COMP_NEQ_SKIPN 0xb0000000
1625#define PHY_WRITE_PREVIOUS 0xc0000000
1626#define PHY_SKIPN 0xd0000000
1627#define PHY_DELAY_MS 0xe0000000
1628#define PHY_WRITE_ERI_WORD 0xf0000000
1629
1630static void
1631rtl_phy_write_fw(struct rtl8169_private *tp, const struct firmware *fw)
1632{
françois romieubca03d52011-01-03 15:07:31 +00001633 __le32 *phytable = (__le32 *)fw->data;
1634 struct net_device *dev = tp->dev;
1635 size_t i;
1636
1637 if (fw->size % sizeof(*phytable)) {
1638 netif_err(tp, probe, dev, "odd sized firmware %zd\n", fw->size);
1639 return;
1640 }
1641
1642 for (i = 0; i < fw->size / sizeof(*phytable); i++) {
1643 u32 action = le32_to_cpu(phytable[i]);
1644
1645 if (!action)
1646 break;
1647
1648 if ((action & 0xf0000000) != PHY_WRITE) {
1649 netif_err(tp, probe, dev,
1650 "unknown action 0x%08x\n", action);
1651 return;
1652 }
1653 }
1654
1655 while (i-- != 0) {
1656 u32 action = le32_to_cpu(*phytable);
1657 u32 data = action & 0x0000ffff;
1658 u32 reg = (action & 0x0fff0000) >> 16;
1659
1660 switch(action & 0xf0000000) {
1661 case PHY_WRITE:
françois romieu4da19632011-01-03 15:07:55 +00001662 rtl_writephy(tp, reg, data);
françois romieubca03d52011-01-03 15:07:31 +00001663 phytable++;
1664 break;
1665 default:
1666 BUG();
1667 }
1668 }
1669}
1670
françois romieu4da19632011-01-03 15:07:55 +00001671static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001673 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00001674 { 0x1f, 0x0001 },
1675 { 0x06, 0x006e },
1676 { 0x08, 0x0708 },
1677 { 0x15, 0x4000 },
1678 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
françois romieu0b9b5712009-08-10 19:44:56 +00001680 { 0x1f, 0x0001 },
1681 { 0x03, 0x00a1 },
1682 { 0x02, 0x0008 },
1683 { 0x01, 0x0120 },
1684 { 0x00, 0x1000 },
1685 { 0x04, 0x0800 },
1686 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
françois romieu0b9b5712009-08-10 19:44:56 +00001688 { 0x03, 0xff41 },
1689 { 0x02, 0xdf60 },
1690 { 0x01, 0x0140 },
1691 { 0x00, 0x0077 },
1692 { 0x04, 0x7800 },
1693 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
françois romieu0b9b5712009-08-10 19:44:56 +00001695 { 0x03, 0x802f },
1696 { 0x02, 0x4f02 },
1697 { 0x01, 0x0409 },
1698 { 0x00, 0xf0f9 },
1699 { 0x04, 0x9800 },
1700 { 0x04, 0x9000 },
1701
1702 { 0x03, 0xdf01 },
1703 { 0x02, 0xdf20 },
1704 { 0x01, 0xff95 },
1705 { 0x00, 0xba00 },
1706 { 0x04, 0xa800 },
1707 { 0x04, 0xa000 },
1708
1709 { 0x03, 0xff41 },
1710 { 0x02, 0xdf20 },
1711 { 0x01, 0x0140 },
1712 { 0x00, 0x00bb },
1713 { 0x04, 0xb800 },
1714 { 0x04, 0xb000 },
1715
1716 { 0x03, 0xdf41 },
1717 { 0x02, 0xdc60 },
1718 { 0x01, 0x6340 },
1719 { 0x00, 0x007d },
1720 { 0x04, 0xd800 },
1721 { 0x04, 0xd000 },
1722
1723 { 0x03, 0xdf01 },
1724 { 0x02, 0xdf20 },
1725 { 0x01, 0x100a },
1726 { 0x00, 0xa0ff },
1727 { 0x04, 0xf800 },
1728 { 0x04, 0xf000 },
1729
1730 { 0x1f, 0x0000 },
1731 { 0x0b, 0x0000 },
1732 { 0x00, 0x9200 }
1733 };
1734
françois romieu4da19632011-01-03 15:07:55 +00001735 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736}
1737
françois romieu4da19632011-01-03 15:07:55 +00001738static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02001739{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001740 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02001741 { 0x1f, 0x0002 },
1742 { 0x01, 0x90d0 },
1743 { 0x1f, 0x0000 }
1744 };
1745
françois romieu4da19632011-01-03 15:07:55 +00001746 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001747}
1748
françois romieu4da19632011-01-03 15:07:55 +00001749static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00001750{
1751 struct pci_dev *pdev = tp->pci_dev;
1752 u16 vendor_id, device_id;
1753
1754 pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
1755 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
1756
1757 if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
1758 return;
1759
françois romieu4da19632011-01-03 15:07:55 +00001760 rtl_writephy(tp, 0x1f, 0x0001);
1761 rtl_writephy(tp, 0x10, 0xf01b);
1762 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00001763}
1764
françois romieu4da19632011-01-03 15:07:55 +00001765static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00001766{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001767 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00001768 { 0x1f, 0x0001 },
1769 { 0x04, 0x0000 },
1770 { 0x03, 0x00a1 },
1771 { 0x02, 0x0008 },
1772 { 0x01, 0x0120 },
1773 { 0x00, 0x1000 },
1774 { 0x04, 0x0800 },
1775 { 0x04, 0x9000 },
1776 { 0x03, 0x802f },
1777 { 0x02, 0x4f02 },
1778 { 0x01, 0x0409 },
1779 { 0x00, 0xf099 },
1780 { 0x04, 0x9800 },
1781 { 0x04, 0xa000 },
1782 { 0x03, 0xdf01 },
1783 { 0x02, 0xdf20 },
1784 { 0x01, 0xff95 },
1785 { 0x00, 0xba00 },
1786 { 0x04, 0xa800 },
1787 { 0x04, 0xf000 },
1788 { 0x03, 0xdf01 },
1789 { 0x02, 0xdf20 },
1790 { 0x01, 0x101a },
1791 { 0x00, 0xa0ff },
1792 { 0x04, 0xf800 },
1793 { 0x04, 0x0000 },
1794 { 0x1f, 0x0000 },
1795
1796 { 0x1f, 0x0001 },
1797 { 0x10, 0xf41b },
1798 { 0x14, 0xfb54 },
1799 { 0x18, 0xf5c7 },
1800 { 0x1f, 0x0000 },
1801
1802 { 0x1f, 0x0001 },
1803 { 0x17, 0x0cc0 },
1804 { 0x1f, 0x0000 }
1805 };
1806
françois romieu4da19632011-01-03 15:07:55 +00001807 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00001808
françois romieu4da19632011-01-03 15:07:55 +00001809 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00001810}
1811
françois romieu4da19632011-01-03 15:07:55 +00001812static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00001813{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001814 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00001815 { 0x1f, 0x0001 },
1816 { 0x04, 0x0000 },
1817 { 0x03, 0x00a1 },
1818 { 0x02, 0x0008 },
1819 { 0x01, 0x0120 },
1820 { 0x00, 0x1000 },
1821 { 0x04, 0x0800 },
1822 { 0x04, 0x9000 },
1823 { 0x03, 0x802f },
1824 { 0x02, 0x4f02 },
1825 { 0x01, 0x0409 },
1826 { 0x00, 0xf099 },
1827 { 0x04, 0x9800 },
1828 { 0x04, 0xa000 },
1829 { 0x03, 0xdf01 },
1830 { 0x02, 0xdf20 },
1831 { 0x01, 0xff95 },
1832 { 0x00, 0xba00 },
1833 { 0x04, 0xa800 },
1834 { 0x04, 0xf000 },
1835 { 0x03, 0xdf01 },
1836 { 0x02, 0xdf20 },
1837 { 0x01, 0x101a },
1838 { 0x00, 0xa0ff },
1839 { 0x04, 0xf800 },
1840 { 0x04, 0x0000 },
1841 { 0x1f, 0x0000 },
1842
1843 { 0x1f, 0x0001 },
1844 { 0x0b, 0x8480 },
1845 { 0x1f, 0x0000 },
1846
1847 { 0x1f, 0x0001 },
1848 { 0x18, 0x67c7 },
1849 { 0x04, 0x2000 },
1850 { 0x03, 0x002f },
1851 { 0x02, 0x4360 },
1852 { 0x01, 0x0109 },
1853 { 0x00, 0x3022 },
1854 { 0x04, 0x2800 },
1855 { 0x1f, 0x0000 },
1856
1857 { 0x1f, 0x0001 },
1858 { 0x17, 0x0cc0 },
1859 { 0x1f, 0x0000 }
1860 };
1861
françois romieu4da19632011-01-03 15:07:55 +00001862 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00001863}
1864
françois romieu4da19632011-01-03 15:07:55 +00001865static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02001866{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001867 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02001868 { 0x10, 0xf41b },
1869 { 0x1f, 0x0000 }
1870 };
1871
françois romieu4da19632011-01-03 15:07:55 +00001872 rtl_writephy(tp, 0x1f, 0x0001);
1873 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02001874
françois romieu4da19632011-01-03 15:07:55 +00001875 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02001876}
1877
françois romieu4da19632011-01-03 15:07:55 +00001878static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02001879{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001880 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02001881 { 0x1f, 0x0001 },
1882 { 0x10, 0xf41b },
1883 { 0x1f, 0x0000 }
1884 };
1885
françois romieu4da19632011-01-03 15:07:55 +00001886 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02001887}
1888
françois romieu4da19632011-01-03 15:07:55 +00001889static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02001890{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001891 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02001892 { 0x1f, 0x0000 },
1893 { 0x1d, 0x0f00 },
1894 { 0x1f, 0x0002 },
1895 { 0x0c, 0x1ec8 },
1896 { 0x1f, 0x0000 }
1897 };
1898
françois romieu4da19632011-01-03 15:07:55 +00001899 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02001900}
1901
françois romieu4da19632011-01-03 15:07:55 +00001902static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02001903{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001904 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02001905 { 0x1f, 0x0001 },
1906 { 0x1d, 0x3d98 },
1907 { 0x1f, 0x0000 }
1908 };
1909
françois romieu4da19632011-01-03 15:07:55 +00001910 rtl_writephy(tp, 0x1f, 0x0000);
1911 rtl_patchphy(tp, 0x14, 1 << 5);
1912 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02001913
françois romieu4da19632011-01-03 15:07:55 +00001914 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02001915}
1916
françois romieu4da19632011-01-03 15:07:55 +00001917static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02001918{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001919 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02001920 { 0x1f, 0x0001 },
1921 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02001922 { 0x1f, 0x0002 },
1923 { 0x00, 0x88d4 },
1924 { 0x01, 0x82b1 },
1925 { 0x03, 0x7002 },
1926 { 0x08, 0x9e30 },
1927 { 0x09, 0x01f0 },
1928 { 0x0a, 0x5500 },
1929 { 0x0c, 0x00c8 },
1930 { 0x1f, 0x0003 },
1931 { 0x12, 0xc096 },
1932 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02001933 { 0x1f, 0x0000 },
1934 { 0x1f, 0x0000 },
1935 { 0x09, 0x2000 },
1936 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02001937 };
1938
françois romieu4da19632011-01-03 15:07:55 +00001939 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001940
françois romieu4da19632011-01-03 15:07:55 +00001941 rtl_patchphy(tp, 0x14, 1 << 5);
1942 rtl_patchphy(tp, 0x0d, 1 << 5);
1943 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02001944}
1945
françois romieu4da19632011-01-03 15:07:55 +00001946static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02001947{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001948 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02001949 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001950 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001951 { 0x03, 0x802f },
1952 { 0x02, 0x4f02 },
1953 { 0x01, 0x0409 },
1954 { 0x00, 0xf099 },
1955 { 0x04, 0x9800 },
1956 { 0x04, 0x9000 },
1957 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001958 { 0x1f, 0x0002 },
1959 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001960 { 0x06, 0x0761 },
1961 { 0x1f, 0x0003 },
1962 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001963 { 0x1f, 0x0000 }
1964 };
1965
françois romieu4da19632011-01-03 15:07:55 +00001966 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001967
françois romieu4da19632011-01-03 15:07:55 +00001968 rtl_patchphy(tp, 0x16, 1 << 0);
1969 rtl_patchphy(tp, 0x14, 1 << 5);
1970 rtl_patchphy(tp, 0x0d, 1 << 5);
1971 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001972}
1973
françois romieu4da19632011-01-03 15:07:55 +00001974static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02001975{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001976 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02001977 { 0x1f, 0x0001 },
1978 { 0x12, 0x2300 },
1979 { 0x1d, 0x3d98 },
1980 { 0x1f, 0x0002 },
1981 { 0x0c, 0x7eb8 },
1982 { 0x06, 0x5461 },
1983 { 0x1f, 0x0003 },
1984 { 0x16, 0x0f0a },
1985 { 0x1f, 0x0000 }
1986 };
1987
françois romieu4da19632011-01-03 15:07:55 +00001988 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02001989
françois romieu4da19632011-01-03 15:07:55 +00001990 rtl_patchphy(tp, 0x16, 1 << 0);
1991 rtl_patchphy(tp, 0x14, 1 << 5);
1992 rtl_patchphy(tp, 0x0d, 1 << 5);
1993 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02001994}
1995
françois romieu4da19632011-01-03 15:07:55 +00001996static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02001997{
françois romieu4da19632011-01-03 15:07:55 +00001998 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02001999}
2000
françois romieubca03d52011-01-03 15:07:31 +00002001static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002002{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002003 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002004 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002005 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002006 { 0x06, 0x4064 },
2007 { 0x07, 0x2863 },
2008 { 0x08, 0x059c },
2009 { 0x09, 0x26b4 },
2010 { 0x0a, 0x6a19 },
2011 { 0x0b, 0xdcc8 },
2012 { 0x10, 0xf06d },
2013 { 0x14, 0x7f68 },
2014 { 0x18, 0x7fd9 },
2015 { 0x1c, 0xf0ff },
2016 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002017 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002018 { 0x12, 0xf49f },
2019 { 0x13, 0x070b },
2020 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002021 { 0x14, 0x94c0 },
2022
2023 /*
2024 * Tx Error Issue
2025 * enhance line driver power
2026 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002027 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002028 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002029 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002030 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002031 { 0x06, 0x5561 },
2032
2033 /*
2034 * Can not link to 1Gbps with bad cable
2035 * Decrease SNR threshold form 21.07dB to 19.04dB
2036 */
2037 { 0x1f, 0x0001 },
2038 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002039
2040 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002041 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002042 };
françois romieubca03d52011-01-03 15:07:31 +00002043 void __iomem *ioaddr = tp->mmio_addr;
2044 const struct firmware *fw;
Francois Romieu5b538df2008-07-20 16:22:45 +02002045
françois romieu4da19632011-01-03 15:07:55 +00002046 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002047
françois romieubca03d52011-01-03 15:07:31 +00002048 /*
2049 * Rx Error Issue
2050 * Fine Tune Switching regulator parameter
2051 */
françois romieu4da19632011-01-03 15:07:55 +00002052 rtl_writephy(tp, 0x1f, 0x0002);
2053 rtl_w1w0_phy(tp, 0x0b, 0x0010, 0x00ef);
2054 rtl_w1w0_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002055
françois romieudaf9df62009-10-07 12:44:20 +00002056 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002057 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002058 { 0x1f, 0x0002 },
2059 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002060 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002061 { 0x05, 0x8330 },
2062 { 0x06, 0x669a },
2063 { 0x1f, 0x0002 }
2064 };
2065 int val;
2066
françois romieu4da19632011-01-03 15:07:55 +00002067 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002068
françois romieu4da19632011-01-03 15:07:55 +00002069 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002070
2071 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002072 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002073 0x0065, 0x0066, 0x0067, 0x0068,
2074 0x0069, 0x006a, 0x006b, 0x006c
2075 };
2076 int i;
2077
françois romieu4da19632011-01-03 15:07:55 +00002078 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002079
2080 val &= 0xff00;
2081 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002082 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002083 }
2084 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002085 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002086 { 0x1f, 0x0002 },
2087 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002088 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002089 { 0x05, 0x8330 },
2090 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002091 };
2092
françois romieu4da19632011-01-03 15:07:55 +00002093 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002094 }
2095
françois romieubca03d52011-01-03 15:07:31 +00002096 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002097 rtl_writephy(tp, 0x1f, 0x0002);
2098 rtl_patchphy(tp, 0x0d, 0x0300);
2099 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002100
françois romieubca03d52011-01-03 15:07:31 +00002101 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002102 rtl_writephy(tp, 0x1f, 0x0002);
2103 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2104 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002105
françois romieu4da19632011-01-03 15:07:55 +00002106 rtl_writephy(tp, 0x1f, 0x0005);
2107 rtl_writephy(tp, 0x05, 0x001b);
2108 if (rtl_readphy(tp, 0x06) == 0xbf00 &&
françois romieubca03d52011-01-03 15:07:31 +00002109 request_firmware(&fw, FIRMWARE_8168D_1, &tp->pci_dev->dev) == 0) {
2110 rtl_phy_write_fw(tp, fw);
2111 release_firmware(fw);
2112 } else {
2113 netif_warn(tp, probe, tp->dev, "unable to apply firmware patch\n");
2114 }
2115
françois romieu4da19632011-01-03 15:07:55 +00002116 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002117}
2118
françois romieubca03d52011-01-03 15:07:31 +00002119static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002120{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002121 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002122 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002123 { 0x1f, 0x0001 },
2124 { 0x06, 0x4064 },
2125 { 0x07, 0x2863 },
2126 { 0x08, 0x059c },
2127 { 0x09, 0x26b4 },
2128 { 0x0a, 0x6a19 },
2129 { 0x0b, 0xdcc8 },
2130 { 0x10, 0xf06d },
2131 { 0x14, 0x7f68 },
2132 { 0x18, 0x7fd9 },
2133 { 0x1c, 0xf0ff },
2134 { 0x1d, 0x3d9c },
2135 { 0x1f, 0x0003 },
2136 { 0x12, 0xf49f },
2137 { 0x13, 0x070b },
2138 { 0x1a, 0x05ad },
2139 { 0x14, 0x94c0 },
2140
françois romieubca03d52011-01-03 15:07:31 +00002141 /*
2142 * Tx Error Issue
2143 * enhance line driver power
2144 */
françois romieudaf9df62009-10-07 12:44:20 +00002145 { 0x1f, 0x0002 },
2146 { 0x06, 0x5561 },
2147 { 0x1f, 0x0005 },
2148 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002149 { 0x06, 0x5561 },
2150
2151 /*
2152 * Can not link to 1Gbps with bad cable
2153 * Decrease SNR threshold form 21.07dB to 19.04dB
2154 */
2155 { 0x1f, 0x0001 },
2156 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002157
2158 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002159 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002160 };
françois romieubca03d52011-01-03 15:07:31 +00002161 void __iomem *ioaddr = tp->mmio_addr;
2162 const struct firmware *fw;
françois romieudaf9df62009-10-07 12:44:20 +00002163
françois romieu4da19632011-01-03 15:07:55 +00002164 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002165
2166 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002167 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002168 { 0x1f, 0x0002 },
2169 { 0x05, 0x669a },
2170 { 0x1f, 0x0005 },
2171 { 0x05, 0x8330 },
2172 { 0x06, 0x669a },
2173
2174 { 0x1f, 0x0002 }
2175 };
2176 int val;
2177
françois romieu4da19632011-01-03 15:07:55 +00002178 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002179
françois romieu4da19632011-01-03 15:07:55 +00002180 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002181 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002182 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002183 0x0065, 0x0066, 0x0067, 0x0068,
2184 0x0069, 0x006a, 0x006b, 0x006c
2185 };
2186 int i;
2187
françois romieu4da19632011-01-03 15:07:55 +00002188 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002189
2190 val &= 0xff00;
2191 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002192 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002193 }
2194 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002195 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002196 { 0x1f, 0x0002 },
2197 { 0x05, 0x2642 },
2198 { 0x1f, 0x0005 },
2199 { 0x05, 0x8330 },
2200 { 0x06, 0x2642 }
2201 };
2202
françois romieu4da19632011-01-03 15:07:55 +00002203 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002204 }
2205
françois romieubca03d52011-01-03 15:07:31 +00002206 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002207 rtl_writephy(tp, 0x1f, 0x0002);
2208 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2209 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002210
françois romieubca03d52011-01-03 15:07:31 +00002211 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002212 rtl_writephy(tp, 0x1f, 0x0002);
2213 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002214
françois romieu4da19632011-01-03 15:07:55 +00002215 rtl_writephy(tp, 0x1f, 0x0005);
2216 rtl_writephy(tp, 0x05, 0x001b);
2217 if (rtl_readphy(tp, 0x06) == 0xb300 &&
françois romieubca03d52011-01-03 15:07:31 +00002218 request_firmware(&fw, FIRMWARE_8168D_2, &tp->pci_dev->dev) == 0) {
2219 rtl_phy_write_fw(tp, fw);
2220 release_firmware(fw);
2221 } else {
2222 netif_warn(tp, probe, tp->dev, "unable to apply firmware patch\n");
2223 }
2224
françois romieu4da19632011-01-03 15:07:55 +00002225 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002226}
2227
françois romieu4da19632011-01-03 15:07:55 +00002228static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002229{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002230 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002231 { 0x1f, 0x0002 },
2232 { 0x10, 0x0008 },
2233 { 0x0d, 0x006c },
2234
2235 { 0x1f, 0x0000 },
2236 { 0x0d, 0xf880 },
2237
2238 { 0x1f, 0x0001 },
2239 { 0x17, 0x0cc0 },
2240
2241 { 0x1f, 0x0001 },
2242 { 0x0b, 0xa4d8 },
2243 { 0x09, 0x281c },
2244 { 0x07, 0x2883 },
2245 { 0x0a, 0x6b35 },
2246 { 0x1d, 0x3da4 },
2247 { 0x1c, 0xeffd },
2248 { 0x14, 0x7f52 },
2249 { 0x18, 0x7fc6 },
2250 { 0x08, 0x0601 },
2251 { 0x06, 0x4063 },
2252 { 0x10, 0xf074 },
2253 { 0x1f, 0x0003 },
2254 { 0x13, 0x0789 },
2255 { 0x12, 0xf4bd },
2256 { 0x1a, 0x04fd },
2257 { 0x14, 0x84b0 },
2258 { 0x1f, 0x0000 },
2259 { 0x00, 0x9200 },
2260
2261 { 0x1f, 0x0005 },
2262 { 0x01, 0x0340 },
2263 { 0x1f, 0x0001 },
2264 { 0x04, 0x4000 },
2265 { 0x03, 0x1d21 },
2266 { 0x02, 0x0c32 },
2267 { 0x01, 0x0200 },
2268 { 0x00, 0x5554 },
2269 { 0x04, 0x4800 },
2270 { 0x04, 0x4000 },
2271 { 0x04, 0xf000 },
2272 { 0x03, 0xdf01 },
2273 { 0x02, 0xdf20 },
2274 { 0x01, 0x101a },
2275 { 0x00, 0xa0ff },
2276 { 0x04, 0xf800 },
2277 { 0x04, 0xf000 },
2278 { 0x1f, 0x0000 },
2279
2280 { 0x1f, 0x0007 },
2281 { 0x1e, 0x0023 },
2282 { 0x16, 0x0000 },
2283 { 0x1f, 0x0000 }
2284 };
2285
françois romieu4da19632011-01-03 15:07:55 +00002286 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002287}
2288
françois romieue6de30d2011-01-03 15:08:37 +00002289static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2290{
2291 static const struct phy_reg phy_reg_init[] = {
2292 { 0x1f, 0x0001 },
2293 { 0x17, 0x0cc0 },
2294
2295 { 0x1f, 0x0007 },
2296 { 0x1e, 0x002d },
2297 { 0x18, 0x0040 },
2298 { 0x1f, 0x0000 }
2299 };
2300
2301 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2302 rtl_patchphy(tp, 0x0d, 1 << 5);
2303}
2304
françois romieu4da19632011-01-03 15:07:55 +00002305static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02002306{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002307 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02002308 { 0x1f, 0x0003 },
2309 { 0x08, 0x441d },
2310 { 0x01, 0x9100 },
2311 { 0x1f, 0x0000 }
2312 };
2313
françois romieu4da19632011-01-03 15:07:55 +00002314 rtl_writephy(tp, 0x1f, 0x0000);
2315 rtl_patchphy(tp, 0x11, 1 << 12);
2316 rtl_patchphy(tp, 0x19, 1 << 13);
2317 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02002318
françois romieu4da19632011-01-03 15:07:55 +00002319 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02002320}
2321
Francois Romieu5615d9f2007-08-17 17:50:46 +02002322static void rtl_hw_phy_config(struct net_device *dev)
2323{
2324 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002325
2326 rtl8169_print_mac_version(tp);
2327
2328 switch (tp->mac_version) {
2329 case RTL_GIGA_MAC_VER_01:
2330 break;
2331 case RTL_GIGA_MAC_VER_02:
2332 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00002333 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002334 break;
2335 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00002336 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002337 break;
françois romieu2e9558562009-08-10 19:44:19 +00002338 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00002339 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002340 break;
françois romieu8c7006a2009-08-10 19:43:29 +00002341 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00002342 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00002343 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02002344 case RTL_GIGA_MAC_VER_07:
2345 case RTL_GIGA_MAC_VER_08:
2346 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00002347 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02002348 break;
Francois Romieu236b8082008-05-30 16:11:48 +02002349 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00002350 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002351 break;
2352 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00002353 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002354 break;
2355 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00002356 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002357 break;
Francois Romieu867763c2007-08-17 18:21:58 +02002358 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00002359 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02002360 break;
2361 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00002362 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02002363 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02002364 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00002365 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002366 break;
Francois Romieu197ff762008-06-28 13:16:02 +02002367 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00002368 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02002369 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02002370 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00002371 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002372 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002373 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002374 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00002375 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02002376 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02002377 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00002378 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00002379 break;
2380 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00002381 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00002382 break;
2383 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00002384 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02002385 break;
françois romieue6de30d2011-01-03 15:08:37 +00002386 case RTL_GIGA_MAC_VER_28:
2387 rtl8168d_4_hw_phy_config(tp);
2388 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002389
Francois Romieu5615d9f2007-08-17 17:50:46 +02002390 default:
2391 break;
2392 }
2393}
2394
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395static void rtl8169_phy_timer(unsigned long __opaque)
2396{
2397 struct net_device *dev = (struct net_device *)__opaque;
2398 struct rtl8169_private *tp = netdev_priv(dev);
2399 struct timer_list *timer = &tp->timer;
2400 void __iomem *ioaddr = tp->mmio_addr;
2401 unsigned long timeout = RTL8169_PHY_TIMEOUT;
2402
Francois Romieubcf0bf92006-07-26 23:14:13 +02002403 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404
Francois Romieu64e4bfb2006-08-17 12:43:06 +02002405 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406 return;
2407
2408 spin_lock_irq(&tp->lock);
2409
françois romieu4da19632011-01-03 15:07:55 +00002410 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02002411 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 * A busy loop could burn quite a few cycles on nowadays CPU.
2413 * Let's delay the execution of the timer for a few ticks.
2414 */
2415 timeout = HZ/10;
2416 goto out_mod_timer;
2417 }
2418
2419 if (tp->link_ok(ioaddr))
2420 goto out_unlock;
2421
Joe Perchesbf82c182010-02-09 11:49:50 +00002422 netif_warn(tp, link, dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423
françois romieu4da19632011-01-03 15:07:55 +00002424 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425
2426out_mod_timer:
2427 mod_timer(timer, jiffies + timeout);
2428out_unlock:
2429 spin_unlock_irq(&tp->lock);
2430}
2431
2432static inline void rtl8169_delete_timer(struct net_device *dev)
2433{
2434 struct rtl8169_private *tp = netdev_priv(dev);
2435 struct timer_list *timer = &tp->timer;
2436
Francois Romieue179bb72007-08-17 15:05:21 +02002437 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438 return;
2439
2440 del_timer_sync(timer);
2441}
2442
2443static inline void rtl8169_request_timer(struct net_device *dev)
2444{
2445 struct rtl8169_private *tp = netdev_priv(dev);
2446 struct timer_list *timer = &tp->timer;
2447
Francois Romieue179bb72007-08-17 15:05:21 +02002448 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 return;
2450
Francois Romieu2efa53f2007-03-09 00:00:05 +01002451 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452}
2453
2454#ifdef CONFIG_NET_POLL_CONTROLLER
2455/*
2456 * Polling 'interrupt' - used by things like netconsole to send skbs
2457 * without having to re-enable interrupts. It's not called while
2458 * the interrupt routine is executing.
2459 */
2460static void rtl8169_netpoll(struct net_device *dev)
2461{
2462 struct rtl8169_private *tp = netdev_priv(dev);
2463 struct pci_dev *pdev = tp->pci_dev;
2464
2465 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01002466 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467 enable_irq(pdev->irq);
2468}
2469#endif
2470
2471static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
2472 void __iomem *ioaddr)
2473{
2474 iounmap(ioaddr);
2475 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00002476 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 pci_disable_device(pdev);
2478 free_netdev(dev);
2479}
2480
Francois Romieubf793292006-11-01 00:53:05 +01002481static void rtl8169_phy_reset(struct net_device *dev,
2482 struct rtl8169_private *tp)
2483{
Francois Romieu07d3f512007-02-21 22:40:46 +01002484 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01002485
françois romieu4da19632011-01-03 15:07:55 +00002486 tp->phy_reset_enable(tp);
Francois Romieubf793292006-11-01 00:53:05 +01002487 for (i = 0; i < 100; i++) {
françois romieu4da19632011-01-03 15:07:55 +00002488 if (!tp->phy_reset_pending(tp))
Francois Romieubf793292006-11-01 00:53:05 +01002489 return;
2490 msleep(1);
2491 }
Joe Perchesbf82c182010-02-09 11:49:50 +00002492 netif_err(tp, link, dev, "PHY reset failed\n");
Francois Romieubf793292006-11-01 00:53:05 +01002493}
2494
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002495static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002497 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002498
Francois Romieu5615d9f2007-08-17 17:50:46 +02002499 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002500
Marcus Sundberg773328942008-07-10 21:28:08 +02002501 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2502 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2503 RTL_W8(0x82, 0x01);
2504 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002505
Francois Romieu6dccd162007-02-13 23:38:05 +01002506 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
2507
2508 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
2509 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002510
Francois Romieubcf0bf92006-07-26 23:14:13 +02002511 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002512 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2513 RTL_W8(0x82, 0x01);
2514 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00002515 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002516 }
2517
Francois Romieubf793292006-11-01 00:53:05 +01002518 rtl8169_phy_reset(dev, tp);
2519
Francois Romieu901dda22007-02-21 00:10:20 +01002520 /*
2521 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
2522 * only 8101. Don't panic.
2523 */
2524 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002525
Joe Perchesbf82c182010-02-09 11:49:50 +00002526 if (RTL_R8(PHYstatus) & TBI_Enable)
2527 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002528}
2529
Francois Romieu773d2022007-01-31 23:47:43 +01002530static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
2531{
2532 void __iomem *ioaddr = tp->mmio_addr;
2533 u32 high;
2534 u32 low;
2535
2536 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
2537 high = addr[4] | (addr[5] << 8);
2538
2539 spin_lock_irq(&tp->lock);
2540
2541 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00002542
Francois Romieu773d2022007-01-31 23:47:43 +01002543 RTL_W32(MAC4, high);
françois romieu908ba2b2010-04-26 11:42:58 +00002544 RTL_R32(MAC4);
2545
Francois Romieu78f1cd02010-03-27 19:35:46 -07002546 RTL_W32(MAC0, low);
françois romieu908ba2b2010-04-26 11:42:58 +00002547 RTL_R32(MAC0);
2548
Francois Romieu773d2022007-01-31 23:47:43 +01002549 RTL_W8(Cfg9346, Cfg9346_Lock);
2550
2551 spin_unlock_irq(&tp->lock);
2552}
2553
2554static int rtl_set_mac_address(struct net_device *dev, void *p)
2555{
2556 struct rtl8169_private *tp = netdev_priv(dev);
2557 struct sockaddr *addr = p;
2558
2559 if (!is_valid_ether_addr(addr->sa_data))
2560 return -EADDRNOTAVAIL;
2561
2562 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2563
2564 rtl_rar_set(tp, dev->dev_addr);
2565
2566 return 0;
2567}
2568
Francois Romieu5f787a12006-08-17 13:02:36 +02002569static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2570{
2571 struct rtl8169_private *tp = netdev_priv(dev);
2572 struct mii_ioctl_data *data = if_mii(ifr);
2573
Francois Romieu8b4ab282008-11-19 22:05:25 -08002574 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
2575}
Francois Romieu5f787a12006-08-17 13:02:36 +02002576
Francois Romieu8b4ab282008-11-19 22:05:25 -08002577static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2578{
Francois Romieu5f787a12006-08-17 13:02:36 +02002579 switch (cmd) {
2580 case SIOCGMIIPHY:
2581 data->phy_id = 32; /* Internal PHY */
2582 return 0;
2583
2584 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00002585 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02002586 return 0;
2587
2588 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00002589 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02002590 return 0;
2591 }
2592 return -EOPNOTSUPP;
2593}
2594
Francois Romieu8b4ab282008-11-19 22:05:25 -08002595static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2596{
2597 return -EOPNOTSUPP;
2598}
2599
Francois Romieu0e485152007-02-20 00:00:26 +01002600static const struct rtl_cfg_info {
2601 void (*hw_start)(struct net_device *);
2602 unsigned int region;
2603 unsigned int align;
2604 u16 intr_event;
2605 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02002606 unsigned features;
Jean Delvaref21b75e2009-05-26 20:54:48 -07002607 u8 default_ver;
Francois Romieu0e485152007-02-20 00:00:26 +01002608} rtl_cfg_infos [] = {
2609 [RTL_CFG_0] = {
2610 .hw_start = rtl_hw_start_8169,
2611 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01002612 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01002613 .intr_event = SYSErr | LinkChg | RxOverflow |
2614 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002615 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002616 .features = RTL_FEATURE_GMII,
2617 .default_ver = RTL_GIGA_MAC_VER_01,
Francois Romieu0e485152007-02-20 00:00:26 +01002618 },
2619 [RTL_CFG_1] = {
2620 .hw_start = rtl_hw_start_8168,
2621 .region = 2,
2622 .align = 8,
françois romieu53f57352010-11-08 13:23:05 +00002623 .intr_event = SYSErr | LinkChg | RxOverflow |
Francois Romieu0e485152007-02-20 00:00:26 +01002624 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002625 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002626 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
2627 .default_ver = RTL_GIGA_MAC_VER_11,
Francois Romieu0e485152007-02-20 00:00:26 +01002628 },
2629 [RTL_CFG_2] = {
2630 .hw_start = rtl_hw_start_8101,
2631 .region = 2,
2632 .align = 8,
2633 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
2634 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002635 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002636 .features = RTL_FEATURE_MSI,
2637 .default_ver = RTL_GIGA_MAC_VER_13,
Francois Romieu0e485152007-02-20 00:00:26 +01002638 }
2639};
2640
Francois Romieufbac58f2007-10-04 22:51:38 +02002641/* Cfg9346_Unlock assumed. */
2642static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
2643 const struct rtl_cfg_info *cfg)
2644{
2645 unsigned msi = 0;
2646 u8 cfg2;
2647
2648 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02002649 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02002650 if (pci_enable_msi(pdev)) {
2651 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
2652 } else {
2653 cfg2 |= MSIEnable;
2654 msi = RTL_FEATURE_MSI;
2655 }
2656 }
2657 RTL_W8(Config2, cfg2);
2658 return msi;
2659}
2660
2661static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
2662{
2663 if (tp->features & RTL_FEATURE_MSI) {
2664 pci_disable_msi(pdev);
2665 tp->features &= ~RTL_FEATURE_MSI;
2666 }
2667}
2668
Francois Romieu8b4ab282008-11-19 22:05:25 -08002669static const struct net_device_ops rtl8169_netdev_ops = {
2670 .ndo_open = rtl8169_open,
2671 .ndo_stop = rtl8169_close,
2672 .ndo_get_stats = rtl8169_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08002673 .ndo_start_xmit = rtl8169_start_xmit,
Francois Romieu8b4ab282008-11-19 22:05:25 -08002674 .ndo_tx_timeout = rtl8169_tx_timeout,
2675 .ndo_validate_addr = eth_validate_addr,
2676 .ndo_change_mtu = rtl8169_change_mtu,
2677 .ndo_set_mac_address = rtl_set_mac_address,
2678 .ndo_do_ioctl = rtl8169_ioctl,
2679 .ndo_set_multicast_list = rtl_set_rx_mode,
2680#ifdef CONFIG_R8169_VLAN
2681 .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
2682#endif
2683#ifdef CONFIG_NET_POLL_CONTROLLER
2684 .ndo_poll_controller = rtl8169_netpoll,
2685#endif
2686
2687};
2688
françois romieuc0e45c12011-01-03 15:08:04 +00002689static void __devinit rtl_init_mdio_ops(struct rtl8169_private *tp)
2690{
2691 struct mdio_ops *ops = &tp->mdio_ops;
2692
2693 switch (tp->mac_version) {
2694 case RTL_GIGA_MAC_VER_27:
2695 ops->write = r8168dp_1_mdio_write;
2696 ops->read = r8168dp_1_mdio_read;
2697 break;
françois romieue6de30d2011-01-03 15:08:37 +00002698 case RTL_GIGA_MAC_VER_28:
2699 ops->write = r8168dp_2_mdio_write;
2700 ops->read = r8168dp_2_mdio_read;
2701 break;
françois romieuc0e45c12011-01-03 15:08:04 +00002702 default:
2703 ops->write = r8169_mdio_write;
2704 ops->read = r8169_mdio_read;
2705 break;
2706 }
2707}
2708
françois romieu065c27c2011-01-03 15:08:12 +00002709static void r810x_phy_power_down(struct rtl8169_private *tp)
2710{
2711 rtl_writephy(tp, 0x1f, 0x0000);
2712 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
2713}
2714
2715static void r810x_phy_power_up(struct rtl8169_private *tp)
2716{
2717 rtl_writephy(tp, 0x1f, 0x0000);
2718 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
2719}
2720
2721static void r810x_pll_power_down(struct rtl8169_private *tp)
2722{
2723 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
2724 rtl_writephy(tp, 0x1f, 0x0000);
2725 rtl_writephy(tp, MII_BMCR, 0x0000);
2726 return;
2727 }
2728
2729 r810x_phy_power_down(tp);
2730}
2731
2732static void r810x_pll_power_up(struct rtl8169_private *tp)
2733{
2734 r810x_phy_power_up(tp);
2735}
2736
2737static void r8168_phy_power_up(struct rtl8169_private *tp)
2738{
2739 rtl_writephy(tp, 0x1f, 0x0000);
2740 rtl_writephy(tp, 0x0e, 0x0000);
2741 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
2742}
2743
2744static void r8168_phy_power_down(struct rtl8169_private *tp)
2745{
2746 rtl_writephy(tp, 0x1f, 0x0000);
2747 rtl_writephy(tp, 0x0e, 0x0200);
2748 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
2749}
2750
2751static void r8168_pll_power_down(struct rtl8169_private *tp)
2752{
2753 void __iomem *ioaddr = tp->mmio_addr;
2754
2755 if (tp->mac_version == RTL_GIGA_MAC_VER_27)
2756 return;
2757
2758 if (((tp->mac_version == RTL_GIGA_MAC_VER_23) ||
2759 (tp->mac_version == RTL_GIGA_MAC_VER_24)) &&
2760 (RTL_R16(CPlusCmd) & ASF)) {
2761 return;
2762 }
2763
2764 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
2765 rtl_writephy(tp, 0x1f, 0x0000);
2766 rtl_writephy(tp, MII_BMCR, 0x0000);
2767
2768 RTL_W32(RxConfig, RTL_R32(RxConfig) |
2769 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
2770 return;
2771 }
2772
2773 r8168_phy_power_down(tp);
2774
2775 switch (tp->mac_version) {
2776 case RTL_GIGA_MAC_VER_25:
2777 case RTL_GIGA_MAC_VER_26:
2778 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
2779 break;
2780 }
2781}
2782
2783static void r8168_pll_power_up(struct rtl8169_private *tp)
2784{
2785 void __iomem *ioaddr = tp->mmio_addr;
2786
2787 if (tp->mac_version == RTL_GIGA_MAC_VER_27)
2788 return;
2789
2790 switch (tp->mac_version) {
2791 case RTL_GIGA_MAC_VER_25:
2792 case RTL_GIGA_MAC_VER_26:
2793 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
2794 break;
2795 }
2796
2797 r8168_phy_power_up(tp);
2798}
2799
2800static void rtl_pll_power_op(struct rtl8169_private *tp,
2801 void (*op)(struct rtl8169_private *))
2802{
2803 if (op)
2804 op(tp);
2805}
2806
2807static void rtl_pll_power_down(struct rtl8169_private *tp)
2808{
2809 rtl_pll_power_op(tp, tp->pll_power_ops.down);
2810}
2811
2812static void rtl_pll_power_up(struct rtl8169_private *tp)
2813{
2814 rtl_pll_power_op(tp, tp->pll_power_ops.up);
2815}
2816
2817static void __devinit rtl_init_pll_power_ops(struct rtl8169_private *tp)
2818{
2819 struct pll_power_ops *ops = &tp->pll_power_ops;
2820
2821 switch (tp->mac_version) {
2822 case RTL_GIGA_MAC_VER_07:
2823 case RTL_GIGA_MAC_VER_08:
2824 case RTL_GIGA_MAC_VER_09:
2825 case RTL_GIGA_MAC_VER_10:
2826 case RTL_GIGA_MAC_VER_16:
2827 ops->down = r810x_pll_power_down;
2828 ops->up = r810x_pll_power_up;
2829 break;
2830
2831 case RTL_GIGA_MAC_VER_11:
2832 case RTL_GIGA_MAC_VER_12:
2833 case RTL_GIGA_MAC_VER_17:
2834 case RTL_GIGA_MAC_VER_18:
2835 case RTL_GIGA_MAC_VER_19:
2836 case RTL_GIGA_MAC_VER_20:
2837 case RTL_GIGA_MAC_VER_21:
2838 case RTL_GIGA_MAC_VER_22:
2839 case RTL_GIGA_MAC_VER_23:
2840 case RTL_GIGA_MAC_VER_24:
2841 case RTL_GIGA_MAC_VER_25:
2842 case RTL_GIGA_MAC_VER_26:
2843 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00002844 case RTL_GIGA_MAC_VER_28:
françois romieu065c27c2011-01-03 15:08:12 +00002845 ops->down = r8168_pll_power_down;
2846 ops->up = r8168_pll_power_up;
2847 break;
2848
2849 default:
2850 ops->down = NULL;
2851 ops->up = NULL;
2852 break;
2853 }
2854}
2855
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002856static int __devinit
2857rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2858{
Francois Romieu0e485152007-02-20 00:00:26 +01002859 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
2860 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02002862 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002863 struct net_device *dev;
2864 void __iomem *ioaddr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002865 unsigned int i;
2866 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002868 if (netif_msg_drv(&debug)) {
2869 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
2870 MODULENAME, RTL8169_VERSION);
2871 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002874 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002875 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002876 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002877 rc = -ENOMEM;
2878 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879 }
2880
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieu8b4ab282008-11-19 22:05:25 -08002882 dev->netdev_ops = &rtl8169_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00002884 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02002885 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002886 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002887
Francois Romieuccdffb92008-07-26 14:26:06 +02002888 mii = &tp->mii;
2889 mii->dev = dev;
2890 mii->mdio_read = rtl_mdio_read;
2891 mii->mdio_write = rtl_mdio_write;
2892 mii->phy_id_mask = 0x1f;
2893 mii->reg_num_mask = 0x1f;
2894 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
2895
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896 /* enable device (incl. PCI PM wakeup and hotplug setup) */
2897 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002898 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00002899 netif_err(tp, probe, dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002900 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901 }
2902
françois romieu87aeec72010-04-26 11:42:06 +00002903 if (pci_set_mwi(pdev) < 0)
2904 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002907 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00002908 netif_err(tp, probe, dev,
2909 "region #%d not an MMIO resource, aborting\n",
2910 region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00002912 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002914
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002916 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00002917 netif_err(tp, probe, dev,
2918 "Invalid PCI region size(s), aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00002920 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 }
2922
2923 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002924 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00002925 netif_err(tp, probe, dev, "could not request regions\n");
françois romieu87aeec72010-04-26 11:42:06 +00002926 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 }
2928
2929 tp->cp_cmd = PCIMulRW | RxChkSum;
2930
2931 if ((sizeof(dma_addr_t) > 4) &&
David S. Miller4300e8c2010-03-26 10:23:30 -07002932 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933 tp->cp_cmd |= PCIDAC;
2934 dev->features |= NETIF_F_HIGHDMA;
2935 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07002936 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00002938 netif_err(tp, probe, dev, "DMA configuration failed\n");
françois romieu87aeec72010-04-26 11:42:06 +00002939 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940 }
2941 }
2942
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002944 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002945 if (!ioaddr) {
Joe Perchesbf82c182010-02-09 11:49:50 +00002946 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 rc = -EIO;
françois romieu87aeec72010-04-26 11:42:06 +00002948 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949 }
2950
David S. Miller4300e8c2010-03-26 10:23:30 -07002951 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2952 if (!tp->pcie_cap)
2953 netif_info(tp, probe, dev, "no PCI Express capability\n");
2954
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07002955 RTL_W16(IntrMask, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956
2957 /* Soft reset the chip. */
2958 RTL_W8(ChipCmd, CmdReset);
2959
2960 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01002961 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002962 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2963 break;
Francois Romieub518fa82006-08-16 15:23:13 +02002964 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002965 }
2966
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07002967 RTL_W16(IntrStatus, 0xffff);
2968
françois romieuca52efd2009-07-24 12:34:19 +00002969 pci_set_master(pdev);
2970
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971 /* Identify chip attached to board */
2972 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973
françois romieuc0e45c12011-01-03 15:08:04 +00002974 rtl_init_mdio_ops(tp);
françois romieu065c27c2011-01-03 15:08:12 +00002975 rtl_init_pll_power_ops(tp);
françois romieuc0e45c12011-01-03 15:08:04 +00002976
Jean Delvaref21b75e2009-05-26 20:54:48 -07002977 /* Use appropriate default if unknown */
2978 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00002979 netif_notice(tp, probe, dev,
2980 "unknown MAC, using family default\n");
Jean Delvaref21b75e2009-05-26 20:54:48 -07002981 tp->mac_version = cfg->default_ver;
2982 }
2983
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985
Roel Kluincee60c32008-04-17 22:35:54 +02002986 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987 if (tp->mac_version == rtl_chip_info[i].mac_version)
2988 break;
2989 }
Roel Kluincee60c32008-04-17 22:35:54 +02002990 if (i == ARRAY_SIZE(rtl_chip_info)) {
Jean Delvaref21b75e2009-05-26 20:54:48 -07002991 dev_err(&pdev->dev,
2992 "driver bug, MAC version not found in rtl_chip_info\n");
françois romieu87aeec72010-04-26 11:42:06 +00002993 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994 }
2995 tp->chipset = i;
2996
Francois Romieu5d06a992006-02-23 00:47:58 +01002997 RTL_W8(Cfg9346, Cfg9346_Unlock);
2998 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
2999 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07003000 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
3001 tp->features |= RTL_FEATURE_WOL;
3002 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
3003 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02003004 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01003005 RTL_W8(Cfg9346, Cfg9346_Lock);
3006
Francois Romieu66ec5d42007-11-06 22:56:10 +01003007 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
3008 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 tp->set_speed = rtl8169_set_speed_tbi;
3010 tp->get_settings = rtl8169_gset_tbi;
3011 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
3012 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
3013 tp->link_ok = rtl8169_tbi_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003014 tp->do_ioctl = rtl_tbi_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015
Francois Romieu64e4bfb2006-08-17 12:43:06 +02003016 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017 } else {
3018 tp->set_speed = rtl8169_set_speed_xmii;
3019 tp->get_settings = rtl8169_gset_xmii;
3020 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
3021 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
3022 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003023 tp->do_ioctl = rtl_xmii_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003024 }
3025
Francois Romieudf58ef52008-10-09 14:35:58 -07003026 spin_lock_init(&tp->lock);
3027
Petr Vandrovec738e1e62008-10-12 20:58:29 -07003028 tp->mmio_addr = ioaddr;
3029
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00003030 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031 for (i = 0; i < MAC_ADDR_LEN; i++)
3032 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04003033 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003034
Linus Torvalds1da177e2005-04-16 15:20:36 -07003035 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
3037 dev->irq = pdev->irq;
3038 dev->base_addr = (unsigned long) ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003040 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041
3042#ifdef CONFIG_R8169_VLAN
3043 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044#endif
Eric Dumazet2edae082010-09-06 18:46:39 +00003045 dev->features |= NETIF_F_GRO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046
3047 tp->intr_mask = 0xffff;
Francois Romieu0e485152007-02-20 00:00:26 +01003048 tp->hw_start = cfg->hw_start;
3049 tp->intr_event = cfg->intr_event;
3050 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051
Francois Romieu2efa53f2007-03-09 00:00:05 +01003052 init_timer(&tp->timer);
3053 tp->timer.data = (unsigned long) dev;
3054 tp->timer.function = rtl8169_phy_timer;
3055
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003057 if (rc < 0)
françois romieu87aeec72010-04-26 11:42:06 +00003058 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003059
3060 pci_set_drvdata(pdev, dev);
3061
Joe Perchesbf82c182010-02-09 11:49:50 +00003062 netif_info(tp, probe, dev, "%s at 0x%lx, %pM, XID %08x IRQ %d\n",
3063 rtl_chip_info[tp->chipset].name,
3064 dev->base_addr, dev->dev_addr,
3065 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003066
françois romieue6de30d2011-01-03 15:08:37 +00003067 if ((tp->mac_version == RTL_GIGA_MAC_VER_27) ||
3068 (tp->mac_version == RTL_GIGA_MAC_VER_28)) {
françois romieub646d902011-01-03 15:08:21 +00003069 rtl8168_driver_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00003070 }
françois romieub646d902011-01-03 15:08:21 +00003071
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003072 rtl8169_init_phy(dev, tp);
Simon Wunderlich05af2142009-10-24 06:47:33 -07003073
3074 /*
3075 * Pretend we are using VLANs; This bypasses a nasty bug where
3076 * Interrupts stop flowing on high load on 8110SCd controllers.
3077 */
3078 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
3079 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | RxVlan);
3080
Bruno Prémont8b76ab32008-10-08 17:06:25 -07003081 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082
Alan Sternf3ec4f82010-06-08 15:23:51 -04003083 if (pci_dev_run_wake(pdev))
3084 pm_runtime_put_noidle(&pdev->dev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003085
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003086out:
3087 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088
françois romieu87aeec72010-04-26 11:42:06 +00003089err_out_msi_4:
Francois Romieufbac58f2007-10-04 22:51:38 +02003090 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003091 iounmap(ioaddr);
françois romieu87aeec72010-04-26 11:42:06 +00003092err_out_free_res_3:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003093 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003094err_out_mwi_2:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003095 pci_clear_mwi(pdev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003096 pci_disable_device(pdev);
3097err_out_free_dev_1:
3098 free_netdev(dev);
3099 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100}
3101
Francois Romieu07d3f512007-02-21 22:40:46 +01003102static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103{
3104 struct net_device *dev = pci_get_drvdata(pdev);
3105 struct rtl8169_private *tp = netdev_priv(dev);
3106
françois romieue6de30d2011-01-03 15:08:37 +00003107 if ((tp->mac_version == RTL_GIGA_MAC_VER_27) ||
3108 (tp->mac_version == RTL_GIGA_MAC_VER_28)) {
françois romieub646d902011-01-03 15:08:21 +00003109 rtl8168_driver_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00003110 }
françois romieub646d902011-01-03 15:08:21 +00003111
Tejun Heo23f333a2010-12-12 16:45:14 +01003112 cancel_delayed_work_sync(&tp->task);
Francois Romieueb2a0212007-02-15 23:37:21 +01003113
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114 unregister_netdev(dev);
Ivan Veceracc098dc2009-11-29 23:12:52 -08003115
Alan Sternf3ec4f82010-06-08 15:23:51 -04003116 if (pci_dev_run_wake(pdev))
3117 pm_runtime_get_noresume(&pdev->dev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003118
Ivan Veceracc098dc2009-11-29 23:12:52 -08003119 /* restore original MAC address */
3120 rtl_rar_set(tp, dev->perm_addr);
3121
Francois Romieufbac58f2007-10-04 22:51:38 +02003122 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123 rtl8169_release_board(pdev, dev, tp->mmio_addr);
3124 pci_set_drvdata(pdev, NULL);
3125}
3126
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127static int rtl8169_open(struct net_device *dev)
3128{
3129 struct rtl8169_private *tp = netdev_priv(dev);
3130 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b2007-04-02 22:59:59 +02003131 int retval = -ENOMEM;
3132
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003133 pm_runtime_get_sync(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134
Neil Hormanc0cd8842010-03-29 13:16:02 -07003135 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136 * Rx and Tx desscriptors needs 256 bytes alignment.
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003137 * dma_alloc_coherent provides more.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003138 */
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003139 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
3140 &tp->TxPhyAddr, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003142 goto err_pm_runtime_put;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003144 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
3145 &tp->RxPhyAddr, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146 if (!tp->RxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02003147 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148
3149 retval = rtl8169_init_ring(dev);
3150 if (retval < 0)
Francois Romieu99f252b2007-04-02 22:59:59 +02003151 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152
David Howellsc4028952006-11-22 14:57:56 +00003153 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154
Francois Romieu99f252b2007-04-02 22:59:59 +02003155 smp_mb();
3156
Francois Romieufbac58f2007-10-04 22:51:38 +02003157 retval = request_irq(dev->irq, rtl8169_interrupt,
3158 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b2007-04-02 22:59:59 +02003159 dev->name, dev);
3160 if (retval < 0)
3161 goto err_release_ring_2;
3162
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003163 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003164
françois romieu065c27c2011-01-03 15:08:12 +00003165 rtl_pll_power_up(tp);
3166
Francois Romieu07ce4062007-02-23 23:36:39 +01003167 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168
3169 rtl8169_request_timer(dev);
3170
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003171 tp->saved_wolopts = 0;
3172 pm_runtime_put_noidle(&pdev->dev);
3173
Linus Torvalds1da177e2005-04-16 15:20:36 -07003174 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
3175out:
3176 return retval;
3177
Francois Romieu99f252b2007-04-02 22:59:59 +02003178err_release_ring_2:
3179 rtl8169_rx_clear(tp);
3180err_free_rx_1:
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003181 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
3182 tp->RxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003183 tp->RxDescArray = NULL;
Francois Romieu99f252b2007-04-02 22:59:59 +02003184err_free_tx_0:
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003185 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
3186 tp->TxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003187 tp->TxDescArray = NULL;
3188err_pm_runtime_put:
3189 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190 goto out;
3191}
3192
françois romieue6de30d2011-01-03 15:08:37 +00003193static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003194{
françois romieue6de30d2011-01-03 15:08:37 +00003195 void __iomem *ioaddr = tp->mmio_addr;
3196
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197 /* Disable interrupts */
3198 rtl8169_irq_mask_and_ack(ioaddr);
3199
françois romieue6de30d2011-01-03 15:08:37 +00003200 if (tp->mac_version == RTL_GIGA_MAC_VER_28) {
3201 while (RTL_R8(TxPoll) & NPQ)
3202 udelay(20);
3203
3204 }
3205
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206 /* Reset the chipset */
3207 RTL_W8(ChipCmd, CmdReset);
3208
3209 /* PCI commit */
3210 RTL_R8(ChipCmd);
3211}
3212
Francois Romieu7f796d82007-06-11 23:04:41 +02003213static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01003214{
3215 void __iomem *ioaddr = tp->mmio_addr;
3216 u32 cfg = rtl8169_rx_config;
3217
3218 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3219 RTL_W32(RxConfig, cfg);
3220
3221 /* Set DMA burst size and Interframe Gap Time */
3222 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3223 (InterFrameGap << TxInterFrameGapShift));
3224}
3225
Francois Romieu07ce4062007-02-23 23:36:39 +01003226static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227{
3228 struct rtl8169_private *tp = netdev_priv(dev);
3229 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01003230 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231
3232 /* Soft reset the chip. */
3233 RTL_W8(ChipCmd, CmdReset);
3234
3235 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01003236 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3238 break;
Francois Romieub518fa82006-08-16 15:23:13 +02003239 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 }
3241
Francois Romieu07ce4062007-02-23 23:36:39 +01003242 tp->hw_start(dev);
3243
Francois Romieu07ce4062007-02-23 23:36:39 +01003244 netif_start_queue(dev);
3245}
3246
3247
Francois Romieu7f796d82007-06-11 23:04:41 +02003248static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
3249 void __iomem *ioaddr)
3250{
3251 /*
3252 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
3253 * register to be written before TxDescAddrLow to work.
3254 * Switching from MMIO to I/O access fixes the issue as well.
3255 */
3256 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003257 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02003258 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003259 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02003260}
3261
3262static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
3263{
3264 u16 cmd;
3265
3266 cmd = RTL_R16(CPlusCmd);
3267 RTL_W16(CPlusCmd, cmd);
3268 return cmd;
3269}
3270
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003271static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d82007-06-11 23:04:41 +02003272{
3273 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e82009-10-26 10:52:37 +00003274 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d82007-06-11 23:04:41 +02003275}
3276
Francois Romieu6dccd162007-02-13 23:38:05 +01003277static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
3278{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003279 static const struct {
Francois Romieu6dccd162007-02-13 23:38:05 +01003280 u32 mac_version;
3281 u32 clk;
3282 u32 val;
3283 } cfg2_info [] = {
3284 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
3285 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
3286 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
3287 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
3288 }, *p = cfg2_info;
3289 unsigned int i;
3290 u32 clk;
3291
3292 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01003293 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01003294 if ((p->mac_version == mac_version) && (p->clk == clk)) {
3295 RTL_W32(0x7c, p->val);
3296 break;
3297 }
3298 }
3299}
3300
Francois Romieu07ce4062007-02-23 23:36:39 +01003301static void rtl_hw_start_8169(struct net_device *dev)
3302{
3303 struct rtl8169_private *tp = netdev_priv(dev);
3304 void __iomem *ioaddr = tp->mmio_addr;
3305 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01003306
Francois Romieu9cb427b2006-11-02 00:10:16 +01003307 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
3308 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
3309 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
3310 }
3311
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003313 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3314 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3315 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3316 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3317 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3318
françois romieuf0298f82011-01-03 15:07:42 +00003319 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003321 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322
Francois Romieuc946b302007-10-04 00:42:50 +02003323 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
3324 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3325 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
3326 (tp->mac_version == RTL_GIGA_MAC_VER_04))
3327 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328
Francois Romieu7f796d82007-06-11 23:04:41 +02003329 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02003330
3331 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
3332 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
Joe Perches06fa7352007-10-18 21:15:00 +02003333 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07003334 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02003335 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003336 }
3337
Francois Romieubcf0bf92006-07-26 23:14:13 +02003338 RTL_W16(CPlusCmd, tp->cp_cmd);
3339
Francois Romieu6dccd162007-02-13 23:38:05 +01003340 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
3341
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342 /*
3343 * Undocumented corner. Supposedly:
3344 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
3345 */
3346 RTL_W16(IntrMitigate, 0x0000);
3347
Francois Romieu7f796d82007-06-11 23:04:41 +02003348 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003349
Francois Romieuc946b302007-10-04 00:42:50 +02003350 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
3351 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
3352 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
3353 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
3354 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3355 rtl_set_rx_tx_config_registers(tp);
3356 }
3357
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02003359
3360 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3361 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003362
3363 RTL_W32(RxMissed, 0);
3364
Francois Romieu07ce4062007-02-23 23:36:39 +01003365 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366
3367 /* no early-rx interrupts */
3368 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003369
3370 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01003371 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003372}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003373
Francois Romieu9c14cea2008-07-05 00:21:15 +02003374static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02003375{
Francois Romieu9c14cea2008-07-05 00:21:15 +02003376 struct net_device *dev = pci_get_drvdata(pdev);
3377 struct rtl8169_private *tp = netdev_priv(dev);
3378 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02003379
Francois Romieu9c14cea2008-07-05 00:21:15 +02003380 if (cap) {
3381 u16 ctl;
3382
3383 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
3384 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
3385 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
3386 }
Francois Romieu458a9f62008-08-02 15:50:02 +02003387}
3388
françois romieu650e8d52011-01-03 15:08:29 +00003389static void rtl_csi_access_enable(void __iomem *ioaddr, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02003390{
3391 u32 csi;
3392
3393 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
françois romieu650e8d52011-01-03 15:08:29 +00003394 rtl_csi_write(ioaddr, 0x070c, csi | bits);
3395}
3396
françois romieue6de30d2011-01-03 15:08:37 +00003397static void rtl_csi_access_enable_1(void __iomem *ioaddr)
3398{
3399 rtl_csi_access_enable(ioaddr, 0x17000000);
3400}
3401
françois romieu650e8d52011-01-03 15:08:29 +00003402static void rtl_csi_access_enable_2(void __iomem *ioaddr)
3403{
3404 rtl_csi_access_enable(ioaddr, 0x27000000);
Francois Romieudacf8152008-08-02 20:44:13 +02003405}
3406
3407struct ephy_info {
3408 unsigned int offset;
3409 u16 mask;
3410 u16 bits;
3411};
3412
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003413static void rtl_ephy_init(void __iomem *ioaddr, const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02003414{
3415 u16 w;
3416
3417 while (len-- > 0) {
3418 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
3419 rtl_ephy_write(ioaddr, e->offset, w);
3420 e++;
3421 }
3422}
3423
Francois Romieub726e492008-06-28 12:22:59 +02003424static void rtl_disable_clock_request(struct pci_dev *pdev)
3425{
3426 struct net_device *dev = pci_get_drvdata(pdev);
3427 struct rtl8169_private *tp = netdev_priv(dev);
3428 int cap = tp->pcie_cap;
3429
3430 if (cap) {
3431 u16 ctl;
3432
3433 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3434 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
3435 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3436 }
3437}
3438
françois romieue6de30d2011-01-03 15:08:37 +00003439static void rtl_enable_clock_request(struct pci_dev *pdev)
3440{
3441 struct net_device *dev = pci_get_drvdata(pdev);
3442 struct rtl8169_private *tp = netdev_priv(dev);
3443 int cap = tp->pcie_cap;
3444
3445 if (cap) {
3446 u16 ctl;
3447
3448 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3449 ctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3450 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3451 }
3452}
3453
Francois Romieub726e492008-06-28 12:22:59 +02003454#define R8168_CPCMD_QUIRK_MASK (\
3455 EnableBist | \
3456 Mac_dbgo_oe | \
3457 Force_half_dup | \
3458 Force_rxflow_en | \
3459 Force_txflow_en | \
3460 Cxpl_dbg_sel | \
3461 ASF | \
3462 PktCntrDisable | \
3463 Mac_dbgo_sel)
3464
Francois Romieu219a1e92008-06-28 11:58:39 +02003465static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
3466{
Francois Romieub726e492008-06-28 12:22:59 +02003467 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3468
3469 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3470
Francois Romieu2e68ae42008-06-28 12:00:55 +02003471 rtl_tx_performance_tweak(pdev,
3472 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieu219a1e92008-06-28 11:58:39 +02003473}
3474
3475static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
3476{
3477 rtl_hw_start_8168bb(ioaddr, pdev);
Francois Romieub726e492008-06-28 12:22:59 +02003478
françois romieuf0298f82011-01-03 15:07:42 +00003479 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02003480
3481 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02003482}
3483
3484static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
3485{
Francois Romieub726e492008-06-28 12:22:59 +02003486 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
3487
3488 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3489
Francois Romieu219a1e92008-06-28 11:58:39 +02003490 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02003491
3492 rtl_disable_clock_request(pdev);
3493
3494 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02003495}
3496
Francois Romieuef3386f2008-06-29 12:24:30 +02003497static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
Francois Romieu219a1e92008-06-28 11:58:39 +02003498{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003499 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003500 { 0x01, 0, 0x0001 },
3501 { 0x02, 0x0800, 0x1000 },
3502 { 0x03, 0, 0x0042 },
3503 { 0x06, 0x0080, 0x0000 },
3504 { 0x07, 0, 0x2000 }
3505 };
3506
françois romieu650e8d52011-01-03 15:08:29 +00003507 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003508
3509 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
3510
Francois Romieu219a1e92008-06-28 11:58:39 +02003511 __rtl_hw_start_8168cp(ioaddr, pdev);
3512}
3513
Francois Romieuef3386f2008-06-29 12:24:30 +02003514static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
3515{
françois romieu650e8d52011-01-03 15:08:29 +00003516 rtl_csi_access_enable_2(ioaddr);
Francois Romieuef3386f2008-06-29 12:24:30 +02003517
3518 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3519
3520 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3521
3522 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3523}
3524
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003525static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
3526{
françois romieu650e8d52011-01-03 15:08:29 +00003527 rtl_csi_access_enable_2(ioaddr);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003528
3529 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3530
3531 /* Magic. */
3532 RTL_W8(DBG_REG, 0x20);
3533
françois romieuf0298f82011-01-03 15:07:42 +00003534 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003535
3536 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3537
3538 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3539}
3540
Francois Romieu219a1e92008-06-28 11:58:39 +02003541static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
3542{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003543 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003544 { 0x02, 0x0800, 0x1000 },
3545 { 0x03, 0, 0x0002 },
3546 { 0x06, 0x0080, 0x0000 }
3547 };
3548
françois romieu650e8d52011-01-03 15:08:29 +00003549 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003550
3551 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
3552
3553 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
3554
Francois Romieu219a1e92008-06-28 11:58:39 +02003555 __rtl_hw_start_8168cp(ioaddr, pdev);
3556}
3557
3558static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
3559{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003560 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003561 { 0x01, 0, 0x0001 },
3562 { 0x03, 0x0400, 0x0220 }
3563 };
3564
françois romieu650e8d52011-01-03 15:08:29 +00003565 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003566
3567 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
3568
Francois Romieu219a1e92008-06-28 11:58:39 +02003569 __rtl_hw_start_8168cp(ioaddr, pdev);
3570}
3571
Francois Romieu197ff762008-06-28 13:16:02 +02003572static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
3573{
3574 rtl_hw_start_8168c_2(ioaddr, pdev);
3575}
3576
Francois Romieu6fb07052008-06-29 11:54:28 +02003577static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
3578{
françois romieu650e8d52011-01-03 15:08:29 +00003579 rtl_csi_access_enable_2(ioaddr);
Francois Romieu6fb07052008-06-29 11:54:28 +02003580
3581 __rtl_hw_start_8168cp(ioaddr, pdev);
3582}
3583
Francois Romieu5b538df2008-07-20 16:22:45 +02003584static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
3585{
françois romieu650e8d52011-01-03 15:08:29 +00003586 rtl_csi_access_enable_2(ioaddr);
Francois Romieu5b538df2008-07-20 16:22:45 +02003587
3588 rtl_disable_clock_request(pdev);
3589
françois romieuf0298f82011-01-03 15:07:42 +00003590 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02003591
3592 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3593
3594 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3595}
3596
françois romieue6de30d2011-01-03 15:08:37 +00003597static void rtl_hw_start_8168d_4(void __iomem *ioaddr, struct pci_dev *pdev)
3598{
3599 static const struct ephy_info e_info_8168d_4[] = {
3600 { 0x0b, ~0, 0x48 },
3601 { 0x19, 0x20, 0x50 },
3602 { 0x0c, ~0, 0x20 }
3603 };
3604 int i;
3605
3606 rtl_csi_access_enable_1(ioaddr);
3607
3608 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3609
3610 RTL_W8(MaxTxPacketSize, TxPacketMax);
3611
3612 for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
3613 const struct ephy_info *e = e_info_8168d_4 + i;
3614 u16 w;
3615
3616 w = rtl_ephy_read(ioaddr, e->offset);
3617 rtl_ephy_write(ioaddr, 0x03, (w & e->mask) | e->bits);
3618 }
3619
3620 rtl_enable_clock_request(pdev);
3621}
3622
Francois Romieu07ce4062007-02-23 23:36:39 +01003623static void rtl_hw_start_8168(struct net_device *dev)
3624{
Francois Romieu2dd99532007-06-11 23:22:52 +02003625 struct rtl8169_private *tp = netdev_priv(dev);
3626 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01003627 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02003628
3629 RTL_W8(Cfg9346, Cfg9346_Unlock);
3630
françois romieuf0298f82011-01-03 15:07:42 +00003631 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02003632
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003633 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02003634
Francois Romieu0e485152007-02-20 00:00:26 +01003635 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02003636
3637 RTL_W16(CPlusCmd, tp->cp_cmd);
3638
Francois Romieu0e485152007-02-20 00:00:26 +01003639 RTL_W16(IntrMitigate, 0x5151);
3640
3641 /* Work around for RxFIFO overflow. */
3642 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
3643 tp->intr_event |= RxFIFOOver | PCSTimeout;
3644 tp->intr_event &= ~RxOverflow;
3645 }
Francois Romieu2dd99532007-06-11 23:22:52 +02003646
3647 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3648
Francois Romieub8363902008-06-01 12:31:57 +02003649 rtl_set_rx_mode(dev);
3650
3651 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3652 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02003653
3654 RTL_R8(IntrMask);
3655
Francois Romieu219a1e92008-06-28 11:58:39 +02003656 switch (tp->mac_version) {
3657 case RTL_GIGA_MAC_VER_11:
3658 rtl_hw_start_8168bb(ioaddr, pdev);
3659 break;
3660
3661 case RTL_GIGA_MAC_VER_12:
3662 case RTL_GIGA_MAC_VER_17:
3663 rtl_hw_start_8168bef(ioaddr, pdev);
3664 break;
3665
3666 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02003667 rtl_hw_start_8168cp_1(ioaddr, pdev);
Francois Romieu219a1e92008-06-28 11:58:39 +02003668 break;
3669
3670 case RTL_GIGA_MAC_VER_19:
3671 rtl_hw_start_8168c_1(ioaddr, pdev);
3672 break;
3673
3674 case RTL_GIGA_MAC_VER_20:
3675 rtl_hw_start_8168c_2(ioaddr, pdev);
3676 break;
3677
Francois Romieu197ff762008-06-28 13:16:02 +02003678 case RTL_GIGA_MAC_VER_21:
3679 rtl_hw_start_8168c_3(ioaddr, pdev);
3680 break;
3681
Francois Romieu6fb07052008-06-29 11:54:28 +02003682 case RTL_GIGA_MAC_VER_22:
3683 rtl_hw_start_8168c_4(ioaddr, pdev);
3684 break;
3685
Francois Romieuef3386f2008-06-29 12:24:30 +02003686 case RTL_GIGA_MAC_VER_23:
3687 rtl_hw_start_8168cp_2(ioaddr, pdev);
3688 break;
3689
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003690 case RTL_GIGA_MAC_VER_24:
3691 rtl_hw_start_8168cp_3(ioaddr, pdev);
3692 break;
3693
Francois Romieu5b538df2008-07-20 16:22:45 +02003694 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00003695 case RTL_GIGA_MAC_VER_26:
3696 case RTL_GIGA_MAC_VER_27:
Francois Romieu5b538df2008-07-20 16:22:45 +02003697 rtl_hw_start_8168d(ioaddr, pdev);
3698 break;
3699
françois romieue6de30d2011-01-03 15:08:37 +00003700 case RTL_GIGA_MAC_VER_28:
3701 rtl_hw_start_8168d_4(ioaddr, pdev);
3702 break;
3703
Francois Romieu219a1e92008-06-28 11:58:39 +02003704 default:
3705 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
3706 dev->name, tp->mac_version);
3707 break;
3708 }
Francois Romieu2dd99532007-06-11 23:22:52 +02003709
Francois Romieu0e485152007-02-20 00:00:26 +01003710 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3711
Francois Romieub8363902008-06-01 12:31:57 +02003712 RTL_W8(Cfg9346, Cfg9346_Lock);
3713
Francois Romieu2dd99532007-06-11 23:22:52 +02003714 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003715
Francois Romieu0e485152007-02-20 00:00:26 +01003716 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003717}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003718
Francois Romieu2857ffb2008-08-02 21:08:49 +02003719#define R810X_CPCMD_QUIRK_MASK (\
3720 EnableBist | \
3721 Mac_dbgo_oe | \
3722 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00003723 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02003724 Force_txflow_en | \
3725 Cxpl_dbg_sel | \
3726 ASF | \
3727 PktCntrDisable | \
3728 PCIDAC | \
3729 PCIMulRW)
3730
3731static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
3732{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003733 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003734 { 0x01, 0, 0x6e65 },
3735 { 0x02, 0, 0x091f },
3736 { 0x03, 0, 0xc2f9 },
3737 { 0x06, 0, 0xafb5 },
3738 { 0x07, 0, 0x0e00 },
3739 { 0x19, 0, 0xec80 },
3740 { 0x01, 0, 0x2e65 },
3741 { 0x01, 0, 0x6e65 }
3742 };
3743 u8 cfg1;
3744
françois romieu650e8d52011-01-03 15:08:29 +00003745 rtl_csi_access_enable_2(ioaddr);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003746
3747 RTL_W8(DBG_REG, FIX_NAK_1);
3748
3749 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3750
3751 RTL_W8(Config1,
3752 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3753 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3754
3755 cfg1 = RTL_R8(Config1);
3756 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3757 RTL_W8(Config1, cfg1 & ~LEDS0);
3758
3759 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3760
3761 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
3762}
3763
3764static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
3765{
françois romieu650e8d52011-01-03 15:08:29 +00003766 rtl_csi_access_enable_2(ioaddr);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003767
3768 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3769
3770 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
3771 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3772
3773 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
3774}
3775
3776static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
3777{
3778 rtl_hw_start_8102e_2(ioaddr, pdev);
3779
3780 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
3781}
3782
Francois Romieu07ce4062007-02-23 23:36:39 +01003783static void rtl_hw_start_8101(struct net_device *dev)
3784{
Francois Romieucdf1a602007-06-11 23:29:50 +02003785 struct rtl8169_private *tp = netdev_priv(dev);
3786 void __iomem *ioaddr = tp->mmio_addr;
3787 struct pci_dev *pdev = tp->pci_dev;
3788
Francois Romieue3cf0cc2007-08-17 14:55:46 +02003789 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
3790 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02003791 int cap = tp->pcie_cap;
3792
3793 if (cap) {
3794 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
3795 PCI_EXP_DEVCTL_NOSNOOP_EN);
3796 }
Francois Romieucdf1a602007-06-11 23:29:50 +02003797 }
3798
Francois Romieu2857ffb2008-08-02 21:08:49 +02003799 switch (tp->mac_version) {
3800 case RTL_GIGA_MAC_VER_07:
3801 rtl_hw_start_8102e_1(ioaddr, pdev);
3802 break;
3803
3804 case RTL_GIGA_MAC_VER_08:
3805 rtl_hw_start_8102e_3(ioaddr, pdev);
3806 break;
3807
3808 case RTL_GIGA_MAC_VER_09:
3809 rtl_hw_start_8102e_2(ioaddr, pdev);
3810 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02003811 }
3812
3813 RTL_W8(Cfg9346, Cfg9346_Unlock);
3814
françois romieuf0298f82011-01-03 15:07:42 +00003815 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieucdf1a602007-06-11 23:29:50 +02003816
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003817 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieucdf1a602007-06-11 23:29:50 +02003818
3819 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
3820
3821 RTL_W16(CPlusCmd, tp->cp_cmd);
3822
3823 RTL_W16(IntrMitigate, 0x0000);
3824
3825 rtl_set_rx_tx_desc_registers(tp, ioaddr);
3826
3827 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3828 rtl_set_rx_tx_config_registers(tp);
3829
3830 RTL_W8(Cfg9346, Cfg9346_Lock);
3831
3832 RTL_R8(IntrMask);
3833
Francois Romieucdf1a602007-06-11 23:29:50 +02003834 rtl_set_rx_mode(dev);
3835
Francois Romieu0e485152007-02-20 00:00:26 +01003836 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3837
Francois Romieucdf1a602007-06-11 23:29:50 +02003838 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003839
Francois Romieu0e485152007-02-20 00:00:26 +01003840 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003841}
3842
3843static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
3844{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
3846 return -EINVAL;
3847
3848 dev->mtu = new_mtu;
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00003849 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003850}
3851
3852static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
3853{
Al Viro95e09182007-12-22 18:55:39 +00003854 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003855 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
3856}
3857
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003858static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
3859 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003860{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00003861 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00003862 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00003863
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003864 kfree(*data_buff);
3865 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003866 rtl8169_make_unusable_by_asic(desc);
3867}
3868
3869static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
3870{
3871 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
3872
3873 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
3874}
3875
3876static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
3877 u32 rx_buf_sz)
3878{
3879 desc->addr = cpu_to_le64(mapping);
3880 wmb();
3881 rtl8169_mark_to_asic(desc, rx_buf_sz);
3882}
3883
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003884static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003885{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003886 return (void *)ALIGN((long)data, 16);
3887}
3888
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003889static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
3890 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003891{
3892 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003893 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00003894 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003895 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003896 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003897
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003898 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
3899 if (!data)
3900 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01003901
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003902 if (rtl8169_align(data) != data) {
3903 kfree(data);
3904 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
3905 if (!data)
3906 return NULL;
3907 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00003908
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00003909 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00003910 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00003911 if (unlikely(dma_mapping_error(d, mapping))) {
3912 if (net_ratelimit())
3913 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00003914 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00003915 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916
3917 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003918 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00003919
3920err_out:
3921 kfree(data);
3922 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003923}
3924
3925static void rtl8169_rx_clear(struct rtl8169_private *tp)
3926{
Francois Romieu07d3f512007-02-21 22:40:46 +01003927 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003928
3929 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003930 if (tp->Rx_databuff[i]) {
3931 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932 tp->RxDescArray + i);
3933 }
3934 }
3935}
3936
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003937static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003938{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003939 desc->opts1 |= cpu_to_le32(RingEnd);
3940}
Francois Romieu5b0384f2006-08-16 16:00:01 +02003941
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003942static int rtl8169_rx_fill(struct rtl8169_private *tp)
3943{
3944 unsigned int i;
3945
3946 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003947 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02003948
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003949 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07003950 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02003951
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003952 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003953 if (!data) {
3954 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003955 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003956 }
3957 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003958 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003959
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003960 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
3961 return 0;
3962
3963err_out:
3964 rtl8169_rx_clear(tp);
3965 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003966}
3967
3968static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3969{
3970 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
3971}
3972
3973static int rtl8169_init_ring(struct net_device *dev)
3974{
3975 struct rtl8169_private *tp = netdev_priv(dev);
3976
3977 rtl8169_init_ring_indexes(tp);
3978
3979 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003980 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00003982 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003983}
3984
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00003985static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003986 struct TxDesc *desc)
3987{
3988 unsigned int len = tx_skb->len;
3989
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00003990 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
3991
Linus Torvalds1da177e2005-04-16 15:20:36 -07003992 desc->opts1 = 0x00;
3993 desc->opts2 = 0x00;
3994 desc->addr = 0x00;
3995 tx_skb->len = 0;
3996}
3997
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00003998static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
3999 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004000{
4001 unsigned int i;
4002
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004003 for (i = 0; i < n; i++) {
4004 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 struct ring_info *tx_skb = tp->tx_skb + entry;
4006 unsigned int len = tx_skb->len;
4007
4008 if (len) {
4009 struct sk_buff *skb = tx_skb->skb;
4010
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004011 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004012 tp->TxDescArray + entry);
4013 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00004014 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004015 dev_kfree_skb(skb);
4016 tx_skb->skb = NULL;
4017 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018 }
4019 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004020}
4021
4022static void rtl8169_tx_clear(struct rtl8169_private *tp)
4023{
4024 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025 tp->cur_tx = tp->dirty_tx = 0;
4026}
4027
David Howellsc4028952006-11-22 14:57:56 +00004028static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029{
4030 struct rtl8169_private *tp = netdev_priv(dev);
4031
David Howellsc4028952006-11-22 14:57:56 +00004032 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033 schedule_delayed_work(&tp->task, 4);
4034}
4035
4036static void rtl8169_wait_for_quiescence(struct net_device *dev)
4037{
4038 struct rtl8169_private *tp = netdev_priv(dev);
4039 void __iomem *ioaddr = tp->mmio_addr;
4040
4041 synchronize_irq(dev->irq);
4042
4043 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004044 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004045
4046 rtl8169_irq_mask_and_ack(ioaddr);
4047
David S. Millerd1d08d12008-01-07 20:53:33 -08004048 tp->intr_mask = 0xffff;
4049 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004050 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051}
4052
David Howellsc4028952006-11-22 14:57:56 +00004053static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004054{
David Howellsc4028952006-11-22 14:57:56 +00004055 struct rtl8169_private *tp =
4056 container_of(work, struct rtl8169_private, task.work);
4057 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058 int ret;
4059
Francois Romieueb2a0212007-02-15 23:37:21 +01004060 rtnl_lock();
4061
4062 if (!netif_running(dev))
4063 goto out_unlock;
4064
4065 rtl8169_wait_for_quiescence(dev);
4066 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004067
4068 ret = rtl8169_open(dev);
4069 if (unlikely(ret < 0)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004070 if (net_ratelimit())
4071 netif_err(tp, drv, dev,
4072 "reinit failure (status = %d). Rescheduling\n",
4073 ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074 rtl8169_schedule_work(dev, rtl8169_reinit_task);
4075 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004076
4077out_unlock:
4078 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004079}
4080
David Howellsc4028952006-11-22 14:57:56 +00004081static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004082{
David Howellsc4028952006-11-22 14:57:56 +00004083 struct rtl8169_private *tp =
4084 container_of(work, struct rtl8169_private, task.work);
4085 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004086
Francois Romieueb2a0212007-02-15 23:37:21 +01004087 rtnl_lock();
4088
Linus Torvalds1da177e2005-04-16 15:20:36 -07004089 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01004090 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004091
4092 rtl8169_wait_for_quiescence(dev);
4093
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004094 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004095 rtl8169_tx_clear(tp);
4096
4097 if (tp->dirty_rx == tp->cur_rx) {
4098 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004099 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004100 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004101 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102 } else {
Joe Perchesbf82c182010-02-09 11:49:50 +00004103 if (net_ratelimit())
4104 netif_emerg(tp, intr, dev, "Rx buffers shortage\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004105 rtl8169_schedule_work(dev, rtl8169_reset_task);
4106 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004107
4108out_unlock:
4109 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004110}
4111
4112static void rtl8169_tx_timeout(struct net_device *dev)
4113{
4114 struct rtl8169_private *tp = netdev_priv(dev);
4115
françois romieue6de30d2011-01-03 15:08:37 +00004116 rtl8169_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004117
4118 /* Let's wait a bit while any (async) irq lands on */
4119 rtl8169_schedule_work(dev, rtl8169_reset_task);
4120}
4121
4122static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4123 u32 opts1)
4124{
4125 struct skb_shared_info *info = skb_shinfo(skb);
4126 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04004127 struct TxDesc * uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004128 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004129
4130 entry = tp->cur_tx;
4131 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
4132 skb_frag_t *frag = info->frags + cur_frag;
4133 dma_addr_t mapping;
4134 u32 status, len;
4135 void *addr;
4136
4137 entry = (entry + 1) % NUM_TX_DESC;
4138
4139 txd = tp->TxDescArray + entry;
4140 len = frag->size;
4141 addr = ((void *) page_address(frag->page)) + frag->page_offset;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004142 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004143 if (unlikely(dma_mapping_error(d, mapping))) {
4144 if (net_ratelimit())
4145 netif_err(tp, drv, tp->dev,
4146 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004147 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004148 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149
4150 /* anti gcc 2.95.3 bugware (sic) */
4151 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4152
4153 txd->opts1 = cpu_to_le32(status);
4154 txd->addr = cpu_to_le64(mapping);
4155
4156 tp->tx_skb[entry].len = len;
4157 }
4158
4159 if (cur_frag) {
4160 tp->tx_skb[entry].skb = skb;
4161 txd->opts1 |= cpu_to_le32(LastFrag);
4162 }
4163
4164 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004165
4166err_out:
4167 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
4168 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004169}
4170
4171static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
4172{
4173 if (dev->features & NETIF_F_TSO) {
Herbert Xu79671682006-06-22 02:40:14 -07004174 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004175
4176 if (mss)
4177 return LargeSend | ((mss & MSSMask) << MSSShift);
4178 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07004179 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004180 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004181
4182 if (ip->protocol == IPPROTO_TCP)
4183 return IPCS | TCPCS;
4184 else if (ip->protocol == IPPROTO_UDP)
4185 return IPCS | UDPCS;
4186 WARN_ON(1); /* we need a WARN() */
4187 }
4188 return 0;
4189}
4190
Stephen Hemminger613573252009-08-31 19:50:58 +00004191static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
4192 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004193{
4194 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004195 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196 struct TxDesc *txd = tp->TxDescArray + entry;
4197 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004198 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199 dma_addr_t mapping;
4200 u32 status, len;
4201 u32 opts1;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004202 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02004203
Linus Torvalds1da177e2005-04-16 15:20:36 -07004204 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004205 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004206 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004207 }
4208
4209 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004210 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004211
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004212 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004213 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004214 if (unlikely(dma_mapping_error(d, mapping))) {
4215 if (net_ratelimit())
4216 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004217 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004219
4220 tp->tx_skb[entry].len = len;
4221 txd->addr = cpu_to_le64(mapping);
4222 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
4223
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004224 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
4225
4226 frags = rtl8169_xmit_frags(tp, skb, opts1);
4227 if (frags < 0)
4228 goto err_dma_1;
4229 else if (frags)
4230 opts1 |= FirstFrag;
4231 else {
4232 opts1 |= FirstFrag | LastFrag;
4233 tp->tx_skb[entry].skb = skb;
4234 }
4235
Linus Torvalds1da177e2005-04-16 15:20:36 -07004236 wmb();
4237
4238 /* anti gcc 2.95.3 bugware (sic) */
4239 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
4240 txd->opts1 = cpu_to_le32(status);
4241
Linus Torvalds1da177e2005-04-16 15:20:36 -07004242 tp->cur_tx += frags + 1;
4243
David Dillow4c020a92010-03-03 16:33:10 +00004244 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004245
Francois Romieu275391a2007-02-23 23:50:28 +01004246 RTL_W8(TxPoll, NPQ); /* set polling bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004247
4248 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
4249 netif_stop_queue(dev);
4250 smp_rmb();
4251 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
4252 netif_wake_queue(dev);
4253 }
4254
Stephen Hemminger613573252009-08-31 19:50:58 +00004255 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004256
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004257err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004258 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004259err_dma_0:
4260 dev_kfree_skb(skb);
4261 dev->stats.tx_dropped++;
4262 return NETDEV_TX_OK;
4263
4264err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004265 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004266 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00004267 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268}
4269
4270static void rtl8169_pcierr_interrupt(struct net_device *dev)
4271{
4272 struct rtl8169_private *tp = netdev_priv(dev);
4273 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004274 u16 pci_status, pci_cmd;
4275
4276 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4277 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
4278
Joe Perchesbf82c182010-02-09 11:49:50 +00004279 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
4280 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004281
4282 /*
4283 * The recovery sequence below admits a very elaborated explanation:
4284 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01004285 * - I did not see what else could be done;
4286 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004287 *
4288 * Feel free to adjust to your needs.
4289 */
Francois Romieua27993f2006-12-18 00:04:19 +01004290 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01004291 pci_cmd &= ~PCI_COMMAND_PARITY;
4292 else
4293 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
4294
4295 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004296
4297 pci_write_config_word(pdev, PCI_STATUS,
4298 pci_status & (PCI_STATUS_DETECTED_PARITY |
4299 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
4300 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
4301
4302 /* The infamous DAC f*ckup only happens at boot time */
4303 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00004304 void __iomem *ioaddr = tp->mmio_addr;
4305
Joe Perchesbf82c182010-02-09 11:49:50 +00004306 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004307 tp->cp_cmd &= ~PCIDAC;
4308 RTL_W16(CPlusCmd, tp->cp_cmd);
4309 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004310 }
4311
françois romieue6de30d2011-01-03 15:08:37 +00004312 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01004313
4314 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004315}
4316
Francois Romieu07d3f512007-02-21 22:40:46 +01004317static void rtl8169_tx_interrupt(struct net_device *dev,
4318 struct rtl8169_private *tp,
4319 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004320{
4321 unsigned int dirty_tx, tx_left;
4322
Linus Torvalds1da177e2005-04-16 15:20:36 -07004323 dirty_tx = tp->dirty_tx;
4324 smp_rmb();
4325 tx_left = tp->cur_tx - dirty_tx;
4326
4327 while (tx_left > 0) {
4328 unsigned int entry = dirty_tx % NUM_TX_DESC;
4329 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004330 u32 status;
4331
4332 rmb();
4333 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
4334 if (status & DescOwn)
4335 break;
4336
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004337 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
4338 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339 if (status & LastFrag) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00004340 dev->stats.tx_packets++;
4341 dev->stats.tx_bytes += tx_skb->skb->len;
Eric Dumazet87433bf2009-06-09 22:55:53 +00004342 dev_kfree_skb(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004343 tx_skb->skb = NULL;
4344 }
4345 dirty_tx++;
4346 tx_left--;
4347 }
4348
4349 if (tp->dirty_tx != dirty_tx) {
4350 tp->dirty_tx = dirty_tx;
4351 smp_wmb();
4352 if (netif_queue_stopped(dev) &&
4353 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
4354 netif_wake_queue(dev);
4355 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02004356 /*
4357 * 8168 hack: TxPoll requests are lost when the Tx packets are
4358 * too close. Let's kick an extra TxPoll request when a burst
4359 * of start_xmit activity is detected (if it is not detected,
4360 * it is slow enough). -- FR
4361 */
4362 smp_rmb();
4363 if (tp->cur_tx != dirty_tx)
4364 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004365 }
4366}
4367
Francois Romieu126fa4b2005-05-12 20:09:17 -04004368static inline int rtl8169_fragmented_frame(u32 status)
4369{
4370 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
4371}
4372
Eric Dumazetadea1ac72010-09-05 20:04:05 -07004373static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004374{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004375 u32 status = opts1 & RxProtoMask;
4376
4377 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00004378 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004379 skb->ip_summed = CHECKSUM_UNNECESSARY;
4380 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07004381 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004382}
4383
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004384static struct sk_buff *rtl8169_try_rx_copy(void *data,
4385 struct rtl8169_private *tp,
4386 int pkt_size,
4387 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004388{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004389 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004390 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004391
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004392 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004393 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004394 prefetch(data);
4395 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
4396 if (skb)
4397 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004398 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
4399
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004400 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004401}
4402
Eric Dumazet630b9432010-03-31 02:08:31 +00004403/*
4404 * Warning : rtl8169_rx_interrupt() might be called :
4405 * 1) from NAPI (softirq) context
4406 * (polling = 1 : we should call netif_receive_skb())
4407 * 2) from process context (rtl8169_reset_task())
4408 * (polling = 0 : we must call netif_rx() instead)
4409 */
Francois Romieu07d3f512007-02-21 22:40:46 +01004410static int rtl8169_rx_interrupt(struct net_device *dev,
4411 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004412 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004413{
4414 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004415 unsigned int count;
Eric Dumazet630b9432010-03-31 02:08:31 +00004416 int polling = (budget != ~(u32)0) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004417
Linus Torvalds1da177e2005-04-16 15:20:36 -07004418 cur_rx = tp->cur_rx;
4419 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02004420 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004421
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004422 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004423 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004424 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004425 u32 status;
4426
4427 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04004428 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004429
4430 if (status & DescOwn)
4431 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004432 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004433 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
4434 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004435 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004436 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02004437 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004438 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02004439 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004440 if (status & RxFOVF) {
4441 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004442 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004443 }
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004444 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004445 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004446 struct sk_buff *skb;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004447 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004448 int pkt_size = (status & 0x00001FFF) - 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004449
Francois Romieu126fa4b2005-05-12 20:09:17 -04004450 /*
4451 * The driver does not support incoming fragmented
4452 * frames. They are seen as a symptom of over-mtu
4453 * sized frames.
4454 */
4455 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02004456 dev->stats.rx_dropped++;
4457 dev->stats.rx_length_errors++;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004458 rtl8169_mark_to_asic(desc, rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004459 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004460 }
4461
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004462 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
4463 tp, pkt_size, addr);
4464 rtl8169_mark_to_asic(desc, rx_buf_sz);
4465 if (!skb) {
4466 dev->stats.rx_dropped++;
4467 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004468 }
4469
Eric Dumazetadea1ac72010-09-05 20:04:05 -07004470 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004471 skb_put(skb, pkt_size);
4472 skb->protocol = eth_type_trans(skb, dev);
4473
Eric Dumazet630b9432010-03-31 02:08:31 +00004474 if (rtl8169_rx_vlan_skb(tp, desc, skb, polling) < 0) {
4475 if (likely(polling))
Eric Dumazet2edae082010-09-06 18:46:39 +00004476 napi_gro_receive(&tp->napi, skb);
Eric Dumazet630b9432010-03-31 02:08:31 +00004477 else
4478 netif_rx(skb);
4479 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004480
Francois Romieucebf8cc2007-10-18 12:06:54 +02004481 dev->stats.rx_bytes += pkt_size;
4482 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004483 }
Francois Romieu6dccd162007-02-13 23:38:05 +01004484
4485 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00004486 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01004487 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
4488 desc->opts2 = 0;
4489 cur_rx++;
4490 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004491 }
4492
4493 count = cur_rx - tp->cur_rx;
4494 tp->cur_rx = cur_rx;
4495
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004496 tp->dirty_rx += count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004497
4498 return count;
4499}
4500
Francois Romieu07d3f512007-02-21 22:40:46 +01004501static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004502{
Francois Romieu07d3f512007-02-21 22:40:46 +01004503 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004504 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004505 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004506 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02004507 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004508
David Dillowf11a3772009-05-22 15:29:34 +00004509 /* loop handling interrupts until we have no new ones or
4510 * we hit a invalid/hotplug case.
4511 */
Francois Romieu865c6522008-05-11 14:51:00 +02004512 status = RTL_R16(IntrStatus);
David Dillowf11a3772009-05-22 15:29:34 +00004513 while (status && status != 0xffff) {
4514 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004515
David Dillowf11a3772009-05-22 15:29:34 +00004516 /* Handle all of the error cases first. These will reset
4517 * the chip, so just exit the loop.
4518 */
4519 if (unlikely(!netif_running(dev))) {
4520 rtl8169_asic_down(ioaddr);
4521 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004522 }
David Dillowf11a3772009-05-22 15:29:34 +00004523
4524 /* Work around for rx fifo overflow */
françois romieu53f57352010-11-08 13:23:05 +00004525 if (unlikely(status & RxFIFOOver) &&
4526 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
David Dillowf11a3772009-05-22 15:29:34 +00004527 netif_stop_queue(dev);
4528 rtl8169_tx_timeout(dev);
4529 break;
4530 }
4531
4532 if (unlikely(status & SYSErr)) {
4533 rtl8169_pcierr_interrupt(dev);
4534 break;
4535 }
4536
4537 if (status & LinkChg)
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00004538 __rtl8169_check_link_status(dev, tp, ioaddr, true);
David Dillowf11a3772009-05-22 15:29:34 +00004539
4540 /* We need to see the lastest version of tp->intr_mask to
4541 * avoid ignoring an MSI interrupt and having to wait for
4542 * another event which may never come.
4543 */
4544 smp_rmb();
4545 if (status & tp->intr_mask & tp->napi_event) {
4546 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
4547 tp->intr_mask = ~tp->napi_event;
4548
4549 if (likely(napi_schedule_prep(&tp->napi)))
4550 __napi_schedule(&tp->napi);
Joe Perchesbf82c182010-02-09 11:49:50 +00004551 else
4552 netif_info(tp, intr, dev,
4553 "interrupt %04x in poll\n", status);
David Dillowf11a3772009-05-22 15:29:34 +00004554 }
4555
4556 /* We only get a new MSI interrupt when all active irq
4557 * sources on the chip have been acknowledged. So, ack
4558 * everything we've seen and check if new sources have become
4559 * active to avoid blocking all interrupts from the chip.
4560 */
4561 RTL_W16(IntrStatus,
4562 (status & RxFIFOOver) ? (status | RxOverflow) : status);
4563 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004564 }
David Dillowf11a3772009-05-22 15:29:34 +00004565
Linus Torvalds1da177e2005-04-16 15:20:36 -07004566 return IRQ_RETVAL(handled);
4567}
4568
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004569static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004571 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
4572 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004573 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004574 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004575
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004576 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004577 rtl8169_tx_interrupt(dev, tp, ioaddr);
4578
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004579 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004580 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00004581
4582 /* We need for force the visibility of tp->intr_mask
4583 * for other CPUs, as we can loose an MSI interrupt
4584 * and potentially wait for a retransmit timeout if we don't.
4585 * The posted write to IntrMask is safe, as it will
4586 * eventually make it to the chip and we won't loose anything
4587 * until it does.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004588 */
David Dillowf11a3772009-05-22 15:29:34 +00004589 tp->intr_mask = 0xffff;
David Dillow4c020a92010-03-03 16:33:10 +00004590 wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01004591 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592 }
4593
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004594 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004595}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004596
Francois Romieu523a6092008-09-10 22:28:56 +02004597static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
4598{
4599 struct rtl8169_private *tp = netdev_priv(dev);
4600
4601 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
4602 return;
4603
4604 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
4605 RTL_W32(RxMissed, 0);
4606}
4607
Linus Torvalds1da177e2005-04-16 15:20:36 -07004608static void rtl8169_down(struct net_device *dev)
4609{
4610 struct rtl8169_private *tp = netdev_priv(dev);
4611 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004612
4613 rtl8169_delete_timer(dev);
4614
4615 netif_stop_queue(dev);
4616
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01004617 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01004618
Linus Torvalds1da177e2005-04-16 15:20:36 -07004619 spin_lock_irq(&tp->lock);
4620
4621 rtl8169_asic_down(ioaddr);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00004622 /*
4623 * At this point device interrupts can not be enabled in any function,
4624 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task,
4625 * rtl8169_reinit_task) and napi is disabled (rtl8169_poll).
4626 */
Francois Romieu523a6092008-09-10 22:28:56 +02004627 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004628
4629 spin_unlock_irq(&tp->lock);
4630
4631 synchronize_irq(dev->irq);
4632
Linus Torvalds1da177e2005-04-16 15:20:36 -07004633 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07004634 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004635
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636 rtl8169_tx_clear(tp);
4637
4638 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004639
4640 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004641}
4642
4643static int rtl8169_close(struct net_device *dev)
4644{
4645 struct rtl8169_private *tp = netdev_priv(dev);
4646 struct pci_dev *pdev = tp->pci_dev;
4647
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004648 pm_runtime_get_sync(&pdev->dev);
4649
Ivan Vecera355423d2009-02-06 21:49:57 -08004650 /* update counters before going down */
4651 rtl8169_update_counters(dev);
4652
Linus Torvalds1da177e2005-04-16 15:20:36 -07004653 rtl8169_down(dev);
4654
4655 free_irq(dev->irq, dev);
4656
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00004657 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
4658 tp->RxPhyAddr);
4659 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
4660 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004661 tp->TxDescArray = NULL;
4662 tp->RxDescArray = NULL;
4663
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004664 pm_runtime_put_sync(&pdev->dev);
4665
Linus Torvalds1da177e2005-04-16 15:20:36 -07004666 return 0;
4667}
4668
Francois Romieu07ce4062007-02-23 23:36:39 +01004669static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004670{
4671 struct rtl8169_private *tp = netdev_priv(dev);
4672 void __iomem *ioaddr = tp->mmio_addr;
4673 unsigned long flags;
4674 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01004675 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004676 u32 tmp = 0;
4677
4678 if (dev->flags & IFF_PROMISC) {
4679 /* Unconditionally log net taps. */
Joe Perchesbf82c182010-02-09 11:49:50 +00004680 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004681 rx_mode =
4682 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4683 AcceptAllPhys;
4684 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00004685 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00004686 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004687 /* Too many to filter perfectly -- accept all multicasts. */
4688 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4689 mc_filter[1] = mc_filter[0] = 0xffffffff;
4690 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +00004691 struct netdev_hw_addr *ha;
Francois Romieu07d3f512007-02-21 22:40:46 +01004692
Linus Torvalds1da177e2005-04-16 15:20:36 -07004693 rx_mode = AcceptBroadcast | AcceptMyPhys;
4694 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +00004695 netdev_for_each_mc_addr(ha, dev) {
4696 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004697 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4698 rx_mode |= AcceptMulticast;
4699 }
4700 }
4701
4702 spin_lock_irqsave(&tp->lock, flags);
4703
4704 tmp = rtl8169_rx_config | rx_mode |
4705 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
4706
Francois Romieuf887cce2008-07-17 22:24:18 +02004707 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01004708 u32 data = mc_filter[0];
4709
4710 mc_filter[0] = swab32(mc_filter[1]);
4711 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004712 }
4713
Linus Torvalds1da177e2005-04-16 15:20:36 -07004714 RTL_W32(MAR0 + 4, mc_filter[1]);
Francois Romieu78f1cd02010-03-27 19:35:46 -07004715 RTL_W32(MAR0 + 0, mc_filter[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004716
Francois Romieu57a9f232007-06-04 22:10:15 +02004717 RTL_W32(RxConfig, tmp);
4718
Linus Torvalds1da177e2005-04-16 15:20:36 -07004719 spin_unlock_irqrestore(&tp->lock, flags);
4720}
4721
4722/**
4723 * rtl8169_get_stats - Get rtl8169 read/write statistics
4724 * @dev: The Ethernet Device to get statistics for
4725 *
4726 * Get TX/RX statistics for rtl8169
4727 */
4728static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
4729{
4730 struct rtl8169_private *tp = netdev_priv(dev);
4731 void __iomem *ioaddr = tp->mmio_addr;
4732 unsigned long flags;
4733
4734 if (netif_running(dev)) {
4735 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02004736 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004737 spin_unlock_irqrestore(&tp->lock, flags);
4738 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02004739
Francois Romieucebf8cc2007-10-18 12:06:54 +02004740 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004741}
4742
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004743static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01004744{
françois romieu065c27c2011-01-03 15:08:12 +00004745 struct rtl8169_private *tp = netdev_priv(dev);
4746
Francois Romieu5d06a992006-02-23 00:47:58 +01004747 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004748 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01004749
françois romieu065c27c2011-01-03 15:08:12 +00004750 rtl_pll_power_down(tp);
4751
Francois Romieu5d06a992006-02-23 00:47:58 +01004752 netif_device_detach(dev);
4753 netif_stop_queue(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004754}
Francois Romieu5d06a992006-02-23 00:47:58 +01004755
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004756#ifdef CONFIG_PM
4757
4758static int rtl8169_suspend(struct device *device)
4759{
4760 struct pci_dev *pdev = to_pci_dev(device);
4761 struct net_device *dev = pci_get_drvdata(pdev);
4762
4763 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02004764
Francois Romieu5d06a992006-02-23 00:47:58 +01004765 return 0;
4766}
4767
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004768static void __rtl8169_resume(struct net_device *dev)
4769{
françois romieu065c27c2011-01-03 15:08:12 +00004770 struct rtl8169_private *tp = netdev_priv(dev);
4771
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004772 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00004773
4774 rtl_pll_power_up(tp);
4775
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004776 rtl8169_schedule_work(dev, rtl8169_reset_task);
4777}
4778
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004779static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01004780{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004781 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01004782 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00004783 struct rtl8169_private *tp = netdev_priv(dev);
4784
4785 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01004786
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004787 if (netif_running(dev))
4788 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01004789
Francois Romieu5d06a992006-02-23 00:47:58 +01004790 return 0;
4791}
4792
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004793static int rtl8169_runtime_suspend(struct device *device)
4794{
4795 struct pci_dev *pdev = to_pci_dev(device);
4796 struct net_device *dev = pci_get_drvdata(pdev);
4797 struct rtl8169_private *tp = netdev_priv(dev);
4798
4799 if (!tp->TxDescArray)
4800 return 0;
4801
4802 spin_lock_irq(&tp->lock);
4803 tp->saved_wolopts = __rtl8169_get_wol(tp);
4804 __rtl8169_set_wol(tp, WAKE_ANY);
4805 spin_unlock_irq(&tp->lock);
4806
4807 rtl8169_net_suspend(dev);
4808
4809 return 0;
4810}
4811
4812static int rtl8169_runtime_resume(struct device *device)
4813{
4814 struct pci_dev *pdev = to_pci_dev(device);
4815 struct net_device *dev = pci_get_drvdata(pdev);
4816 struct rtl8169_private *tp = netdev_priv(dev);
4817
4818 if (!tp->TxDescArray)
4819 return 0;
4820
4821 spin_lock_irq(&tp->lock);
4822 __rtl8169_set_wol(tp, tp->saved_wolopts);
4823 tp->saved_wolopts = 0;
4824 spin_unlock_irq(&tp->lock);
4825
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00004826 rtl8169_init_phy(dev, tp);
4827
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004828 __rtl8169_resume(dev);
4829
4830 return 0;
4831}
4832
4833static int rtl8169_runtime_idle(struct device *device)
4834{
4835 struct pci_dev *pdev = to_pci_dev(device);
4836 struct net_device *dev = pci_get_drvdata(pdev);
4837 struct rtl8169_private *tp = netdev_priv(dev);
4838
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00004839 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004840}
4841
Alexey Dobriyan47145212009-12-14 18:00:08 -08004842static const struct dev_pm_ops rtl8169_pm_ops = {
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004843 .suspend = rtl8169_suspend,
4844 .resume = rtl8169_resume,
4845 .freeze = rtl8169_suspend,
4846 .thaw = rtl8169_resume,
4847 .poweroff = rtl8169_suspend,
4848 .restore = rtl8169_resume,
Rafael J. Wysockie1759442010-03-14 14:33:51 +00004849 .runtime_suspend = rtl8169_runtime_suspend,
4850 .runtime_resume = rtl8169_runtime_resume,
4851 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004852};
4853
4854#define RTL8169_PM_OPS (&rtl8169_pm_ops)
4855
4856#else /* !CONFIG_PM */
4857
4858#define RTL8169_PM_OPS NULL
4859
4860#endif /* !CONFIG_PM */
4861
Francois Romieu1765f952008-09-13 17:21:40 +02004862static void rtl_shutdown(struct pci_dev *pdev)
4863{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004864 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00004865 struct rtl8169_private *tp = netdev_priv(dev);
4866 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu1765f952008-09-13 17:21:40 +02004867
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004868 rtl8169_net_suspend(dev);
4869
Ivan Veceracc098dc2009-11-29 23:12:52 -08004870 /* restore original MAC address */
4871 rtl_rar_set(tp, dev->perm_addr);
4872
françois romieu4bb3f522009-06-17 11:41:45 +00004873 spin_lock_irq(&tp->lock);
4874
4875 rtl8169_asic_down(ioaddr);
4876
4877 spin_unlock_irq(&tp->lock);
4878
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004879 if (system_state == SYSTEM_POWER_OFF) {
françois romieuca52efd2009-07-24 12:34:19 +00004880 /* WoL fails with some 8168 when the receiver is disabled. */
4881 if (tp->features & RTL_FEATURE_WOL) {
4882 pci_clear_master(pdev);
4883
4884 RTL_W8(ChipCmd, CmdRxEnb);
4885 /* PCI commit */
4886 RTL_R8(ChipCmd);
4887 }
4888
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004889 pci_wake_from_d3(pdev, true);
4890 pci_set_power_state(pdev, PCI_D3hot);
4891 }
4892}
Francois Romieu5d06a992006-02-23 00:47:58 +01004893
Linus Torvalds1da177e2005-04-16 15:20:36 -07004894static struct pci_driver rtl8169_pci_driver = {
4895 .name = MODULENAME,
4896 .id_table = rtl8169_pci_tbl,
4897 .probe = rtl8169_init_one,
4898 .remove = __devexit_p(rtl8169_remove_one),
Francois Romieu1765f952008-09-13 17:21:40 +02004899 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004900 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004901};
4902
Francois Romieu07d3f512007-02-21 22:40:46 +01004903static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004904{
Jeff Garzik29917622006-08-19 17:48:59 -04004905 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004906}
4907
Francois Romieu07d3f512007-02-21 22:40:46 +01004908static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004909{
4910 pci_unregister_driver(&rtl8169_pci_driver);
4911}
4912
4913module_init(rtl8169_init_module);
4914module_exit(rtl8169_cleanup_module);