blob: 1966964590ab13830c266120b31d9c2b08155eef [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Sergei Shtylyov01675092008-03-24 23:15:50 +03003 * Copyright (C) 2001, 2006, 2008 MontaVista Software, <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copied and modified Carsten Langgaard's time.c
5 *
6 * Carsten Langgaard, carstenl@mips.com
7 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
8 *
9 * ########################################################################
10 *
11 * This program is free software; you can distribute it and/or modify it
12 * under the terms of the GNU General Public License (Version 2) as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 * for more details.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
23 *
24 * ########################################################################
25 *
26 * Setting up the clock on the MIPS boards.
27 *
28 * Update. Always configure the kernel with CONFIG_NEW_TIME_C. This
29 * will use the user interface gettimeofday() functions from the
30 * arch/mips/kernel/time.c, and we provide the clock interrupt processing
31 * and the timer offset compute functions. If CONFIG_PM is selected,
32 * we also ensure the 32KHz timer is available. -- Dan
33 */
34
35#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/init.h>
37#include <linux/kernel_stat.h>
38#include <linux/sched.h>
39#include <linux/spinlock.h>
40#include <linux/hardirq.h>
41
42#include <asm/compiler.h>
43#include <asm/mipsregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/time.h>
45#include <asm/div64.h>
46#include <asm/mach-au1x00/au1000.h>
47
48#include <linux/mc146818rtc.h>
49#include <linux/timex.h>
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051static unsigned long r4k_offset; /* Amount to increment compare reg each time */
52static unsigned long r4k_cur; /* What counter should be at next timer irq */
53int no_au1xxx_32khz;
Pete Popovfe359bf2005-04-08 08:34:43 +000054extern int allow_au1k_wait; /* default off for CP0 Counter */
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#ifdef CONFIG_PM
Pete Popov3ce86ee2005-07-19 07:05:36 +000057#if HZ < 100 || HZ > 1000
58#error "unsupported HZ value! Must be in [100,1000]"
59#endif
60#define MATCH20_INC (328*100/HZ) /* magic number 328 is for HZ=100... */
David Howells40220c12006-10-09 12:19:47 +010061extern void startup_match20_interrupt(irq_handler_t handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static unsigned long last_pc0, last_match20;
63#endif
64
65static DEFINE_SPINLOCK(time_lock);
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067unsigned long wtimer;
Ralf Baechle937a8012006-10-07 19:44:33 +010068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#ifdef CONFIG_PM
Ralf Baechle310a09d2007-10-23 02:59:55 +010070static irqreturn_t counter0_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071{
72 unsigned long pc0;
73 int time_elapsed;
74 static int jiffie_drift = 0;
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 if (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20) {
77 /* should never happen! */
Pete Popov3ce86ee2005-07-19 07:05:36 +000078 printk(KERN_WARNING "counter 0 w status error\n");
79 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 }
81
82 pc0 = au_readl(SYS_TOYREAD);
83 if (pc0 < last_match20) {
84 /* counter overflowed */
85 time_elapsed = (0xffffffff - last_match20) + pc0;
86 }
87 else {
88 time_elapsed = pc0 - last_match20;
89 }
90
91 while (time_elapsed > 0) {
Atsushi Nemoto3171a032006-09-29 02:00:32 -070092 do_timer(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093#ifndef CONFIG_SMP
Ralf Baechle937a8012006-10-07 19:44:33 +010094 update_process_times(user_mode(get_irq_regs()));
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#endif
96 time_elapsed -= MATCH20_INC;
97 last_match20 += MATCH20_INC;
98 jiffie_drift++;
99 }
100
101 last_pc0 = pc0;
102 au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
103 au_sync();
104
105 /* our counter ticks at 10.009765625 ms/tick, we we're running
106 * almost 10uS too slow per tick.
107 */
108
109 if (jiffie_drift >= 999) {
110 jiffie_drift -= 999;
Atsushi Nemoto3171a032006-09-29 02:00:32 -0700111 do_timer(1); /* increment jiffies by one */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#ifndef CONFIG_SMP
Ralf Baechle937a8012006-10-07 19:44:33 +0100113 update_process_times(user_mode(get_irq_regs()));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114#endif
115 }
Pete Popov3ce86ee2005-07-19 07:05:36 +0000116
117 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118}
119
Ralf Baechle310a09d2007-10-23 02:59:55 +0100120struct irqaction counter0_action = {
121 .handler = counter0_irq,
122 .flags = IRQF_DISABLED,
123 .name = "alchemy-toy",
124 .dev_id = NULL,
125};
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/* When we wakeup from sleep, we have to "catch up" on all of the
128 * timer ticks we have missed.
129 */
130void
131wakeup_counter0_adjust(void)
132{
133 unsigned long pc0;
134 int time_elapsed;
135
136 pc0 = au_readl(SYS_TOYREAD);
137 if (pc0 < last_match20) {
138 /* counter overflowed */
139 time_elapsed = (0xffffffff - last_match20) + pc0;
140 }
141 else {
142 time_elapsed = pc0 - last_match20;
143 }
144
145 while (time_elapsed > 0) {
146 time_elapsed -= MATCH20_INC;
147 last_match20 += MATCH20_INC;
148 }
149
150 last_pc0 = pc0;
151 au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
152 au_sync();
153
154}
155
156/* This is just for debugging to set the timer for a sleep delay.
157*/
158void
159wakeup_counter0_set(int ticks)
160{
161 unsigned long pc0;
162
163 pc0 = au_readl(SYS_TOYREAD);
164 last_pc0 = pc0;
165 au_writel(last_match20 + (MATCH20_INC * ticks), SYS_TOYMATCH2);
166 au_sync();
167}
168#endif
169
170/* I haven't found anyone that doesn't use a 12 MHz source clock,
171 * but just in case.....
172 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define AU1000_SRC_CLK 12000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175/*
176 * We read the real processor speed from the PLL. This is important
177 * because it is more accurate than computing it from the 32KHz
178 * counter, if it exists. If we don't have an accurate processor
179 * speed, all of the peripherals that derive their clocks based on
180 * this advertised speed will introduce error and sometimes not work
181 * properly. This function is futher convoluted to still allow configurations
182 * to do that in case they have really, really old silicon with a
183 * write-only PLL register, that we need the 32KHz when power management
184 * "wait" is enabled, and we need to detect if the 32KHz isn't present
185 * but requested......got it? :-) -- Dan
186 */
187unsigned long cal_r4koff(void)
188{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 unsigned long cpu_speed;
190 unsigned long flags;
191 unsigned long counter;
192
193 spin_lock_irqsave(&time_lock, flags);
194
195 /* Power management cares if we don't have a 32KHz counter.
196 */
197 no_au1xxx_32khz = 0;
198 counter = au_readl(SYS_COUNTER_CNTRL);
199 if (counter & SYS_CNTRL_E0) {
200 int trim_divide = 16;
201
202 au_writel(counter | SYS_CNTRL_EN1, SYS_COUNTER_CNTRL);
203
204 while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
205 /* RTC now ticks at 32.768/16 kHz */
206 au_writel(trim_divide-1, SYS_RTCTRIM);
207 while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
208
209 while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100210 au_writel(0, SYS_TOYWRITE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
Sergei Shtylyov758e2852008-03-27 16:09:31 +0300212 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 no_au1xxx_32khz = 1;
Sergei Shtylyov758e2852008-03-27 16:09:31 +0300214
215 /*
216 * On early Au1000, sys_cpupll was write-only. Since these
217 * silicon versions of Au1000 are not sold by AMD, we don't bend
218 * over backwards trying to determine the frequency.
219 */
220 if (cur_cpu_spec[0]->cpu_pll_wo)
221#ifdef CONFIG_SOC_AU1000_FREQUENCY
222 cpu_speed = CONFIG_SOC_AU1000_FREQUENCY;
223#else
224 cpu_speed = 396000000;
225#endif
226 else
227 cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) * AU1000_SRC_CLK;
Sergei Shtylyov53c1b192006-09-03 22:17:10 +0400228 mips_hpt_frequency = cpu_speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 // Equation: Baudrate = CPU / (SD * 2 * CLKDIV * 16)
230 set_au1x00_uart_baud_base(cpu_speed / (2 * ((int)(au_readl(SYS_POWERCTRL)&0x03) + 2) * 16));
231 spin_unlock_irqrestore(&time_lock, flags);
232 return (cpu_speed / HZ);
233}
234
Ralf Baechlebc2f2a22007-10-26 12:58:02 +0100235void __init plat_time_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
Sergei Shtylyovfbd7a382006-05-28 00:04:01 +0400237 unsigned int est_freq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
239 printk("calculating r4koff... ");
240 r4k_offset = cal_r4koff();
241 printk("%08lx(%d)\n", r4k_offset, (int) r4k_offset);
242
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700243 //est_freq = 2*r4k_offset*HZ;
244 est_freq = r4k_offset*HZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 est_freq += 5000; /* round */
246 est_freq -= est_freq%10000;
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700247 printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 (est_freq%1000000)*100/1000000);
249 set_au1x00_speed(est_freq);
250 set_au1x00_lcd_clock(); // program the LCD clock
251
252 r4k_cur = (read_c0_count() + r4k_offset);
253 write_c0_compare(r4k_cur);
254
255#ifdef CONFIG_PM
256 /*
257 * setup counter 0, since it keeps ticking after a
258 * 'wait' instruction has been executed. The CP0 timer and
259 * counter 1 do NOT continue running after 'wait'
260 *
261 * It's too early to call request_irq() here, so we handle
262 * counter 0 interrupt as a special irq and it doesn't show
263 * up under /proc/interrupts.
264 *
265 * Check to ensure we really have a 32KHz oscillator before
266 * we do this.
267 */
Sergei Shtylyov01675092008-03-24 23:15:50 +0300268 if (no_au1xxx_32khz)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 printk("WARNING: no 32KHz clock found.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 else {
271 while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
272 au_writel(0, SYS_TOYWRITE);
273 while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
274
275 au_writel(au_readl(SYS_WAKEMSK) | (1<<8), SYS_WAKEMSK);
276 au_writel(~0, SYS_WAKESRC);
277 au_sync();
278 while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
279
Pete Popov3ce86ee2005-07-19 07:05:36 +0000280 /* setup match20 to interrupt once every HZ */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 last_pc0 = last_match20 = au_readl(SYS_TOYREAD);
282 au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
283 au_sync();
284 while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
Ralf Baechle310a09d2007-10-23 02:59:55 +0100285 setup_irq(AU1000_TOY_MATCH2_INT, &counter0_action);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 /* We can use the real 'wait' instruction.
288 */
Pete Popov494900a2005-04-07 00:42:10 +0000289 allow_au1k_wait = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 }
291
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292#endif
293}