blob: b8dfe337313a5429a96f24846bc261216b279b13 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 */
26
27#include <linux/config.h>
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/moduleparam.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/if_vlan.h>
36#include <linux/ip.h>
37#include <linux/delay.h>
38#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010039#include <linux/dma-mapping.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080040#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040041#include <asm/irq.h>
42
43#include "skge.h"
44
45#define DRV_NAME "skge"
Stephen Hemmingerf15943f2005-12-14 15:47:49 -080046#define DRV_VERSION "1.3"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040047#define PFX DRV_NAME " "
48
49#define DEFAULT_TX_RING_SIZE 128
50#define DEFAULT_RX_RING_SIZE 512
51#define MAX_TX_RING_SIZE 1024
52#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070053#define RX_COPY_THRESHOLD 128
54#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040055#define PHY_RETRIES 1000
56#define ETH_JUMBO_MTU 9000
57#define TX_WATCHDOG (5 * HZ)
58#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070059#define BLINK_MS 250
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040060
61MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
62MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
63MODULE_LICENSE("GPL");
64MODULE_VERSION(DRV_VERSION);
65
66static const u32 default_msg
67 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
68 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
69
70static int debug = -1; /* defaults above */
71module_param(debug, int, 0);
72MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
73
74static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070075 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
76 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
77 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
78 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070079 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
80 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
81 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
82 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070083 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Francois Romieu86f0cd52005-08-24 01:14:23 +020084 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040085 { 0 }
86};
87MODULE_DEVICE_TABLE(pci, skge_id_table);
88
89static int skge_up(struct net_device *dev);
90static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080091static void skge_phy_reset(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040092static void skge_tx_clean(struct skge_port *skge);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080093static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
94static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040095static void genesis_get_stats(struct skge_port *skge, u64 *data);
96static void yukon_get_stats(struct skge_port *skge, u64 *data);
97static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040098static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -070099static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700101/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400102static const int txqaddr[] = { Q_XA1, Q_XA2 };
103static const int rxqaddr[] = { Q_R1, Q_R2 };
104static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
105static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700106static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400107
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400108static int skge_get_regs_len(struct net_device *dev)
109{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700110 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400111}
112
113/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700114 * Returns copy of whole control register region
115 * Note: skip RAM address register because accessing it will
116 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117 */
118static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
119 void *p)
120{
121 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400122 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400123
124 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700125 memset(p, 0, regs->len);
126 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400127
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700128 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
129 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130}
131
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800132/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400133static int wol_supported(const struct skge_hw *hw)
134{
135 return !((hw->chip_id == CHIP_ID_GENESIS ||
Stephen Hemminger981d0372005-06-27 11:33:06 -0700136 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400137}
138
139static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
140{
141 struct skge_port *skge = netdev_priv(dev);
142
143 wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
144 wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
145}
146
147static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
148{
149 struct skge_port *skge = netdev_priv(dev);
150 struct skge_hw *hw = skge->hw;
151
Stephen Hemminger95566062005-06-27 11:33:02 -0700152 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400153 return -EOPNOTSUPP;
154
155 if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
156 return -EOPNOTSUPP;
157
158 skge->wol = wol->wolopts == WAKE_MAGIC;
159
160 if (skge->wol) {
161 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
162
163 skge_write16(hw, WOL_CTRL_STAT,
164 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
165 WOL_CTL_ENA_MAGIC_PKT_UNIT);
166 } else
167 skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
168
169 return 0;
170}
171
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800172/* Determine supported/advertised modes based on hardware.
173 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700174 */
175static u32 skge_supported_modes(const struct skge_hw *hw)
176{
177 u32 supported;
178
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700179 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700180 supported = SUPPORTED_10baseT_Half
181 | SUPPORTED_10baseT_Full
182 | SUPPORTED_100baseT_Half
183 | SUPPORTED_100baseT_Full
184 | SUPPORTED_1000baseT_Half
185 | SUPPORTED_1000baseT_Full
186 | SUPPORTED_Autoneg| SUPPORTED_TP;
187
188 if (hw->chip_id == CHIP_ID_GENESIS)
189 supported &= ~(SUPPORTED_10baseT_Half
190 | SUPPORTED_10baseT_Full
191 | SUPPORTED_100baseT_Half
192 | SUPPORTED_100baseT_Full);
193
194 else if (hw->chip_id == CHIP_ID_YUKON)
195 supported &= ~SUPPORTED_1000baseT_Half;
196 } else
197 supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
198 | SUPPORTED_Autoneg;
199
200 return supported;
201}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400202
203static int skge_get_settings(struct net_device *dev,
204 struct ethtool_cmd *ecmd)
205{
206 struct skge_port *skge = netdev_priv(dev);
207 struct skge_hw *hw = skge->hw;
208
209 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700210 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400211
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700212 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400213 ecmd->port = PORT_TP;
214 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700215 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400216 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400217
218 ecmd->advertising = skge->advertising;
219 ecmd->autoneg = skge->autoneg;
220 ecmd->speed = skge->speed;
221 ecmd->duplex = skge->duplex;
222 return 0;
223}
224
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400225static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
226{
227 struct skge_port *skge = netdev_priv(dev);
228 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700229 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400230
231 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700232 ecmd->advertising = supported;
233 skge->duplex = -1;
234 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400235 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700236 u32 setting;
237
Stephen Hemminger2c668512005-07-22 16:26:07 -0700238 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400239 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700240 if (ecmd->duplex == DUPLEX_FULL)
241 setting = SUPPORTED_1000baseT_Full;
242 else if (ecmd->duplex == DUPLEX_HALF)
243 setting = SUPPORTED_1000baseT_Half;
244 else
245 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400246 break;
247 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700248 if (ecmd->duplex == DUPLEX_FULL)
249 setting = SUPPORTED_100baseT_Full;
250 else if (ecmd->duplex == DUPLEX_HALF)
251 setting = SUPPORTED_100baseT_Half;
252 else
253 return -EINVAL;
254 break;
255
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400256 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700257 if (ecmd->duplex == DUPLEX_FULL)
258 setting = SUPPORTED_10baseT_Full;
259 else if (ecmd->duplex == DUPLEX_HALF)
260 setting = SUPPORTED_10baseT_Half;
261 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400262 return -EINVAL;
263 break;
264 default:
265 return -EINVAL;
266 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700267
268 if ((setting & supported) == 0)
269 return -EINVAL;
270
271 skge->speed = ecmd->speed;
272 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400273 }
274
275 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400276 skge->advertising = ecmd->advertising;
277
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800278 if (netif_running(dev))
279 skge_phy_reset(skge);
280
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400281 return (0);
282}
283
284static void skge_get_drvinfo(struct net_device *dev,
285 struct ethtool_drvinfo *info)
286{
287 struct skge_port *skge = netdev_priv(dev);
288
289 strcpy(info->driver, DRV_NAME);
290 strcpy(info->version, DRV_VERSION);
291 strcpy(info->fw_version, "N/A");
292 strcpy(info->bus_info, pci_name(skge->hw->pdev));
293}
294
295static const struct skge_stat {
296 char name[ETH_GSTRING_LEN];
297 u16 xmac_offset;
298 u16 gma_offset;
299} skge_stats[] = {
300 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
301 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
302
303 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
304 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
305 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
306 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
307 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
308 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
309 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
310 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
311
312 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
313 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
314 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
315 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
316 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
317 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
318
319 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
320 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
321 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
322 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
323 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
324};
325
326static int skge_get_stats_count(struct net_device *dev)
327{
328 return ARRAY_SIZE(skge_stats);
329}
330
331static void skge_get_ethtool_stats(struct net_device *dev,
332 struct ethtool_stats *stats, u64 *data)
333{
334 struct skge_port *skge = netdev_priv(dev);
335
336 if (skge->hw->chip_id == CHIP_ID_GENESIS)
337 genesis_get_stats(skge, data);
338 else
339 yukon_get_stats(skge, data);
340}
341
342/* Use hardware MIB variables for critical path statistics and
343 * transmit feedback not reported at interrupt.
344 * Other errors are accounted for in interrupt handler.
345 */
346static struct net_device_stats *skge_get_stats(struct net_device *dev)
347{
348 struct skge_port *skge = netdev_priv(dev);
349 u64 data[ARRAY_SIZE(skge_stats)];
350
351 if (skge->hw->chip_id == CHIP_ID_GENESIS)
352 genesis_get_stats(skge, data);
353 else
354 yukon_get_stats(skge, data);
355
356 skge->net_stats.tx_bytes = data[0];
357 skge->net_stats.rx_bytes = data[1];
358 skge->net_stats.tx_packets = data[2] + data[4] + data[6];
359 skge->net_stats.rx_packets = data[3] + data[5] + data[7];
360 skge->net_stats.multicast = data[5] + data[7];
361 skge->net_stats.collisions = data[10];
362 skge->net_stats.tx_aborted_errors = data[12];
363
364 return &skge->net_stats;
365}
366
367static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
368{
369 int i;
370
Stephen Hemminger95566062005-06-27 11:33:02 -0700371 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400372 case ETH_SS_STATS:
373 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
374 memcpy(data + i * ETH_GSTRING_LEN,
375 skge_stats[i].name, ETH_GSTRING_LEN);
376 break;
377 }
378}
379
380static void skge_get_ring_param(struct net_device *dev,
381 struct ethtool_ringparam *p)
382{
383 struct skge_port *skge = netdev_priv(dev);
384
385 p->rx_max_pending = MAX_RX_RING_SIZE;
386 p->tx_max_pending = MAX_TX_RING_SIZE;
387 p->rx_mini_max_pending = 0;
388 p->rx_jumbo_max_pending = 0;
389
390 p->rx_pending = skge->rx_ring.count;
391 p->tx_pending = skge->tx_ring.count;
392 p->rx_mini_pending = 0;
393 p->rx_jumbo_pending = 0;
394}
395
396static int skge_set_ring_param(struct net_device *dev,
397 struct ethtool_ringparam *p)
398{
399 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800400 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400401
402 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
403 p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
404 return -EINVAL;
405
406 skge->rx_ring.count = p->rx_pending;
407 skge->tx_ring.count = p->tx_pending;
408
409 if (netif_running(dev)) {
410 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800411 err = skge_up(dev);
412 if (err)
413 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400414 }
415
416 return 0;
417}
418
419static u32 skge_get_msglevel(struct net_device *netdev)
420{
421 struct skge_port *skge = netdev_priv(netdev);
422 return skge->msg_enable;
423}
424
425static void skge_set_msglevel(struct net_device *netdev, u32 value)
426{
427 struct skge_port *skge = netdev_priv(netdev);
428 skge->msg_enable = value;
429}
430
431static int skge_nway_reset(struct net_device *dev)
432{
433 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400434
435 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
436 return -EINVAL;
437
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800438 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400439 return 0;
440}
441
442static int skge_set_sg(struct net_device *dev, u32 data)
443{
444 struct skge_port *skge = netdev_priv(dev);
445 struct skge_hw *hw = skge->hw;
446
447 if (hw->chip_id == CHIP_ID_GENESIS && data)
448 return -EOPNOTSUPP;
449 return ethtool_op_set_sg(dev, data);
450}
451
452static int skge_set_tx_csum(struct net_device *dev, u32 data)
453{
454 struct skge_port *skge = netdev_priv(dev);
455 struct skge_hw *hw = skge->hw;
456
457 if (hw->chip_id == CHIP_ID_GENESIS && data)
458 return -EOPNOTSUPP;
459
460 return ethtool_op_set_tx_csum(dev, data);
461}
462
463static u32 skge_get_rx_csum(struct net_device *dev)
464{
465 struct skge_port *skge = netdev_priv(dev);
466
467 return skge->rx_csum;
468}
469
470/* Only Yukon supports checksum offload. */
471static int skge_set_rx_csum(struct net_device *dev, u32 data)
472{
473 struct skge_port *skge = netdev_priv(dev);
474
475 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
476 return -EOPNOTSUPP;
477
478 skge->rx_csum = data;
479 return 0;
480}
481
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400482static void skge_get_pauseparam(struct net_device *dev,
483 struct ethtool_pauseparam *ecmd)
484{
485 struct skge_port *skge = netdev_priv(dev);
486
487 ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
488 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
489 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
490 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
491
492 ecmd->autoneg = skge->autoneg;
493}
494
495static int skge_set_pauseparam(struct net_device *dev,
496 struct ethtool_pauseparam *ecmd)
497{
498 struct skge_port *skge = netdev_priv(dev);
499
500 skge->autoneg = ecmd->autoneg;
501 if (ecmd->rx_pause && ecmd->tx_pause)
502 skge->flow_control = FLOW_MODE_SYMMETRIC;
Stephen Hemminger95566062005-06-27 11:33:02 -0700503 else if (ecmd->rx_pause && !ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400504 skge->flow_control = FLOW_MODE_REM_SEND;
Stephen Hemminger95566062005-06-27 11:33:02 -0700505 else if (!ecmd->rx_pause && ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400506 skge->flow_control = FLOW_MODE_LOC_SEND;
507 else
508 skge->flow_control = FLOW_MODE_NONE;
509
Stephen Hemmingere8df8552005-12-14 15:47:45 -0800510 if (netif_running(dev))
511 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400512 return 0;
513}
514
515/* Chip internal frequency for clock calculations */
516static inline u32 hwkhz(const struct skge_hw *hw)
517{
518 if (hw->chip_id == CHIP_ID_GENESIS)
519 return 53215; /* or: 53.125 MHz */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400520 else
521 return 78215; /* or: 78.125 MHz */
522}
523
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800524/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400525static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
526{
527 return (ticks * 1000) / hwkhz(hw);
528}
529
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800530/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400531static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
532{
533 return hwkhz(hw) * usec / 1000;
534}
535
536static int skge_get_coalesce(struct net_device *dev,
537 struct ethtool_coalesce *ecmd)
538{
539 struct skge_port *skge = netdev_priv(dev);
540 struct skge_hw *hw = skge->hw;
541 int port = skge->port;
542
543 ecmd->rx_coalesce_usecs = 0;
544 ecmd->tx_coalesce_usecs = 0;
545
546 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
547 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
548 u32 msk = skge_read32(hw, B2_IRQM_MSK);
549
550 if (msk & rxirqmask[port])
551 ecmd->rx_coalesce_usecs = delay;
552 if (msk & txirqmask[port])
553 ecmd->tx_coalesce_usecs = delay;
554 }
555
556 return 0;
557}
558
559/* Note: interrupt timer is per board, but can turn on/off per port */
560static int skge_set_coalesce(struct net_device *dev,
561 struct ethtool_coalesce *ecmd)
562{
563 struct skge_port *skge = netdev_priv(dev);
564 struct skge_hw *hw = skge->hw;
565 int port = skge->port;
566 u32 msk = skge_read32(hw, B2_IRQM_MSK);
567 u32 delay = 25;
568
569 if (ecmd->rx_coalesce_usecs == 0)
570 msk &= ~rxirqmask[port];
571 else if (ecmd->rx_coalesce_usecs < 25 ||
572 ecmd->rx_coalesce_usecs > 33333)
573 return -EINVAL;
574 else {
575 msk |= rxirqmask[port];
576 delay = ecmd->rx_coalesce_usecs;
577 }
578
579 if (ecmd->tx_coalesce_usecs == 0)
580 msk &= ~txirqmask[port];
581 else if (ecmd->tx_coalesce_usecs < 25 ||
582 ecmd->tx_coalesce_usecs > 33333)
583 return -EINVAL;
584 else {
585 msk |= txirqmask[port];
586 delay = min(delay, ecmd->rx_coalesce_usecs);
587 }
588
589 skge_write32(hw, B2_IRQM_MSK, msk);
590 if (msk == 0)
591 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
592 else {
593 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
594 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
595 }
596 return 0;
597}
598
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700599enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
600static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400601{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400602 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700603 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400604
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -0700605 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700606 if (hw->chip_id == CHIP_ID_GENESIS) {
607 switch (mode) {
608 case LED_MODE_OFF:
609 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
610 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
611 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
612 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
613 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400614
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700615 case LED_MODE_ON:
616 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
617 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
618
619 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
620 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
621
622 break;
623
624 case LED_MODE_TST:
625 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
626 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
627 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
628
629 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
630 break;
631 }
632 } else {
633 switch (mode) {
634 case LED_MODE_OFF:
635 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
636 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
637 PHY_M_LED_MO_DUP(MO_LED_OFF) |
638 PHY_M_LED_MO_10(MO_LED_OFF) |
639 PHY_M_LED_MO_100(MO_LED_OFF) |
640 PHY_M_LED_MO_1000(MO_LED_OFF) |
641 PHY_M_LED_MO_RX(MO_LED_OFF));
642 break;
643 case LED_MODE_ON:
644 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
645 PHY_M_LED_PULS_DUR(PULS_170MS) |
646 PHY_M_LED_BLINK_RT(BLINK_84MS) |
647 PHY_M_LEDC_TX_CTRL |
648 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700649
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700650 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
651 PHY_M_LED_MO_RX(MO_LED_OFF) |
652 (skge->speed == SPEED_100 ?
653 PHY_M_LED_MO_100(MO_LED_ON) : 0));
654 break;
655 case LED_MODE_TST:
656 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
657 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
658 PHY_M_LED_MO_DUP(MO_LED_ON) |
659 PHY_M_LED_MO_10(MO_LED_ON) |
660 PHY_M_LED_MO_100(MO_LED_ON) |
661 PHY_M_LED_MO_1000(MO_LED_ON) |
662 PHY_M_LED_MO_RX(MO_LED_ON));
663 }
664 }
665 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400666}
667
668/* blink LED's for finding board */
669static int skge_phys_id(struct net_device *dev, u32 data)
670{
671 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700672 unsigned long ms;
673 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400674
Stephen Hemminger95566062005-06-27 11:33:02 -0700675 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700676 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
677 else
678 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400679
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700680 while (ms > 0) {
681 skge_led(skge, mode);
682 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400683
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700684 if (msleep_interruptible(BLINK_MS))
685 break;
686 ms -= BLINK_MS;
687 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400688
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700689 /* back to regular LED state */
690 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400691
692 return 0;
693}
694
695static struct ethtool_ops skge_ethtool_ops = {
696 .get_settings = skge_get_settings,
697 .set_settings = skge_set_settings,
698 .get_drvinfo = skge_get_drvinfo,
699 .get_regs_len = skge_get_regs_len,
700 .get_regs = skge_get_regs,
701 .get_wol = skge_get_wol,
702 .set_wol = skge_set_wol,
703 .get_msglevel = skge_get_msglevel,
704 .set_msglevel = skge_set_msglevel,
705 .nway_reset = skge_nway_reset,
706 .get_link = ethtool_op_get_link,
707 .get_ringparam = skge_get_ring_param,
708 .set_ringparam = skge_set_ring_param,
709 .get_pauseparam = skge_get_pauseparam,
710 .set_pauseparam = skge_set_pauseparam,
711 .get_coalesce = skge_get_coalesce,
712 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400713 .get_sg = ethtool_op_get_sg,
714 .set_sg = skge_set_sg,
715 .get_tx_csum = ethtool_op_get_tx_csum,
716 .set_tx_csum = skge_set_tx_csum,
717 .get_rx_csum = skge_get_rx_csum,
718 .set_rx_csum = skge_set_rx_csum,
719 .get_strings = skge_get_strings,
720 .phys_id = skge_phys_id,
721 .get_stats_count = skge_get_stats_count,
722 .get_ethtool_stats = skge_get_ethtool_stats,
John W. Linville56230d52005-09-12 10:48:57 -0400723 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400724};
725
726/*
727 * Allocate ring elements and chain them together
728 * One-to-one association of board descriptors with ring elements
729 */
730static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
731{
732 struct skge_tx_desc *d;
733 struct skge_element *e;
734 int i;
735
736 ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
737 if (!ring->start)
738 return -ENOMEM;
739
740 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
741 e->desc = d;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700742 e->skb = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400743 if (i == ring->count - 1) {
744 e->next = ring->start;
745 d->next_offset = base;
746 } else {
747 e->next = e + 1;
748 d->next_offset = base + (i+1) * sizeof(*d);
749 }
750 }
751 ring->to_use = ring->to_clean = ring->start;
752
753 return 0;
754}
755
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700756/* Allocate and setup a new buffer for receiving */
757static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
758 struct sk_buff *skb, unsigned int bufsize)
759{
760 struct skge_rx_desc *rd = e->desc;
761 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400762
763 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
764 PCI_DMA_FROMDEVICE);
765
766 rd->dma_lo = map;
767 rd->dma_hi = map >> 32;
768 e->skb = skb;
769 rd->csum1_start = ETH_HLEN;
770 rd->csum2_start = ETH_HLEN;
771 rd->csum1 = 0;
772 rd->csum2 = 0;
773
774 wmb();
775
776 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
777 pci_unmap_addr_set(e, mapaddr, map);
778 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400779}
780
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700781/* Resume receiving using existing skb,
782 * Note: DMA address is not changed by chip.
783 * MTU not changed while receiver active.
784 */
785static void skge_rx_reuse(struct skge_element *e, unsigned int size)
786{
787 struct skge_rx_desc *rd = e->desc;
788
789 rd->csum2 = 0;
790 rd->csum2_start = ETH_HLEN;
791
792 wmb();
793
794 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
795}
796
797
798/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400799static void skge_rx_clean(struct skge_port *skge)
800{
801 struct skge_hw *hw = skge->hw;
802 struct skge_ring *ring = &skge->rx_ring;
803 struct skge_element *e;
804
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700805 e = ring->start;
806 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400807 struct skge_rx_desc *rd = e->desc;
808 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700809 if (e->skb) {
810 pci_unmap_single(hw->pdev,
811 pci_unmap_addr(e, mapaddr),
812 pci_unmap_len(e, maplen),
813 PCI_DMA_FROMDEVICE);
814 dev_kfree_skb(e->skb);
815 e->skb = NULL;
816 }
817 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400818}
819
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700820
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400821/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700822 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400823 */
824static int skge_rx_fill(struct skge_port *skge)
825{
826 struct skge_ring *ring = &skge->rx_ring;
827 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400828
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700829 e = ring->start;
830 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700831 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400832
Stephen Hemminger383181a2005-09-19 15:37:16 -0700833 skb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700834 if (!skb)
835 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400836
Stephen Hemminger383181a2005-09-19 15:37:16 -0700837 skb_reserve(skb, NET_IP_ALIGN);
838 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700839 } while ( (e = e->next) != ring->start);
840
841 ring->to_clean = ring->start;
842 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400843}
844
845static void skge_link_up(struct skge_port *skge)
846{
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700847 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700848 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
849
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400850 netif_carrier_on(skge->netdev);
851 if (skge->tx_avail > MAX_SKB_FRAGS + 1)
852 netif_wake_queue(skge->netdev);
853
854 if (netif_msg_link(skge))
855 printk(KERN_INFO PFX
856 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
857 skge->netdev->name, skge->speed,
858 skge->duplex == DUPLEX_FULL ? "full" : "half",
859 (skge->flow_control == FLOW_MODE_NONE) ? "none" :
860 (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
861 (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
862 (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
863 "unknown");
864}
865
866static void skge_link_down(struct skge_port *skge)
867{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700868 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400869 netif_carrier_off(skge->netdev);
870 netif_stop_queue(skge->netdev);
871
872 if (netif_msg_link(skge))
873 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
874}
875
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800876static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400877{
878 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400879
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700880 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800881 xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400882
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700883 /* Need to wait for external PHY */
884 for (i = 0; i < PHY_RETRIES; i++) {
885 udelay(1);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800886 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700887 goto ready;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400888 }
889
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800890 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700891 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800892 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700893
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800894 return 0;
895}
896
897static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
898{
899 u16 v = 0;
900 if (__xm_phy_read(hw, port, reg, &v))
901 printk(KERN_WARNING PFX "%s: phy read timed out\n",
902 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400903 return v;
904}
905
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800906static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400907{
908 int i;
909
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700910 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400911 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700912 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400913 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700914 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400915 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800916 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400917
918 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700919 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800920 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400921}
922
923static void genesis_init(struct skge_hw *hw)
924{
925 /* set blink source counter */
926 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
927 skge_write8(hw, B2_BSC_CTRL, BSC_START);
928
929 /* configure mac arbiter */
930 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
931
932 /* configure mac arbiter timeout values */
933 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
934 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
935 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
936 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
937
938 skge_write8(hw, B3_MA_RCINI_RX1, 0);
939 skge_write8(hw, B3_MA_RCINI_RX2, 0);
940 skge_write8(hw, B3_MA_RCINI_TX1, 0);
941 skge_write8(hw, B3_MA_RCINI_TX2, 0);
942
943 /* configure packet arbiter timeout */
944 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
945 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
946 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
947 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
948 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
949}
950
951static void genesis_reset(struct skge_hw *hw, int port)
952{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700953 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400954
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700955 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
956
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400957 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700958 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
959 xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
960 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
961 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
962 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400963
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700964 /* disable Broadcom PHY IRQ */
965 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400966
Stephen Hemminger45bada62005-06-27 11:33:12 -0700967 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400968}
969
970
Stephen Hemminger45bada62005-06-27 11:33:12 -0700971/* Convert mode to MII values */
972static const u16 phy_pause_map[] = {
973 [FLOW_MODE_NONE] = 0,
974 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
975 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
976 [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
977};
978
979
980/* Check status of Broadcom phy link */
981static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400982{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700983 struct net_device *dev = hw->dev[port];
984 struct skge_port *skge = netdev_priv(dev);
985 u16 status;
986
987 /* read twice because of latch */
988 (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
989 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
990
Stephen Hemminger45bada62005-06-27 11:33:12 -0700991 if ((status & PHY_ST_LSYNC) == 0) {
992 u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
993 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
994 xm_write16(hw, port, XM_MMU_CMD, cmd);
995 /* dummy read to ensure writing */
996 (void) xm_read16(hw, port, XM_MMU_CMD);
997
998 if (netif_carrier_ok(dev))
999 skge_link_down(skge);
1000 } else {
1001 if (skge->autoneg == AUTONEG_ENABLE &&
1002 (status & PHY_ST_AN_OVER)) {
1003 u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
1004 u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1005
1006 if (lpa & PHY_B_AN_RF) {
1007 printk(KERN_NOTICE PFX "%s: remote fault\n",
1008 dev->name);
1009 return;
1010 }
1011
1012 /* Check Duplex mismatch */
Stephen Hemminger2c668512005-07-22 16:26:07 -07001013 switch (aux & PHY_B_AS_AN_RES_MSK) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001014 case PHY_B_RES_1000FD:
1015 skge->duplex = DUPLEX_FULL;
1016 break;
1017 case PHY_B_RES_1000HD:
1018 skge->duplex = DUPLEX_HALF;
1019 break;
1020 default:
1021 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1022 dev->name);
1023 return;
1024 }
1025
1026
1027 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1028 switch (aux & PHY_B_AS_PAUSE_MSK) {
1029 case PHY_B_AS_PAUSE_MSK:
1030 skge->flow_control = FLOW_MODE_SYMMETRIC;
1031 break;
1032 case PHY_B_AS_PRR:
1033 skge->flow_control = FLOW_MODE_REM_SEND;
1034 break;
1035 case PHY_B_AS_PRT:
1036 skge->flow_control = FLOW_MODE_LOC_SEND;
1037 break;
1038 default:
1039 skge->flow_control = FLOW_MODE_NONE;
1040 }
1041
1042 skge->speed = SPEED_1000;
1043 }
1044
1045 if (!netif_carrier_ok(dev))
1046 genesis_link_up(skge);
1047 }
1048}
1049
1050/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1051 * Phy on for 100 or 10Mbit operation
1052 */
1053static void bcom_phy_init(struct skge_port *skge, int jumbo)
1054{
1055 struct skge_hw *hw = skge->hw;
1056 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001057 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001058 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001059
1060 /* magic workaround patterns for Broadcom */
1061 static const struct {
1062 u16 reg;
1063 u16 val;
1064 } A1hack[] = {
1065 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1066 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1067 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1068 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1069 }, C0hack[] = {
1070 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1071 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1072 };
1073
Stephen Hemminger45bada62005-06-27 11:33:12 -07001074 /* read Id from external PHY (all have the same address) */
1075 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1076
1077 /* Optimize MDIO transfer by suppressing preamble. */
1078 r = xm_read16(hw, port, XM_MMU_CMD);
1079 r |= XM_MMU_NO_PRE;
1080 xm_write16(hw, port, XM_MMU_CMD,r);
1081
Stephen Hemminger2c668512005-07-22 16:26:07 -07001082 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001083 case PHY_BCOM_ID1_C0:
1084 /*
1085 * Workaround BCOM Errata for the C0 type.
1086 * Write magic patterns to reserved registers.
1087 */
1088 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1089 xm_phy_write(hw, port,
1090 C0hack[i].reg, C0hack[i].val);
1091
1092 break;
1093 case PHY_BCOM_ID1_A1:
1094 /*
1095 * Workaround BCOM Errata for the A1 type.
1096 * Write magic patterns to reserved registers.
1097 */
1098 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1099 xm_phy_write(hw, port,
1100 A1hack[i].reg, A1hack[i].val);
1101 break;
1102 }
1103
1104 /*
1105 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1106 * Disable Power Management after reset.
1107 */
1108 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1109 r |= PHY_B_AC_DIS_PM;
1110 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1111
1112 /* Dummy read */
1113 xm_read16(hw, port, XM_ISRC);
1114
1115 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1116 ctl = PHY_CT_SP1000; /* always 1000mbit */
1117
1118 if (skge->autoneg == AUTONEG_ENABLE) {
1119 /*
1120 * Workaround BCOM Errata #1 for the C5 type.
1121 * 1000Base-T Link Acquisition Failure in Slave Mode
1122 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1123 */
1124 u16 adv = PHY_B_1000C_RD;
1125 if (skge->advertising & ADVERTISED_1000baseT_Half)
1126 adv |= PHY_B_1000C_AHD;
1127 if (skge->advertising & ADVERTISED_1000baseT_Full)
1128 adv |= PHY_B_1000C_AFD;
1129 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1130
1131 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1132 } else {
1133 if (skge->duplex == DUPLEX_FULL)
1134 ctl |= PHY_CT_DUP_MD;
1135 /* Force to slave */
1136 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1137 }
1138
1139 /* Set autonegotiation pause parameters */
1140 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1141 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1142
1143 /* Handle Jumbo frames */
1144 if (jumbo) {
1145 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1146 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1147
1148 ext |= PHY_B_PEC_HIGH_LA;
1149
1150 }
1151
1152 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1153 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1154
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001155 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001156 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1157
1158 bcom_check_link(hw, port);
1159}
1160
1161static void genesis_mac_init(struct skge_hw *hw, int port)
1162{
1163 struct net_device *dev = hw->dev[port];
1164 struct skge_port *skge = netdev_priv(dev);
1165 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1166 int i;
1167 u32 r;
1168 const u8 zero[6] = { 0 };
1169
1170 /* Clear MIB counters */
1171 xm_write16(hw, port, XM_STAT_CMD,
1172 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1173 /* Clear two times according to Errata #3 */
1174 xm_write16(hw, port, XM_STAT_CMD,
1175 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001176
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001177 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001178 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001179
1180 /*
1181 * Perform additional initialization for external PHYs,
1182 * namely for the 1000baseTX cards that use the XMAC's
1183 * GMII mode.
1184 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001185 /* Take external Phy out of reset */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001186 r = skge_read32(hw, B2_GP_IO);
1187 if (port == 0)
1188 r |= GP_DIR_0|GP_IO_0;
1189 else
1190 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001191
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001192 skge_write32(hw, B2_GP_IO, r);
1193 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001194
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001195 /* Enable GMII interface */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001196 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001197
Stephen Hemminger45bada62005-06-27 11:33:12 -07001198 bcom_phy_init(skge, jumbo);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001199
Stephen Hemminger45bada62005-06-27 11:33:12 -07001200 /* Set Station Address */
1201 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001202
Stephen Hemminger45bada62005-06-27 11:33:12 -07001203 /* We don't use match addresses so clear */
1204 for (i = 1; i < 16; i++)
1205 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001206
Stephen Hemminger45bada62005-06-27 11:33:12 -07001207 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1208 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001209
1210 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001211 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1212 if (jumbo)
1213 r |= XM_RX_BIG_PK_OK;
1214
1215 if (skge->duplex == DUPLEX_HALF) {
1216 /*
1217 * If in manual half duplex mode the other side might be in
1218 * full duplex mode, so ignore if a carrier extension is not seen
1219 * on frames received
1220 */
1221 r |= XM_RX_DIS_CEXT;
1222 }
1223 xm_write16(hw, port, XM_RX_CMD, r);
1224
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001225
1226 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001227 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1228
1229 /*
1230 * Bump up the transmit threshold. This helps hold off transmit
1231 * underruns when we're blasting traffic from both ports at once.
1232 */
1233 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001234
1235 /*
1236 * Enable the reception of all error frames. This is is
1237 * a necessary evil due to the design of the XMAC. The
1238 * XMAC's receive FIFO is only 8K in size, however jumbo
1239 * frames can be up to 9000 bytes in length. When bad
1240 * frame filtering is enabled, the XMAC's RX FIFO operates
1241 * in 'store and forward' mode. For this to work, the
1242 * entire frame has to fit into the FIFO, but that means
1243 * that jumbo frames larger than 8192 bytes will be
1244 * truncated. Disabling all bad frame filtering causes
1245 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001246 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001247 * RX FIFO as soon as the FIFO threshold is reached.
1248 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001249 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001250
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001251
1252 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001253 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1254 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1255 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001256 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001257 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1258
1259 /*
1260 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1261 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1262 * and 'Octets Tx OK Hi Cnt Ov'.
1263 */
1264 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001265
1266 /* Configure MAC arbiter */
1267 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1268
1269 /* configure timeout values */
1270 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1271 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1272 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1273 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1274
1275 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1276 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1277 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1278 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1279
1280 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001281 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1282 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1283 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001284
1285 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001286 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1287 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1288 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001289
Stephen Hemminger45bada62005-06-27 11:33:12 -07001290 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001291 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001292 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001293 } else {
1294 /* enable timeout timers if normal frames */
1295 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001296 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001297 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001298}
1299
1300static void genesis_stop(struct skge_port *skge)
1301{
1302 struct skge_hw *hw = skge->hw;
1303 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001304 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001305
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001306 genesis_reset(hw, port);
1307
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001308 /* Clear Tx packet arbiter timeout IRQ */
1309 skge_write16(hw, B3_PA_CTRL,
1310 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1311
1312 /*
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001313 * If the transfer sticks at the MAC the STOP command will not
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001314 * terminate if we don't flush the XMAC's transmit FIFO !
1315 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001316 xm_write32(hw, port, XM_MODE,
1317 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001318
1319
1320 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001321 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001322
1323 /* For external PHYs there must be special handling */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001324 reg = skge_read32(hw, B2_GP_IO);
1325 if (port == 0) {
1326 reg |= GP_DIR_0;
1327 reg &= ~GP_IO_0;
1328 } else {
1329 reg |= GP_DIR_2;
1330 reg &= ~GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001331 }
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001332 skge_write32(hw, B2_GP_IO, reg);
1333 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001334
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001335 xm_write16(hw, port, XM_MMU_CMD,
1336 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001337 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1338
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001339 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001340}
1341
1342
1343static void genesis_get_stats(struct skge_port *skge, u64 *data)
1344{
1345 struct skge_hw *hw = skge->hw;
1346 int port = skge->port;
1347 int i;
1348 unsigned long timeout = jiffies + HZ;
1349
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001350 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001351 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1352
1353 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001354 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001355 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1356 if (time_after(jiffies, timeout))
1357 break;
1358 udelay(10);
1359 }
1360
1361 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001362 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1363 | xm_read32(hw, port, XM_TXO_OK_LO);
1364 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1365 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001366
1367 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001368 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001369}
1370
1371static void genesis_mac_intr(struct skge_hw *hw, int port)
1372{
1373 struct skge_port *skge = netdev_priv(hw->dev[port]);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001374 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001375
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001376 if (netif_msg_intr(skge))
1377 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1378 skge->netdev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001379
1380 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001381 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001382 ++skge->net_stats.tx_fifo_errors;
1383 }
1384 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001385 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001386 ++skge->net_stats.rx_fifo_errors;
1387 }
1388}
1389
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001390static void genesis_link_up(struct skge_port *skge)
1391{
1392 struct skge_hw *hw = skge->hw;
1393 int port = skge->port;
1394 u16 cmd;
1395 u32 mode, msk;
1396
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001397 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001398
1399 /*
1400 * enabling pause frame reception is required for 1000BT
1401 * because the XMAC is not reset if the link is going down
1402 */
1403 if (skge->flow_control == FLOW_MODE_NONE ||
1404 skge->flow_control == FLOW_MODE_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001405 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001406 cmd |= XM_MMU_IGN_PF;
1407 else
1408 /* Enable Pause Frame Reception */
1409 cmd &= ~XM_MMU_IGN_PF;
1410
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001411 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001412
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001413 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001414 if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
1415 skge->flow_control == FLOW_MODE_LOC_SEND) {
1416 /*
1417 * Configure Pause Frame Generation
1418 * Use internal and external Pause Frame Generation.
1419 * Sending pause frames is edge triggered.
1420 * Send a Pause frame with the maximum pause time if
1421 * internal oder external FIFO full condition occurs.
1422 * Send a zero pause time frame to re-start transmission.
1423 */
1424 /* XM_PAUSE_DA = '010000C28001' (default) */
1425 /* XM_MAC_PTIME = 0xffff (maximum) */
1426 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001427 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001428
1429 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001430 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001431 } else {
1432 /*
1433 * disable pause frame generation is required for 1000BT
1434 * because the XMAC is not reset if the link is going down
1435 */
1436 /* Disable Pause Mode in Mode Register */
1437 mode &= ~XM_PAUSE_MODE;
1438
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001439 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001440 }
1441
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001442 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001443
1444 msk = XM_DEF_MSK;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001445 /* disable GP0 interrupt bit for external Phy */
1446 msk |= XM_IS_INP_ASS;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001447
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001448 xm_write16(hw, port, XM_IMSK, msk);
1449 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001450
1451 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001452 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001453 if (skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001454 cmd |= XM_MMU_GMII_FD;
1455
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001456 /*
1457 * Workaround BCOM Errata (#10523) for all BCom Phys
1458 * Enable Power Management after link up
1459 */
1460 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1461 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1462 & ~PHY_B_AC_DIS_PM);
1463 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001464
1465 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001466 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001467 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1468 skge_link_up(skge);
1469}
1470
1471
Stephen Hemminger45bada62005-06-27 11:33:12 -07001472static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001473{
1474 struct skge_hw *hw = skge->hw;
1475 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001476 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001477
Stephen Hemminger45bada62005-06-27 11:33:12 -07001478 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001479 if (netif_msg_intr(skge))
1480 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1481 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001482
1483 if (isrc & PHY_B_IS_PSE)
1484 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1485 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001486
1487 /* Workaround BCom Errata:
1488 * enable and disable loopback mode if "NO HCD" occurs.
1489 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001490 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001491 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1492 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001493 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001494 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001495 ctrl & ~PHY_CT_LOOP);
1496 }
1497
Stephen Hemminger45bada62005-06-27 11:33:12 -07001498 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1499 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001500
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001501}
1502
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001503static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1504{
1505 int i;
1506
1507 gma_write16(hw, port, GM_SMI_DATA, val);
1508 gma_write16(hw, port, GM_SMI_CTRL,
1509 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1510 for (i = 0; i < PHY_RETRIES; i++) {
1511 udelay(1);
1512
1513 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1514 return 0;
1515 }
1516
1517 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1518 hw->dev[port]->name);
1519 return -EIO;
1520}
1521
1522static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1523{
1524 int i;
1525
1526 gma_write16(hw, port, GM_SMI_CTRL,
1527 GM_SMI_CT_PHY_AD(hw->phy_addr)
1528 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1529
1530 for (i = 0; i < PHY_RETRIES; i++) {
1531 udelay(1);
1532 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1533 goto ready;
1534 }
1535
1536 return -ETIMEDOUT;
1537 ready:
1538 *val = gma_read16(hw, port, GM_SMI_DATA);
1539 return 0;
1540}
1541
1542static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1543{
1544 u16 v = 0;
1545 if (__gm_phy_read(hw, port, reg, &v))
1546 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1547 hw->dev[port]->name);
1548 return v;
1549}
1550
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001551/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001552static void yukon_init(struct skge_hw *hw, int port)
1553{
1554 struct skge_port *skge = netdev_priv(hw->dev[port]);
1555 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001556
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001557 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001558 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001559
1560 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1561 PHY_M_EC_MAC_S_MSK);
1562 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1563
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001564 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001565
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001566 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001567 }
1568
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001569 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001570 if (skge->autoneg == AUTONEG_DISABLE)
1571 ctrl &= ~PHY_CT_ANE;
1572
1573 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001574 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001575
1576 ctrl = 0;
1577 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001578 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001579
1580 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001581 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001582 if (skge->advertising & ADVERTISED_1000baseT_Full)
1583 ct1000 |= PHY_M_1000C_AFD;
1584 if (skge->advertising & ADVERTISED_1000baseT_Half)
1585 ct1000 |= PHY_M_1000C_AHD;
1586 if (skge->advertising & ADVERTISED_100baseT_Full)
1587 adv |= PHY_M_AN_100_FD;
1588 if (skge->advertising & ADVERTISED_100baseT_Half)
1589 adv |= PHY_M_AN_100_HD;
1590 if (skge->advertising & ADVERTISED_10baseT_Full)
1591 adv |= PHY_M_AN_10_FD;
1592 if (skge->advertising & ADVERTISED_10baseT_Half)
1593 adv |= PHY_M_AN_10_HD;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001594 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001595 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
1596
Stephen Hemminger45bada62005-06-27 11:33:12 -07001597 /* Set Flow-control capabilities */
1598 adv |= phy_pause_map[skge->flow_control];
1599
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001600 /* Restart Auto-negotiation */
1601 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1602 } else {
1603 /* forced speed/duplex settings */
1604 ct1000 = PHY_M_1000C_MSE;
1605
1606 if (skge->duplex == DUPLEX_FULL)
1607 ctrl |= PHY_CT_DUP_MD;
1608
1609 switch (skge->speed) {
1610 case SPEED_1000:
1611 ctrl |= PHY_CT_SP1000;
1612 break;
1613 case SPEED_100:
1614 ctrl |= PHY_CT_SP100;
1615 break;
1616 }
1617
1618 ctrl |= PHY_CT_RESET;
1619 }
1620
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001621 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001622
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001623 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1624 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001625
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001626 /* Enable phy interrupt on autonegotiation complete (or link up) */
1627 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001628 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001629 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001630 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001631}
1632
1633static void yukon_reset(struct skge_hw *hw, int port)
1634{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001635 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1636 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1637 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1638 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1639 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001640
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001641 gma_write16(hw, port, GM_RX_CTRL,
1642 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001643 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1644}
1645
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001646/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
1647static int is_yukon_lite_a0(struct skge_hw *hw)
1648{
1649 u32 reg;
1650 int ret;
1651
1652 if (hw->chip_id != CHIP_ID_YUKON)
1653 return 0;
1654
1655 reg = skge_read32(hw, B2_FAR);
1656 skge_write8(hw, B2_FAR + 3, 0xff);
1657 ret = (skge_read8(hw, B2_FAR + 3) != 0);
1658 skge_write32(hw, B2_FAR, reg);
1659 return ret;
1660}
1661
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001662static void yukon_mac_init(struct skge_hw *hw, int port)
1663{
1664 struct skge_port *skge = netdev_priv(hw->dev[port]);
1665 int i;
1666 u32 reg;
1667 const u8 *addr = hw->dev[port]->dev_addr;
1668
1669 /* WA code for COMA mode -- set PHY reset */
1670 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001671 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1672 reg = skge_read32(hw, B2_GP_IO);
1673 reg |= GP_DIR_9 | GP_IO_9;
1674 skge_write32(hw, B2_GP_IO, reg);
1675 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001676
1677 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001678 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1679 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001680
1681 /* WA code for COMA mode -- clear PHY reset */
1682 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001683 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1684 reg = skge_read32(hw, B2_GP_IO);
1685 reg |= GP_DIR_9;
1686 reg &= ~GP_IO_9;
1687 skge_write32(hw, B2_GP_IO, reg);
1688 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001689
1690 /* Set hardware config mode */
1691 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
1692 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001693 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001694
1695 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001696 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
1697 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
1698 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001699 if (skge->autoneg == AUTONEG_DISABLE) {
1700 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001701 gma_write16(hw, port, GM_GP_CTRL,
1702 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703
1704 switch (skge->speed) {
1705 case SPEED_1000:
1706 reg |= GM_GPCR_SPEED_1000;
1707 /* fallthru */
1708 case SPEED_100:
1709 reg |= GM_GPCR_SPEED_100;
1710 }
1711
1712 if (skge->duplex == DUPLEX_FULL)
1713 reg |= GM_GPCR_DUP_FULL;
1714 } else
1715 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
1716 switch (skge->flow_control) {
1717 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001718 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001719 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1720 break;
1721 case FLOW_MODE_LOC_SEND:
1722 /* disable Rx flow-control */
1723 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1724 }
1725
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001726 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001727 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001728
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001729 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001730
1731 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001732 reg = gma_read16(hw, port, GM_PHY_ADDR);
1733 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001734
1735 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001736 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
1737 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001738
1739 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001740 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001741
1742 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001743 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001744 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
1745
1746 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001747 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001748
1749 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001750 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001751 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
1752 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
1753 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
1754
1755 /* serial mode register */
1756 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
1757 if (hw->dev[port]->mtu > 1500)
1758 reg |= GM_SMOD_JUMBO_ENA;
1759
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001760 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001761
1762 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001763 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001764 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001765 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001766
1767 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001768 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
1769 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
1770 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001771
1772 /* Initialize Mac Fifo */
1773
1774 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001775 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001776 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001777
1778 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
1779 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001780 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001781
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001782 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
1783 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07001784 /*
1785 * because Pause Packet Truncation in GMAC is not working
1786 * we have to increase the Flush Threshold to 64 bytes
1787 * in order to flush pause packets in Rx FIFO on Yukon-1
1788 */
1789 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001790
1791 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001792 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1793 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001794}
1795
Stephen Hemminger355ec572005-11-08 10:33:43 -08001796/* Go into power down mode */
1797static void yukon_suspend(struct skge_hw *hw, int port)
1798{
1799 u16 ctrl;
1800
1801 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
1802 ctrl |= PHY_M_PC_POL_R_DIS;
1803 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
1804
1805 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
1806 ctrl |= PHY_CT_RESET;
1807 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1808
1809 /* switch IEEE compatible power down mode on */
1810 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
1811 ctrl |= PHY_CT_PDOWN;
1812 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1813}
1814
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815static void yukon_stop(struct skge_port *skge)
1816{
1817 struct skge_hw *hw = skge->hw;
1818 int port = skge->port;
1819
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001820 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1821 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001822
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001823 gma_write16(hw, port, GM_GP_CTRL,
1824 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07001825 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001826 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001827
Stephen Hemminger355ec572005-11-08 10:33:43 -08001828 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001829
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001830 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001831 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1832 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001833}
1834
1835static void yukon_get_stats(struct skge_port *skge, u64 *data)
1836{
1837 struct skge_hw *hw = skge->hw;
1838 int port = skge->port;
1839 int i;
1840
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001841 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
1842 | gma_read32(hw, port, GM_TXO_OK_LO);
1843 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
1844 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001845
1846 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001847 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001848 skge_stats[i].gma_offset);
1849}
1850
1851static void yukon_mac_intr(struct skge_hw *hw, int port)
1852{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001853 struct net_device *dev = hw->dev[port];
1854 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001855 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001856
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001857 if (netif_msg_intr(skge))
1858 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1859 dev->name, status);
1860
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001861 if (status & GM_IS_RX_FF_OR) {
1862 ++skge->net_stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001863 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001864 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001865
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001866 if (status & GM_IS_TX_FF_UR) {
1867 ++skge->net_stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001868 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001869 }
1870
1871}
1872
1873static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
1874{
Stephen Hemminger95566062005-06-27 11:33:02 -07001875 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001876 case PHY_M_PS_SPEED_1000:
1877 return SPEED_1000;
1878 case PHY_M_PS_SPEED_100:
1879 return SPEED_100;
1880 default:
1881 return SPEED_10;
1882 }
1883}
1884
1885static void yukon_link_up(struct skge_port *skge)
1886{
1887 struct skge_hw *hw = skge->hw;
1888 int port = skge->port;
1889 u16 reg;
1890
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001891 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001892 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001893
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001894 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001895 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
1896 reg |= GM_GPCR_DUP_FULL;
1897
1898 /* enable Rx/Tx */
1899 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001900 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001901
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001902 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001903 skge_link_up(skge);
1904}
1905
1906static void yukon_link_down(struct skge_port *skge)
1907{
1908 struct skge_hw *hw = skge->hw;
1909 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001910 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001911
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001912 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001913
1914 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1915 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1916 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001917
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001918 if (skge->flow_control == FLOW_MODE_REM_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001919 /* restore Asymmetric Pause bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001920 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
1921 gm_phy_read(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001922 PHY_MARV_AUNE_ADV)
1923 | PHY_M_AN_ASP);
1924
1925 }
1926
1927 yukon_reset(hw, port);
1928 skge_link_down(skge);
1929
1930 yukon_init(hw, port);
1931}
1932
1933static void yukon_phy_intr(struct skge_port *skge)
1934{
1935 struct skge_hw *hw = skge->hw;
1936 int port = skge->port;
1937 const char *reason = NULL;
1938 u16 istatus, phystat;
1939
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001940 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1941 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001942
1943 if (netif_msg_intr(skge))
1944 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
1945 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001946
1947 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001948 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001949 & PHY_M_AN_RF) {
1950 reason = "remote fault";
1951 goto failed;
1952 }
1953
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001954 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001955 reason = "master/slave fault";
1956 goto failed;
1957 }
1958
1959 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
1960 reason = "speed/duplex";
1961 goto failed;
1962 }
1963
1964 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
1965 ? DUPLEX_FULL : DUPLEX_HALF;
1966 skge->speed = yukon_speed(hw, phystat);
1967
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001968 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1969 switch (phystat & PHY_M_PS_PAUSE_MSK) {
1970 case PHY_M_PS_PAUSE_MSK:
1971 skge->flow_control = FLOW_MODE_SYMMETRIC;
1972 break;
1973 case PHY_M_PS_RX_P_EN:
1974 skge->flow_control = FLOW_MODE_REM_SEND;
1975 break;
1976 case PHY_M_PS_TX_P_EN:
1977 skge->flow_control = FLOW_MODE_LOC_SEND;
1978 break;
1979 default:
1980 skge->flow_control = FLOW_MODE_NONE;
1981 }
1982
1983 if (skge->flow_control == FLOW_MODE_NONE ||
1984 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001985 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001986 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001987 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001988 yukon_link_up(skge);
1989 return;
1990 }
1991
1992 if (istatus & PHY_M_IS_LSP_CHANGE)
1993 skge->speed = yukon_speed(hw, phystat);
1994
1995 if (istatus & PHY_M_IS_DUP_CHANGE)
1996 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1997 if (istatus & PHY_M_IS_LST_CHANGE) {
1998 if (phystat & PHY_M_PS_LINK_UP)
1999 yukon_link_up(skge);
2000 else
2001 yukon_link_down(skge);
2002 }
2003 return;
2004 failed:
2005 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2006 skge->netdev->name, reason);
2007
2008 /* XXX restart autonegotiation? */
2009}
2010
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002011static void skge_phy_reset(struct skge_port *skge)
2012{
2013 struct skge_hw *hw = skge->hw;
2014 int port = skge->port;
2015
2016 netif_stop_queue(skge->netdev);
2017 netif_carrier_off(skge->netdev);
2018
2019 spin_lock_bh(&hw->phy_lock);
2020 if (hw->chip_id == CHIP_ID_GENESIS) {
2021 genesis_reset(hw, port);
2022 genesis_mac_init(hw, port);
2023 } else {
2024 yukon_reset(hw, port);
2025 yukon_init(hw, port);
2026 }
2027 spin_unlock_bh(&hw->phy_lock);
2028}
2029
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002030/* Basic MII support */
2031static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2032{
2033 struct mii_ioctl_data *data = if_mii(ifr);
2034 struct skge_port *skge = netdev_priv(dev);
2035 struct skge_hw *hw = skge->hw;
2036 int err = -EOPNOTSUPP;
2037
2038 if (!netif_running(dev))
2039 return -ENODEV; /* Phy still in reset */
2040
2041 switch(cmd) {
2042 case SIOCGMIIPHY:
2043 data->phy_id = hw->phy_addr;
2044
2045 /* fallthru */
2046 case SIOCGMIIREG: {
2047 u16 val = 0;
2048 spin_lock_bh(&hw->phy_lock);
2049 if (hw->chip_id == CHIP_ID_GENESIS)
2050 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2051 else
2052 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2053 spin_unlock_bh(&hw->phy_lock);
2054 data->val_out = val;
2055 break;
2056 }
2057
2058 case SIOCSMIIREG:
2059 if (!capable(CAP_NET_ADMIN))
2060 return -EPERM;
2061
2062 spin_lock_bh(&hw->phy_lock);
2063 if (hw->chip_id == CHIP_ID_GENESIS)
2064 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2065 data->val_in);
2066 else
2067 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2068 data->val_in);
2069 spin_unlock_bh(&hw->phy_lock);
2070 break;
2071 }
2072 return err;
2073}
2074
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002075static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2076{
2077 u32 end;
2078
2079 start /= 8;
2080 len /= 8;
2081 end = start + len - 1;
2082
2083 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2084 skge_write32(hw, RB_ADDR(q, RB_START), start);
2085 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2086 skge_write32(hw, RB_ADDR(q, RB_RP), start);
2087 skge_write32(hw, RB_ADDR(q, RB_END), end);
2088
2089 if (q == Q_R1 || q == Q_R2) {
2090 /* Set thresholds on receive queue's */
2091 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2092 start + (2*len)/3);
2093 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2094 start + (len/3));
2095 } else {
2096 /* Enable store & forward on Tx queue's because
2097 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2098 */
2099 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2100 }
2101
2102 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2103}
2104
2105/* Setup Bus Memory Interface */
2106static void skge_qset(struct skge_port *skge, u16 q,
2107 const struct skge_element *e)
2108{
2109 struct skge_hw *hw = skge->hw;
2110 u32 watermark = 0x600;
2111 u64 base = skge->dma + (e->desc - skge->mem);
2112
2113 /* optimization to reduce window on 32bit/33mhz */
2114 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2115 watermark /= 2;
2116
2117 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2118 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2119 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2120 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2121}
2122
2123static int skge_up(struct net_device *dev)
2124{
2125 struct skge_port *skge = netdev_priv(dev);
2126 struct skge_hw *hw = skge->hw;
2127 int port = skge->port;
2128 u32 chunk, ram_addr;
2129 size_t rx_size, tx_size;
2130 int err;
2131
2132 if (netif_msg_ifup(skge))
2133 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2134
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002135 if (dev->mtu > RX_BUF_SIZE)
2136 skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
2137 else
2138 skge->rx_buf_size = RX_BUF_SIZE;
2139
2140
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002141 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2142 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2143 skge->mem_size = tx_size + rx_size;
2144 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2145 if (!skge->mem)
2146 return -ENOMEM;
2147
2148 memset(skge->mem, 0, skge->mem_size);
2149
2150 if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
2151 goto free_pci_mem;
2152
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002153 err = skge_rx_fill(skge);
2154 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002155 goto free_rx_ring;
2156
2157 if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2158 skge->dma + rx_size)))
2159 goto free_rx_ring;
2160
2161 skge->tx_avail = skge->tx_ring.count - 1;
2162
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002163 /* Enable IRQ from port */
2164 hw->intr_mask |= portirqmask[port];
2165 skge_write32(hw, B0_IMSK, hw->intr_mask);
2166
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002167 /* Initialize MAC */
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -07002168 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002169 if (hw->chip_id == CHIP_ID_GENESIS)
2170 genesis_mac_init(hw, port);
2171 else
2172 yukon_mac_init(hw, port);
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -07002173 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002174
2175 /* Configure RAMbuffers */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002176 chunk = hw->ram_size / ((hw->ports + 1)*2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002177 ram_addr = hw->ram_offset + 2 * chunk * port;
2178
2179 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2180 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2181
2182 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2183 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2184 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2185
2186 /* Start receiver BMU */
2187 wmb();
2188 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002189 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002190
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002191 return 0;
2192
2193 free_rx_ring:
2194 skge_rx_clean(skge);
2195 kfree(skge->rx_ring.start);
2196 free_pci_mem:
2197 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002198 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002199
2200 return err;
2201}
2202
2203static int skge_down(struct net_device *dev)
2204{
2205 struct skge_port *skge = netdev_priv(dev);
2206 struct skge_hw *hw = skge->hw;
2207 int port = skge->port;
2208
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002209 if (skge->mem == NULL)
2210 return 0;
2211
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002212 if (netif_msg_ifdown(skge))
2213 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2214
2215 netif_stop_queue(dev);
2216
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002217 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2218 if (hw->chip_id == CHIP_ID_GENESIS)
2219 genesis_stop(skge);
2220 else
2221 yukon_stop(skge);
2222
2223 hw->intr_mask &= ~portirqmask[skge->port];
2224 skge_write32(hw, B0_IMSK, hw->intr_mask);
2225
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002226 /* Stop transmitter */
2227 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2228 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2229 RB_RST_SET|RB_DIS_OP_MD);
2230
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002231
2232 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002233 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002234 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2235
2236 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002237 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2238 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002239
2240 /* Reset PCI FIFO */
2241 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2242 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2243
2244 /* Reset the RAM Buffer async Tx queue */
2245 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2246 /* stop receiver */
2247 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2248 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2249 RB_RST_SET|RB_DIS_OP_MD);
2250 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2251
2252 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002253 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2254 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002255 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002256 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2257 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002258 }
2259
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002260 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002261
2262 skge_tx_clean(skge);
2263 skge_rx_clean(skge);
2264
2265 kfree(skge->rx_ring.start);
2266 kfree(skge->tx_ring.start);
2267 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002268 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002269 return 0;
2270}
2271
2272static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2273{
2274 struct skge_port *skge = netdev_priv(dev);
2275 struct skge_hw *hw = skge->hw;
2276 struct skge_ring *ring = &skge->tx_ring;
2277 struct skge_element *e;
2278 struct skge_tx_desc *td;
2279 int i;
2280 u32 control, len;
2281 u64 map;
2282 unsigned long flags;
2283
2284 skb = skb_padto(skb, ETH_ZLEN);
2285 if (!skb)
2286 return NETDEV_TX_OK;
2287
2288 local_irq_save(flags);
2289 if (!spin_trylock(&skge->tx_lock)) {
Stephen Hemminger95566062005-06-27 11:33:02 -07002290 /* Collision - tell upper layer to requeue */
2291 local_irq_restore(flags);
2292 return NETDEV_TX_LOCKED;
2293 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002294
2295 if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
Jeff Garzik98684a92005-12-13 11:35:22 -05002296 if (!netif_queue_stopped(dev)) {
Stephen Hemmingeree1c8192005-12-06 15:01:49 -08002297 netif_stop_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002298
Stephen Hemmingeree1c8192005-12-06 15:01:49 -08002299 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
2300 dev->name);
2301 }
2302 spin_unlock_irqrestore(&skge->tx_lock, flags);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002303 return NETDEV_TX_BUSY;
2304 }
2305
2306 e = ring->to_use;
2307 td = e->desc;
2308 e->skb = skb;
2309 len = skb_headlen(skb);
2310 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2311 pci_unmap_addr_set(e, mapaddr, map);
2312 pci_unmap_len_set(e, maplen, len);
2313
2314 td->dma_lo = map;
2315 td->dma_hi = map >> 32;
2316
2317 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002318 int offset = skb->h.raw - skb->data;
2319
2320 /* This seems backwards, but it is what the sk98lin
2321 * does. Looks like hardware is wrong?
2322 */
Jeff Garzikea182d42005-12-01 04:31:32 -05002323 if (skb->h.ipiph->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002324 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002325 control = BMU_TCP_CHECK;
2326 else
2327 control = BMU_UDP_CHECK;
2328
2329 td->csum_offs = 0;
2330 td->csum_start = offset;
2331 td->csum_write = offset + skb->csum;
2332 } else
2333 control = BMU_CHECK;
2334
2335 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2336 control |= BMU_EOF| BMU_IRQ_EOF;
2337 else {
2338 struct skge_tx_desc *tf = td;
2339
2340 control |= BMU_STFWD;
2341 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2342 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2343
2344 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2345 frag->size, PCI_DMA_TODEVICE);
2346
2347 e = e->next;
2348 e->skb = NULL;
2349 tf = e->desc;
2350 tf->dma_lo = map;
2351 tf->dma_hi = (u64) map >> 32;
2352 pci_unmap_addr_set(e, mapaddr, map);
2353 pci_unmap_len_set(e, maplen, frag->size);
2354
2355 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2356 }
2357 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2358 }
2359 /* Make sure all the descriptors written */
2360 wmb();
2361 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2362 wmb();
2363
2364 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2365
2366 if (netif_msg_tx_queued(skge))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002367 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002368 dev->name, e - ring->start, skb->len);
2369
2370 ring->to_use = e->next;
2371 skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
2372 if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
2373 pr_debug("%s: transmit queue full\n", dev->name);
2374 netif_stop_queue(dev);
2375 }
2376
2377 dev->trans_start = jiffies;
2378 spin_unlock_irqrestore(&skge->tx_lock, flags);
2379
2380 return NETDEV_TX_OK;
2381}
2382
2383static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
2384{
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002385 /* This ring element can be skb or fragment */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002386 if (e->skb) {
2387 pci_unmap_single(hw->pdev,
2388 pci_unmap_addr(e, mapaddr),
2389 pci_unmap_len(e, maplen),
2390 PCI_DMA_TODEVICE);
2391 dev_kfree_skb_any(e->skb);
2392 e->skb = NULL;
2393 } else {
2394 pci_unmap_page(hw->pdev,
2395 pci_unmap_addr(e, mapaddr),
2396 pci_unmap_len(e, maplen),
2397 PCI_DMA_TODEVICE);
2398 }
2399}
2400
2401static void skge_tx_clean(struct skge_port *skge)
2402{
2403 struct skge_ring *ring = &skge->tx_ring;
2404 struct skge_element *e;
2405 unsigned long flags;
2406
2407 spin_lock_irqsave(&skge->tx_lock, flags);
2408 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
2409 ++skge->tx_avail;
2410 skge_tx_free(skge->hw, e);
2411 }
2412 ring->to_clean = e;
2413 spin_unlock_irqrestore(&skge->tx_lock, flags);
2414}
2415
2416static void skge_tx_timeout(struct net_device *dev)
2417{
2418 struct skge_port *skge = netdev_priv(dev);
2419
2420 if (netif_msg_timer(skge))
2421 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2422
2423 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2424 skge_tx_clean(skge);
2425}
2426
2427static int skge_change_mtu(struct net_device *dev, int new_mtu)
2428{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002429 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002430
Stephen Hemminger95566062005-06-27 11:33:02 -07002431 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002432 return -EINVAL;
2433
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002434 if (!netif_running(dev)) {
2435 dev->mtu = new_mtu;
2436 return 0;
2437 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002438
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002439 skge_down(dev);
2440
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002441 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002442
2443 err = skge_up(dev);
2444 if (err)
2445 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002446
2447 return err;
2448}
2449
2450static void genesis_set_multicast(struct net_device *dev)
2451{
2452 struct skge_port *skge = netdev_priv(dev);
2453 struct skge_hw *hw = skge->hw;
2454 int port = skge->port;
2455 int i, count = dev->mc_count;
2456 struct dev_mc_list *list = dev->mc_list;
2457 u32 mode;
2458 u8 filter[8];
2459
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002460 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002461 mode |= XM_MD_ENA_HASH;
2462 if (dev->flags & IFF_PROMISC)
2463 mode |= XM_MD_ENA_PROM;
2464 else
2465 mode &= ~XM_MD_ENA_PROM;
2466
2467 if (dev->flags & IFF_ALLMULTI)
2468 memset(filter, 0xff, sizeof(filter));
2469 else {
2470 memset(filter, 0, sizeof(filter));
Stephen Hemminger95566062005-06-27 11:33:02 -07002471 for (i = 0; list && i < count; i++, list = list->next) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07002472 u32 crc, bit;
2473 crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
2474 bit = ~crc & 0x3f;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002475 filter[bit/8] |= 1 << (bit%8);
2476 }
2477 }
2478
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002479 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002480 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002481}
2482
2483static void yukon_set_multicast(struct net_device *dev)
2484{
2485 struct skge_port *skge = netdev_priv(dev);
2486 struct skge_hw *hw = skge->hw;
2487 int port = skge->port;
2488 struct dev_mc_list *list = dev->mc_list;
2489 u16 reg;
2490 u8 filter[8];
2491
2492 memset(filter, 0, sizeof(filter));
2493
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002494 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002495 reg |= GM_RXCR_UCF_ENA;
2496
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002497 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002498 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2499 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2500 memset(filter, 0xff, sizeof(filter));
2501 else if (dev->mc_count == 0) /* no multicast */
2502 reg &= ~GM_RXCR_MCF_ENA;
2503 else {
2504 int i;
2505 reg |= GM_RXCR_MCF_ENA;
2506
Stephen Hemminger95566062005-06-27 11:33:02 -07002507 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002508 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
2509 filter[bit/8] |= 1 << (bit%8);
2510 }
2511 }
2512
2513
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002514 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002515 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002516 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002517 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002518 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002519 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002520 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002521 (u16)filter[6] | ((u16)filter[7] << 8));
2522
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002523 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002524}
2525
Stephen Hemminger383181a2005-09-19 15:37:16 -07002526static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2527{
2528 if (hw->chip_id == CHIP_ID_GENESIS)
2529 return status >> XMR_FS_LEN_SHIFT;
2530 else
2531 return status >> GMR_FS_LEN_SHIFT;
2532}
2533
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002534static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2535{
2536 if (hw->chip_id == CHIP_ID_GENESIS)
2537 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2538 else
2539 return (status & GMR_FS_ANY_ERR) ||
2540 (status & GMR_FS_RX_OK) == 0;
2541}
2542
Stephen Hemminger383181a2005-09-19 15:37:16 -07002543
2544/* Get receive buffer from descriptor.
2545 * Handles copy of small buffers and reallocation failures
2546 */
2547static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
2548 struct skge_element *e,
2549 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002550{
Stephen Hemminger383181a2005-09-19 15:37:16 -07002551 struct sk_buff *skb;
2552 u16 len = control & BMU_BBC;
2553
2554 if (unlikely(netif_msg_rx_status(skge)))
2555 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
2556 skge->netdev->name, e - skge->rx_ring.start,
2557 status, len);
2558
2559 if (len > skge->rx_buf_size)
2560 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002561
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002562 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002563 goto error;
2564
2565 if (bad_phy_status(skge->hw, status))
2566 goto error;
2567
2568 if (phy_length(skge->hw, status) != len)
2569 goto error;
2570
2571 if (len < RX_COPY_THRESHOLD) {
2572 skb = dev_alloc_skb(len + 2);
2573 if (!skb)
2574 goto resubmit;
2575
2576 skb_reserve(skb, 2);
2577 pci_dma_sync_single_for_cpu(skge->hw->pdev,
2578 pci_unmap_addr(e, mapaddr),
2579 len, PCI_DMA_FROMDEVICE);
2580 memcpy(skb->data, e->skb->data, len);
2581 pci_dma_sync_single_for_device(skge->hw->pdev,
2582 pci_unmap_addr(e, mapaddr),
2583 len, PCI_DMA_FROMDEVICE);
2584 skge_rx_reuse(e, skge->rx_buf_size);
2585 } else {
2586 struct sk_buff *nskb;
2587 nskb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
2588 if (!nskb)
2589 goto resubmit;
2590
2591 pci_unmap_single(skge->hw->pdev,
2592 pci_unmap_addr(e, mapaddr),
2593 pci_unmap_len(e, maplen),
2594 PCI_DMA_FROMDEVICE);
2595 skb = e->skb;
2596 prefetch(skb->data);
2597 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2598 }
2599
2600 skb_put(skb, len);
2601 skb->dev = skge->netdev;
2602 if (skge->rx_csum) {
2603 skb->csum = csum;
2604 skb->ip_summed = CHECKSUM_HW;
2605 }
2606
2607 skb->protocol = eth_type_trans(skb, skge->netdev);
2608
2609 return skb;
2610error:
2611
2612 if (netif_msg_rx_err(skge))
2613 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
2614 skge->netdev->name, e - skge->rx_ring.start,
2615 control, status);
2616
2617 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002618 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
2619 skge->net_stats.rx_length_errors++;
2620 if (status & XMR_FS_FRA_ERR)
2621 skge->net_stats.rx_frame_errors++;
2622 if (status & XMR_FS_FCS_ERR)
2623 skge->net_stats.rx_crc_errors++;
2624 } else {
2625 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
2626 skge->net_stats.rx_length_errors++;
2627 if (status & GMR_FS_FRAGMENT)
2628 skge->net_stats.rx_frame_errors++;
2629 if (status & GMR_FS_CRC_ERR)
2630 skge->net_stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002631 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002632
Stephen Hemminger383181a2005-09-19 15:37:16 -07002633resubmit:
2634 skge_rx_reuse(e, skge->rx_buf_size);
2635 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002636}
2637
2638
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002639static int skge_poll(struct net_device *dev, int *budget)
2640{
2641 struct skge_port *skge = netdev_priv(dev);
2642 struct skge_hw *hw = skge->hw;
2643 struct skge_ring *ring = &skge->rx_ring;
2644 struct skge_element *e;
2645 unsigned int to_do = min(dev->quota, *budget);
2646 unsigned int work_done = 0;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002647
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002648 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002649 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002650 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07002651 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002652
2653 rmb();
2654 control = rd->control;
2655 if (control & BMU_OWN)
2656 break;
2657
Stephen Hemminger383181a2005-09-19 15:37:16 -07002658 skb = skge_rx_get(skge, e, control, rd->status,
2659 le16_to_cpu(rd->csum2));
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002660 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002661 dev->last_rx = jiffies;
2662 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002663
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002664 ++work_done;
2665 } else
2666 skge_rx_reuse(e, skge->rx_buf_size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002667 }
2668 ring->to_clean = e;
2669
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002670 /* restart receiver */
2671 wmb();
2672 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
2673 CSR_START | CSR_IRQ_CL_F);
2674
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002675 *budget -= work_done;
2676 dev->quota -= work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002677
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002678 if (work_done >= to_do)
2679 return 1; /* not done */
2680
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002681 netif_rx_complete(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002682 hw->intr_mask |= portirqmask[skge->port];
2683 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002684 skge_read32(hw, B0_IMSK);
2685
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002686 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002687}
2688
2689static inline void skge_tx_intr(struct net_device *dev)
2690{
2691 struct skge_port *skge = netdev_priv(dev);
2692 struct skge_hw *hw = skge->hw;
2693 struct skge_ring *ring = &skge->tx_ring;
2694 struct skge_element *e;
2695
2696 spin_lock(&skge->tx_lock);
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002697 for (e = ring->to_clean; prefetch(e->next), e != ring->to_use; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002698 struct skge_tx_desc *td = e->desc;
2699 u32 control;
2700
2701 rmb();
2702 control = td->control;
2703 if (control & BMU_OWN)
2704 break;
2705
2706 if (unlikely(netif_msg_tx_done(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002707 printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002708 dev->name, e - ring->start, td->status);
2709
2710 skge_tx_free(hw, e);
2711 e->skb = NULL;
2712 ++skge->tx_avail;
2713 }
2714 ring->to_clean = e;
2715 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
2716
2717 if (skge->tx_avail > MAX_SKB_FRAGS + 1)
2718 netif_wake_queue(dev);
2719
2720 spin_unlock(&skge->tx_lock);
2721}
2722
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002723/* Parity errors seem to happen when Genesis is connected to a switch
2724 * with no other ports present. Heartbeat error??
2725 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002726static void skge_mac_parity(struct skge_hw *hw, int port)
2727{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002728 struct net_device *dev = hw->dev[port];
2729
2730 if (dev) {
2731 struct skge_port *skge = netdev_priv(dev);
2732 ++skge->net_stats.tx_heartbeat_errors;
2733 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002734
2735 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002736 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002737 MFF_CLR_PERR);
2738 else
2739 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002740 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07002741 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002742 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
2743}
2744
2745static void skge_pci_clear(struct skge_hw *hw)
2746{
2747 u16 status;
2748
Stephen Hemminger467b3412005-06-27 11:33:05 -07002749 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002750 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger467b3412005-06-27 11:33:05 -07002751 pci_write_config_word(hw->pdev, PCI_STATUS,
2752 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002753 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2754}
2755
2756static void skge_mac_intr(struct skge_hw *hw, int port)
2757{
Stephen Hemminger95566062005-06-27 11:33:02 -07002758 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002759 genesis_mac_intr(hw, port);
2760 else
2761 yukon_mac_intr(hw, port);
2762}
2763
2764/* Handle device specific framing and timeout interrupts */
2765static void skge_error_irq(struct skge_hw *hw)
2766{
2767 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2768
2769 if (hw->chip_id == CHIP_ID_GENESIS) {
2770 /* clear xmac errors */
2771 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002772 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002773 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002774 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002775 } else {
2776 /* Timestamp (unused) overflow */
2777 if (hwstatus & IS_IRQ_TIST_OV)
2778 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002779 }
2780
2781 if (hwstatus & IS_RAM_RD_PAR) {
2782 printk(KERN_ERR PFX "Ram read data parity error\n");
2783 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
2784 }
2785
2786 if (hwstatus & IS_RAM_WR_PAR) {
2787 printk(KERN_ERR PFX "Ram write data parity error\n");
2788 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
2789 }
2790
2791 if (hwstatus & IS_M1_PAR_ERR)
2792 skge_mac_parity(hw, 0);
2793
2794 if (hwstatus & IS_M2_PAR_ERR)
2795 skge_mac_parity(hw, 1);
2796
2797 if (hwstatus & IS_R1_PAR_ERR)
2798 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
2799
2800 if (hwstatus & IS_R2_PAR_ERR)
2801 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
2802
2803 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
2804 printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
2805 hwstatus);
2806
2807 skge_pci_clear(hw);
2808
Stephen Hemminger050ec182005-08-16 14:00:54 -07002809 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002810 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2811 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger050ec182005-08-16 14:00:54 -07002812 pr_debug("IRQ status %x: still set ignoring hardware errors\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002813 hwstatus);
2814 hw->intr_mask &= ~IS_HW_ERR;
2815 }
2816 }
2817}
2818
2819/*
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002820 * Interrupt from PHY are handled in tasklet (soft irq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002821 * because accessing phy registers requires spin wait which might
2822 * cause excess interrupt latency.
2823 */
2824static void skge_extirq(unsigned long data)
2825{
2826 struct skge_hw *hw = (struct skge_hw *) data;
2827 int port;
2828
2829 spin_lock(&hw->phy_lock);
2830 for (port = 0; port < 2; port++) {
2831 struct net_device *dev = hw->dev[port];
2832
2833 if (dev && netif_running(dev)) {
2834 struct skge_port *skge = netdev_priv(dev);
2835
2836 if (hw->chip_id != CHIP_ID_GENESIS)
2837 yukon_phy_intr(skge);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07002838 else
Stephen Hemminger45bada62005-06-27 11:33:12 -07002839 bcom_phy_intr(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002840 }
2841 }
2842 spin_unlock(&hw->phy_lock);
2843
2844 local_irq_disable();
2845 hw->intr_mask |= IS_EXT_REG;
2846 skge_write32(hw, B0_IMSK, hw->intr_mask);
2847 local_irq_enable();
2848}
2849
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002850static inline void skge_wakeup(struct net_device *dev)
2851{
2852 struct skge_port *skge = netdev_priv(dev);
2853
2854 prefetch(skge->rx_ring.to_clean);
2855 netif_rx_schedule(dev);
2856}
2857
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002858static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
2859{
2860 struct skge_hw *hw = dev_id;
2861 u32 status = skge_read32(hw, B0_SP_ISRC);
2862
2863 if (status == 0 || status == ~0) /* hotplug or shared irq */
2864 return IRQ_NONE;
2865
2866 status &= hw->intr_mask;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002867 if (status & IS_R1_F) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002868 hw->intr_mask &= ~IS_R1_F;
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002869 skge_wakeup(hw->dev[0]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002870 }
2871
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002872 if (status & IS_R2_F) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002873 hw->intr_mask &= ~IS_R2_F;
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002874 skge_wakeup(hw->dev[1]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002875 }
2876
2877 if (status & IS_XA1_F)
2878 skge_tx_intr(hw->dev[0]);
2879
2880 if (status & IS_XA2_F)
2881 skge_tx_intr(hw->dev[1]);
2882
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07002883 if (status & IS_PA_TO_RX1) {
2884 struct skge_port *skge = netdev_priv(hw->dev[0]);
2885 ++skge->net_stats.rx_over_errors;
2886 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
2887 }
2888
2889 if (status & IS_PA_TO_RX2) {
2890 struct skge_port *skge = netdev_priv(hw->dev[1]);
2891 ++skge->net_stats.rx_over_errors;
2892 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
2893 }
2894
2895 if (status & IS_PA_TO_TX1)
2896 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
2897
2898 if (status & IS_PA_TO_TX2)
2899 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
2900
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002901 if (status & IS_MAC1)
2902 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07002903
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002904 if (status & IS_MAC2)
2905 skge_mac_intr(hw, 1);
2906
2907 if (status & IS_HW_ERR)
2908 skge_error_irq(hw);
2909
2910 if (status & IS_EXT_REG) {
2911 hw->intr_mask &= ~IS_EXT_REG;
2912 tasklet_schedule(&hw->ext_tasklet);
2913 }
2914
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002915 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002916
2917 return IRQ_HANDLED;
2918}
2919
2920#ifdef CONFIG_NET_POLL_CONTROLLER
2921static void skge_netpoll(struct net_device *dev)
2922{
2923 struct skge_port *skge = netdev_priv(dev);
2924
2925 disable_irq(dev->irq);
2926 skge_intr(dev->irq, skge->hw, NULL);
2927 enable_irq(dev->irq);
2928}
2929#endif
2930
2931static int skge_set_mac_address(struct net_device *dev, void *p)
2932{
2933 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002934 struct skge_hw *hw = skge->hw;
2935 unsigned port = skge->port;
2936 const struct sockaddr *addr = p;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002937
2938 if (!is_valid_ether_addr(addr->sa_data))
2939 return -EADDRNOTAVAIL;
2940
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002941 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002942 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002943 memcpy_toio(hw->regs + B2_MAC_1 + port*8,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002944 dev->dev_addr, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002945 memcpy_toio(hw->regs + B2_MAC_2 + port*8,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002946 dev->dev_addr, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002947
2948 if (hw->chip_id == CHIP_ID_GENESIS)
2949 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
2950 else {
2951 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
2952 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2953 }
2954 spin_unlock_bh(&hw->phy_lock);
2955
2956 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002957}
2958
2959static const struct {
2960 u8 id;
2961 const char *name;
2962} skge_chips[] = {
2963 { CHIP_ID_GENESIS, "Genesis" },
2964 { CHIP_ID_YUKON, "Yukon" },
2965 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
2966 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002967};
2968
2969static const char *skge_board_name(const struct skge_hw *hw)
2970{
2971 int i;
2972 static char buf[16];
2973
2974 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
2975 if (skge_chips[i].id == hw->chip_id)
2976 return skge_chips[i].name;
2977
2978 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
2979 return buf;
2980}
2981
2982
2983/*
2984 * Setup the board data structure, but don't bring up
2985 * the port(s)
2986 */
2987static int skge_reset(struct skge_hw *hw)
2988{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08002989 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002990 u16 ctst;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002991 u8 t8, mac_cfg, pmd_type, phy_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07002992 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002993
2994 ctst = skge_read16(hw, B0_CTST);
2995
2996 /* do a SW reset */
2997 skge_write8(hw, B0_CTST, CS_RST_SET);
2998 skge_write8(hw, B0_CTST, CS_RST_CLR);
2999
3000 /* clear PCI errors, if any */
3001 skge_pci_clear(hw);
3002
3003 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3004
3005 /* restore CLK_RUN bits (for Yukon-Lite) */
3006 skge_write16(hw, B0_CTST,
3007 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3008
3009 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003010 phy_type = skge_read8(hw, B2_E_1) & 0xf;
3011 pmd_type = skge_read8(hw, B2_PMD_TYP);
3012 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003013
Stephen Hemminger95566062005-06-27 11:33:02 -07003014 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003015 case CHIP_ID_GENESIS:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003016 switch (phy_type) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003017 case SK_PHY_BCOM:
3018 hw->phy_addr = PHY_ADDR_BCOM;
3019 break;
3020 default:
3021 printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003022 pci_name(hw->pdev), phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003023 return -EOPNOTSUPP;
3024 }
3025 break;
3026
3027 case CHIP_ID_YUKON:
3028 case CHIP_ID_YUKON_LITE:
3029 case CHIP_ID_YUKON_LP:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003030 if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
3031 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003032
3033 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003034 break;
3035
3036 default:
3037 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
3038 pci_name(hw->pdev), hw->chip_id);
3039 return -EOPNOTSUPP;
3040 }
3041
Stephen Hemminger981d0372005-06-27 11:33:06 -07003042 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3043 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3044 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003045
3046 /* read the adapters RAM size */
3047 t8 = skge_read8(hw, B2_E_0);
3048 if (hw->chip_id == CHIP_ID_GENESIS) {
3049 if (t8 == 3) {
3050 /* special case: 4 x 64k x 36, offset = 0x80000 */
3051 hw->ram_size = 0x100000;
3052 hw->ram_offset = 0x80000;
3053 } else
3054 hw->ram_size = t8 * 512;
3055 }
3056 else if (t8 == 0)
3057 hw->ram_size = 0x20000;
3058 else
3059 hw->ram_size = t8 * 4096;
3060
Stephen Hemminger050ec182005-08-16 14:00:54 -07003061 hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003062 if (hw->chip_id == CHIP_ID_GENESIS)
3063 genesis_init(hw);
3064 else {
3065 /* switch power to VCC (WA for VAUX problem) */
3066 skge_write8(hw, B0_POWER_CTRL,
3067 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003068
Stephen Hemminger050ec182005-08-16 14:00:54 -07003069 /* avoid boards with stuck Hardware error bits */
3070 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3071 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
3072 printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
3073 hw->intr_mask &= ~IS_HW_ERR;
3074 }
3075
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003076 /* Clear PHY COMA */
3077 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3078 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3079 reg &= ~PCI_PHY_COMA;
3080 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3081 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3082
3083
Stephen Hemminger981d0372005-06-27 11:33:06 -07003084 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003085 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3086 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003087 }
3088 }
3089
3090 /* turn off hardware timer (unused) */
3091 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3092 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3093 skge_write8(hw, B0_LED, LED_STAT_ON);
3094
3095 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003096 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003097 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003098
3099 /* Initialize ram interface */
3100 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3101
3102 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3103 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3104 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3105 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3106 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3107 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3108 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3109 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3110 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3111 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3112 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3113 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3114
3115 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3116
3117 /* Set interrupt moderation for Transmit only
3118 * Receive interrupts avoided by NAPI
3119 */
3120 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3121 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3122 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3123
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003124 skge_write32(hw, B0_IMSK, hw->intr_mask);
3125
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003126 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger981d0372005-06-27 11:33:06 -07003127 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003128 if (hw->chip_id == CHIP_ID_GENESIS)
3129 genesis_reset(hw, i);
3130 else
3131 yukon_reset(hw, i);
3132 }
3133 spin_unlock_bh(&hw->phy_lock);
3134
3135 return 0;
3136}
3137
3138/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003139static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3140 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003141{
3142 struct skge_port *skge;
3143 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3144
3145 if (!dev) {
3146 printk(KERN_ERR "skge etherdev alloc failed");
3147 return NULL;
3148 }
3149
3150 SET_MODULE_OWNER(dev);
3151 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3152 dev->open = skge_up;
3153 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003154 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003155 dev->hard_start_xmit = skge_xmit_frame;
3156 dev->get_stats = skge_get_stats;
3157 if (hw->chip_id == CHIP_ID_GENESIS)
3158 dev->set_multicast_list = genesis_set_multicast;
3159 else
3160 dev->set_multicast_list = yukon_set_multicast;
3161
3162 dev->set_mac_address = skge_set_mac_address;
3163 dev->change_mtu = skge_change_mtu;
3164 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3165 dev->tx_timeout = skge_tx_timeout;
3166 dev->watchdog_timeo = TX_WATCHDOG;
3167 dev->poll = skge_poll;
3168 dev->weight = NAPI_WEIGHT;
3169#ifdef CONFIG_NET_POLL_CONTROLLER
3170 dev->poll_controller = skge_netpoll;
3171#endif
3172 dev->irq = hw->pdev->irq;
3173 dev->features = NETIF_F_LLTX;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003174 if (highmem)
3175 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003176
3177 skge = netdev_priv(dev);
3178 skge->netdev = dev;
3179 skge->hw = hw;
3180 skge->msg_enable = netif_msg_init(debug, default_msg);
3181 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3182 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3183
3184 /* Auto speed and flow control */
3185 skge->autoneg = AUTONEG_ENABLE;
3186 skge->flow_control = FLOW_MODE_SYMMETRIC;
3187 skge->duplex = -1;
3188 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003189 skge->advertising = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003190
3191 hw->dev[port] = dev;
3192
3193 skge->port = port;
3194
3195 spin_lock_init(&skge->tx_lock);
3196
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003197 if (hw->chip_id != CHIP_ID_GENESIS) {
3198 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3199 skge->rx_csum = 1;
3200 }
3201
3202 /* read the mac address */
3203 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003204 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003205
3206 /* device is off until link detection */
3207 netif_carrier_off(dev);
3208 netif_stop_queue(dev);
3209
3210 return dev;
3211}
3212
3213static void __devinit skge_show_addr(struct net_device *dev)
3214{
3215 const struct skge_port *skge = netdev_priv(dev);
3216
3217 if (netif_msg_probe(skge))
3218 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3219 dev->name,
3220 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3221 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3222}
3223
3224static int __devinit skge_probe(struct pci_dev *pdev,
3225 const struct pci_device_id *ent)
3226{
3227 struct net_device *dev, *dev1;
3228 struct skge_hw *hw;
3229 int err, using_dac = 0;
3230
3231 if ((err = pci_enable_device(pdev))) {
3232 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3233 pci_name(pdev));
3234 goto err_out;
3235 }
3236
3237 if ((err = pci_request_regions(pdev, DRV_NAME))) {
3238 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3239 pci_name(pdev));
3240 goto err_out_disable_pdev;
3241 }
3242
3243 pci_set_master(pdev);
3244
3245 if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
3246 using_dac = 1;
3247 else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3248 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3249 pci_name(pdev));
3250 goto err_out_free_regions;
3251 }
3252
3253#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003254 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003255 {
3256 u32 reg;
3257
3258 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3259 reg |= PCI_REV_DESC;
3260 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3261 }
3262#endif
3263
3264 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003265 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003266 if (!hw) {
3267 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3268 pci_name(pdev));
3269 goto err_out_free_regions;
3270 }
3271
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003272 hw->pdev = pdev;
3273 spin_lock_init(&hw->phy_lock);
3274 tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
3275
3276 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3277 if (!hw->regs) {
3278 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3279 pci_name(pdev));
3280 goto err_out_free_hw;
3281 }
3282
3283 if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
3284 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3285 pci_name(pdev), pdev->irq);
3286 goto err_out_iounmap;
3287 }
3288 pci_set_drvdata(pdev, hw);
3289
3290 err = skge_reset(hw);
3291 if (err)
3292 goto err_out_free_irq;
3293
Stephen Hemmingerd7eaee02005-11-08 10:33:46 -08003294 printk(KERN_INFO PFX DRV_VERSION " addr 0x%lx irq %d chip %s rev %d\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003295 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003296 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003297
Stephen Hemminger981d0372005-06-27 11:33:06 -07003298 if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003299 goto err_out_led_off;
3300
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003301 if ((err = register_netdev(dev))) {
3302 printk(KERN_ERR PFX "%s: cannot register net device\n",
3303 pci_name(pdev));
3304 goto err_out_free_netdev;
3305 }
3306
3307 skge_show_addr(dev);
3308
Stephen Hemminger981d0372005-06-27 11:33:06 -07003309 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003310 if (register_netdev(dev1) == 0)
3311 skge_show_addr(dev1);
3312 else {
3313 /* Failure to register second port need not be fatal */
3314 printk(KERN_WARNING PFX "register of second port failed\n");
3315 hw->dev[1] = NULL;
3316 free_netdev(dev1);
3317 }
3318 }
3319
3320 return 0;
3321
3322err_out_free_netdev:
3323 free_netdev(dev);
3324err_out_led_off:
3325 skge_write16(hw, B0_LED, LED_STAT_OFF);
3326err_out_free_irq:
3327 free_irq(pdev->irq, hw);
3328err_out_iounmap:
3329 iounmap(hw->regs);
3330err_out_free_hw:
3331 kfree(hw);
3332err_out_free_regions:
3333 pci_release_regions(pdev);
3334err_out_disable_pdev:
3335 pci_disable_device(pdev);
3336 pci_set_drvdata(pdev, NULL);
3337err_out:
3338 return err;
3339}
3340
3341static void __devexit skge_remove(struct pci_dev *pdev)
3342{
3343 struct skge_hw *hw = pci_get_drvdata(pdev);
3344 struct net_device *dev0, *dev1;
3345
Stephen Hemminger95566062005-06-27 11:33:02 -07003346 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003347 return;
3348
3349 if ((dev1 = hw->dev[1]))
3350 unregister_netdev(dev1);
3351 dev0 = hw->dev[0];
3352 unregister_netdev(dev0);
3353
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003354 skge_write32(hw, B0_IMSK, 0);
3355 skge_write16(hw, B0_LED, LED_STAT_OFF);
3356 skge_pci_clear(hw);
3357 skge_write8(hw, B0_CTST, CS_RST_SET);
3358
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003359 tasklet_kill(&hw->ext_tasklet);
3360
3361 free_irq(pdev->irq, hw);
3362 pci_release_regions(pdev);
3363 pci_disable_device(pdev);
3364 if (dev1)
3365 free_netdev(dev1);
3366 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003367
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003368 iounmap(hw->regs);
3369 kfree(hw);
3370 pci_set_drvdata(pdev, NULL);
3371}
3372
3373#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003374static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003375{
3376 struct skge_hw *hw = pci_get_drvdata(pdev);
3377 int i, wol = 0;
3378
Stephen Hemminger95566062005-06-27 11:33:02 -07003379 for (i = 0; i < 2; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003380 struct net_device *dev = hw->dev[i];
3381
3382 if (dev) {
3383 struct skge_port *skge = netdev_priv(dev);
3384 if (netif_running(dev)) {
3385 netif_carrier_off(dev);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003386 if (skge->wol)
3387 netif_stop_queue(dev);
3388 else
3389 skge_down(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003390 }
3391 netif_device_detach(dev);
3392 wol |= skge->wol;
3393 }
3394 }
3395
3396 pci_save_state(pdev);
Pavel Machek2a569572005-07-07 17:56:40 -07003397 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003398 pci_disable_device(pdev);
3399 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3400
3401 return 0;
3402}
3403
3404static int skge_resume(struct pci_dev *pdev)
3405{
3406 struct skge_hw *hw = pci_get_drvdata(pdev);
3407 int i;
3408
3409 pci_set_power_state(pdev, PCI_D0);
3410 pci_restore_state(pdev);
3411 pci_enable_wake(pdev, PCI_D0, 0);
3412
3413 skge_reset(hw);
3414
Stephen Hemminger95566062005-06-27 11:33:02 -07003415 for (i = 0; i < 2; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003416 struct net_device *dev = hw->dev[i];
3417 if (dev) {
3418 netif_device_attach(dev);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08003419 if (netif_running(dev) && skge_up(dev))
3420 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003421 }
3422 }
3423 return 0;
3424}
3425#endif
3426
3427static struct pci_driver skge_driver = {
3428 .name = DRV_NAME,
3429 .id_table = skge_id_table,
3430 .probe = skge_probe,
3431 .remove = __devexit_p(skge_remove),
3432#ifdef CONFIG_PM
3433 .suspend = skge_suspend,
3434 .resume = skge_resume,
3435#endif
3436};
3437
3438static int __init skge_init_module(void)
3439{
3440 return pci_module_init(&skge_driver);
3441}
3442
3443static void __exit skge_cleanup_module(void)
3444{
3445 pci_unregister_driver(&skge_driver);
3446}
3447
3448module_init(skge_init_module);
3449module_exit(skge_cleanup_module);