blob: ff2c0ad2d3d78be51a129781097dec625ceebe2b [file] [log] [blame]
Will Deaconf81ef4a2010-09-03 10:41:08 +01001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License version 2 as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
14 *
15 * Copyright (C) 2009, 2010 ARM Limited
16 *
17 * Author: Will Deacon <will.deacon@arm.com>
18 */
19
20/*
21 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
22 * using the CPU's debug registers.
23 */
24#define pr_fmt(fmt) "hw-breakpoint: " fmt
25
26#include <linux/errno.h>
Will Deacon7e202692010-11-28 14:57:24 +000027#include <linux/hardirq.h>
Will Deaconf81ef4a2010-09-03 10:41:08 +010028#include <linux/perf_event.h>
29#include <linux/hw_breakpoint.h>
30#include <linux/smp.h>
31
32#include <asm/cacheflush.h>
33#include <asm/cputype.h>
34#include <asm/current.h>
35#include <asm/hw_breakpoint.h>
36#include <asm/kdebug.h>
Will Deaconf81ef4a2010-09-03 10:41:08 +010037#include <asm/traps.h>
38
39/* Breakpoint currently in use for each BRP. */
40static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
41
42/* Watchpoint currently in use for each WRP. */
43static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
44
45/* Number of BRP/WRP registers on this CPU. */
46static int core_num_brps;
47static int core_num_wrps;
48
49/* Debug architecture version. */
50static u8 debug_arch;
51
52/* Maximum supported watchpoint length. */
53static u8 max_watchpoint_len;
54
Will Deaconf81ef4a2010-09-03 10:41:08 +010055#define READ_WB_REG_CASE(OP2, M, VAL) \
56 case ((OP2 << 4) + M): \
57 ARM_DBG_READ(c ## M, OP2, VAL); \
58 break
59
60#define WRITE_WB_REG_CASE(OP2, M, VAL) \
61 case ((OP2 << 4) + M): \
62 ARM_DBG_WRITE(c ## M, OP2, VAL);\
63 break
64
65#define GEN_READ_WB_REG_CASES(OP2, VAL) \
66 READ_WB_REG_CASE(OP2, 0, VAL); \
67 READ_WB_REG_CASE(OP2, 1, VAL); \
68 READ_WB_REG_CASE(OP2, 2, VAL); \
69 READ_WB_REG_CASE(OP2, 3, VAL); \
70 READ_WB_REG_CASE(OP2, 4, VAL); \
71 READ_WB_REG_CASE(OP2, 5, VAL); \
72 READ_WB_REG_CASE(OP2, 6, VAL); \
73 READ_WB_REG_CASE(OP2, 7, VAL); \
74 READ_WB_REG_CASE(OP2, 8, VAL); \
75 READ_WB_REG_CASE(OP2, 9, VAL); \
76 READ_WB_REG_CASE(OP2, 10, VAL); \
77 READ_WB_REG_CASE(OP2, 11, VAL); \
78 READ_WB_REG_CASE(OP2, 12, VAL); \
79 READ_WB_REG_CASE(OP2, 13, VAL); \
80 READ_WB_REG_CASE(OP2, 14, VAL); \
81 READ_WB_REG_CASE(OP2, 15, VAL)
82
83#define GEN_WRITE_WB_REG_CASES(OP2, VAL) \
84 WRITE_WB_REG_CASE(OP2, 0, VAL); \
85 WRITE_WB_REG_CASE(OP2, 1, VAL); \
86 WRITE_WB_REG_CASE(OP2, 2, VAL); \
87 WRITE_WB_REG_CASE(OP2, 3, VAL); \
88 WRITE_WB_REG_CASE(OP2, 4, VAL); \
89 WRITE_WB_REG_CASE(OP2, 5, VAL); \
90 WRITE_WB_REG_CASE(OP2, 6, VAL); \
91 WRITE_WB_REG_CASE(OP2, 7, VAL); \
92 WRITE_WB_REG_CASE(OP2, 8, VAL); \
93 WRITE_WB_REG_CASE(OP2, 9, VAL); \
94 WRITE_WB_REG_CASE(OP2, 10, VAL); \
95 WRITE_WB_REG_CASE(OP2, 11, VAL); \
96 WRITE_WB_REG_CASE(OP2, 12, VAL); \
97 WRITE_WB_REG_CASE(OP2, 13, VAL); \
98 WRITE_WB_REG_CASE(OP2, 14, VAL); \
99 WRITE_WB_REG_CASE(OP2, 15, VAL)
100
101static u32 read_wb_reg(int n)
102{
103 u32 val = 0;
104
105 switch (n) {
106 GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
107 GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
108 GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
109 GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
110 default:
111 pr_warning("attempt to read from unknown breakpoint "
112 "register %d\n", n);
113 }
114
115 return val;
116}
117
118static void write_wb_reg(int n, u32 val)
119{
120 switch (n) {
121 GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
122 GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
123 GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
124 GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
125 default:
126 pr_warning("attempt to write to unknown breakpoint "
127 "register %d\n", n);
128 }
129 isb();
130}
131
Will Deacon0017ff42010-11-28 15:09:36 +0000132/* Determine debug architecture. */
133static u8 get_debug_arch(void)
134{
135 u32 didr;
136
137 /* Do we implement the extended CPUID interface? */
Will Deacond1244332011-08-04 14:46:23 +0100138 if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
139 pr_warning("CPUID feature registers not supported. "
140 "Assuming v6 debug is present.\n");
Will Deacon0017ff42010-11-28 15:09:36 +0000141 return ARM_DEBUG_ARCH_V6;
Will Deacond1244332011-08-04 14:46:23 +0100142 }
Will Deacon0017ff42010-11-28 15:09:36 +0000143
144 ARM_DBG_READ(c0, 0, didr);
145 return (didr >> 16) & 0xf;
146}
147
148u8 arch_get_debug_arch(void)
149{
150 return debug_arch;
151}
152
Will Deacon66e1cfe2011-02-11 16:01:42 +0100153static int debug_arch_supported(void)
154{
155 u8 arch = get_debug_arch();
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100156
157 /* We don't support the memory-mapped interface. */
158 return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
159 arch >= ARM_DEBUG_ARCH_V7_1;
Will Deacon66e1cfe2011-02-11 16:01:42 +0100160}
161
Will Deaconc512de92011-08-02 13:01:17 +0100162/* Determine number of WRP registers available. */
163static int get_num_wrp_resources(void)
164{
165 u32 didr;
166 ARM_DBG_READ(c0, 0, didr);
167 return ((didr >> 28) & 0xf) + 1;
168}
169
170/* Determine number of BRP registers available. */
Will Deacon0017ff42010-11-28 15:09:36 +0000171static int get_num_brp_resources(void)
172{
173 u32 didr;
174 ARM_DBG_READ(c0, 0, didr);
175 return ((didr >> 24) & 0xf) + 1;
176}
177
178/* Does this core support mismatch breakpoints? */
179static int core_has_mismatch_brps(void)
180{
181 return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
182 get_num_brp_resources() > 1);
183}
184
185/* Determine number of usable WRPs available. */
186static int get_num_wrps(void)
187{
188 /*
Will Deaconc512de92011-08-02 13:01:17 +0100189 * On debug architectures prior to 7.1, when a watchpoint fires, the
190 * only way to work out which watchpoint it was is by disassembling
191 * the faulting instruction and working out the address of the memory
192 * access.
Will Deacon0017ff42010-11-28 15:09:36 +0000193 *
194 * Furthermore, we can only do this if the watchpoint was precise
195 * since imprecise watchpoints prevent us from calculating register
196 * based addresses.
197 *
198 * Providing we have more than 1 breakpoint register, we only report
199 * a single watchpoint register for the time being. This way, we always
200 * know which watchpoint fired. In the future we can either add a
201 * disassembler and address generation emulator, or we can insert a
202 * check to see if the DFAR is set on watchpoint exception entry
203 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
204 * that it is set on some implementations].
205 */
Will Deaconc512de92011-08-02 13:01:17 +0100206 if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
207 return 1;
Will Deacon0017ff42010-11-28 15:09:36 +0000208
Will Deaconc512de92011-08-02 13:01:17 +0100209 return get_num_wrp_resources();
Will Deacon0017ff42010-11-28 15:09:36 +0000210}
211
212/* Determine number of usable BRPs available. */
213static int get_num_brps(void)
214{
215 int brps = get_num_brp_resources();
Will Deaconc512de92011-08-02 13:01:17 +0100216 return core_has_mismatch_brps() ? brps - 1 : brps;
Will Deacon0017ff42010-11-28 15:09:36 +0000217}
218
Will Deaconf81ef4a2010-09-03 10:41:08 +0100219/*
220 * In order to access the breakpoint/watchpoint control registers,
221 * we must be running in debug monitor mode. Unfortunately, we can
222 * be put into halting debug mode at any time by an external debugger
223 * but there is nothing we can do to prevent that.
224 */
225static int enable_monitor_mode(void)
226{
227 u32 dscr;
228 int ret = 0;
229
230 ARM_DBG_READ(c1, 0, dscr);
231
232 /* Ensure that halting mode is disabled. */
Stephen Boyd7d85d612011-03-10 05:15:00 +0100233 if (WARN_ONCE(dscr & ARM_DSCR_HDBGEN,
Will Deacond1244332011-08-04 14:46:23 +0100234 "halting debug mode enabled. Unable to access hardware resources.\n")) {
Will Deaconf81ef4a2010-09-03 10:41:08 +0100235 ret = -EPERM;
236 goto out;
237 }
238
Will Deacon8fbf3972010-12-01 17:37:45 +0000239 /* If monitor mode is already enabled, just return. */
240 if (dscr & ARM_DSCR_MDBGEN)
241 goto out;
242
Will Deaconf81ef4a2010-09-03 10:41:08 +0100243 /* Write to the corresponding DSCR. */
Will Deacon8fbf3972010-12-01 17:37:45 +0000244 switch (get_debug_arch()) {
Will Deaconf81ef4a2010-09-03 10:41:08 +0100245 case ARM_DEBUG_ARCH_V6:
246 case ARM_DEBUG_ARCH_V6_1:
247 ARM_DBG_WRITE(c1, 0, (dscr | ARM_DSCR_MDBGEN));
248 break;
249 case ARM_DEBUG_ARCH_V7_ECP14:
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100250 case ARM_DEBUG_ARCH_V7_1:
Will Deaconf81ef4a2010-09-03 10:41:08 +0100251 ARM_DBG_WRITE(c2, 2, (dscr | ARM_DSCR_MDBGEN));
252 break;
253 default:
254 ret = -ENODEV;
255 goto out;
256 }
257
258 /* Check that the write made it through. */
259 ARM_DBG_READ(c1, 0, dscr);
Will Deacon8fbf3972010-12-01 17:37:45 +0000260 if (!(dscr & ARM_DSCR_MDBGEN))
Will Deaconf81ef4a2010-09-03 10:41:08 +0100261 ret = -EPERM;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100262
263out:
264 return ret;
265}
266
Will Deacon8fbf3972010-12-01 17:37:45 +0000267int hw_breakpoint_slots(int type)
268{
Will Deacon66e1cfe2011-02-11 16:01:42 +0100269 if (!debug_arch_supported())
270 return 0;
271
Will Deacon8fbf3972010-12-01 17:37:45 +0000272 /*
273 * We can be called early, so don't rely on
274 * our static variables being initialised.
275 */
276 switch (type) {
277 case TYPE_INST:
278 return get_num_brps();
279 case TYPE_DATA:
280 return get_num_wrps();
281 default:
282 pr_warning("unknown slot type: %d\n", type);
283 return 0;
284 }
285}
286
Will Deaconf81ef4a2010-09-03 10:41:08 +0100287/*
288 * Check if 8-bit byte-address select is available.
289 * This clobbers WRP 0.
290 */
291static u8 get_max_wp_len(void)
292{
293 u32 ctrl_reg;
294 struct arch_hw_breakpoint_ctrl ctrl;
295 u8 size = 4;
296
297 if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
298 goto out;
299
Will Deaconf81ef4a2010-09-03 10:41:08 +0100300 memset(&ctrl, 0, sizeof(ctrl));
301 ctrl.len = ARM_BREAKPOINT_LEN_8;
302 ctrl_reg = encode_ctrl_reg(ctrl);
303
304 write_wb_reg(ARM_BASE_WVR, 0);
305 write_wb_reg(ARM_BASE_WCR, ctrl_reg);
306 if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
307 size = 8;
308
309out:
310 return size;
311}
312
313u8 arch_get_max_wp_len(void)
314{
315 return max_watchpoint_len;
316}
317
318/*
Will Deaconf81ef4a2010-09-03 10:41:08 +0100319 * Install a perf counter breakpoint.
320 */
321int arch_install_hw_breakpoint(struct perf_event *bp)
322{
323 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
324 struct perf_event **slot, **slots;
325 int i, max_slots, ctrl_base, val_base, ret = 0;
Will Deacon93a04a32010-11-29 16:56:01 +0000326 u32 addr, ctrl;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100327
328 /* Ensure that we are in monitor mode and halting mode is disabled. */
329 ret = enable_monitor_mode();
330 if (ret)
331 goto out;
332
Will Deacon93a04a32010-11-29 16:56:01 +0000333 addr = info->address;
334 ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
335
Will Deaconf81ef4a2010-09-03 10:41:08 +0100336 if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
337 /* Breakpoint */
338 ctrl_base = ARM_BASE_BCR;
339 val_base = ARM_BASE_BVR;
Will Deacon4a55c182010-11-29 17:06:53 +0000340 slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
Will Deacon0017ff42010-11-28 15:09:36 +0000341 max_slots = core_num_brps;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100342 } else {
343 /* Watchpoint */
Will Deacon6f26aa02011-08-02 16:16:57 +0100344 ctrl_base = ARM_BASE_WCR;
345 val_base = ARM_BASE_WVR;
Will Deacon4a55c182010-11-29 17:06:53 +0000346 slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100347 max_slots = core_num_wrps;
348 }
349
350 for (i = 0; i < max_slots; ++i) {
351 slot = &slots[i];
352
353 if (!*slot) {
354 *slot = bp;
355 break;
356 }
357 }
358
Stephen Boyd7d85d612011-03-10 05:15:00 +0100359 if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n")) {
Will Deaconf81ef4a2010-09-03 10:41:08 +0100360 ret = -EBUSY;
361 goto out;
362 }
363
Will Deacon6f26aa02011-08-02 16:16:57 +0100364 /* Override the breakpoint data with the step data. */
365 if (info->step_ctrl.enabled) {
366 addr = info->trigger & ~0x3;
367 ctrl = encode_ctrl_reg(info->step_ctrl);
368 if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
369 i = 0;
370 ctrl_base = ARM_BASE_BCR + core_num_brps;
371 val_base = ARM_BASE_BVR + core_num_brps;
372 }
373 }
374
Will Deaconf81ef4a2010-09-03 10:41:08 +0100375 /* Setup the address register. */
Will Deacon93a04a32010-11-29 16:56:01 +0000376 write_wb_reg(val_base + i, addr);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100377
378 /* Setup the control register. */
Will Deacon93a04a32010-11-29 16:56:01 +0000379 write_wb_reg(ctrl_base + i, ctrl);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100380
381out:
382 return ret;
383}
384
385void arch_uninstall_hw_breakpoint(struct perf_event *bp)
386{
387 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
388 struct perf_event **slot, **slots;
389 int i, max_slots, base;
390
391 if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
392 /* Breakpoint */
393 base = ARM_BASE_BCR;
Will Deacon4a55c182010-11-29 17:06:53 +0000394 slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
Will Deacon0017ff42010-11-28 15:09:36 +0000395 max_slots = core_num_brps;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100396 } else {
397 /* Watchpoint */
Will Deacon6f26aa02011-08-02 16:16:57 +0100398 base = ARM_BASE_WCR;
Will Deacon4a55c182010-11-29 17:06:53 +0000399 slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100400 max_slots = core_num_wrps;
401 }
402
403 /* Remove the breakpoint. */
404 for (i = 0; i < max_slots; ++i) {
405 slot = &slots[i];
406
407 if (*slot == bp) {
408 *slot = NULL;
409 break;
410 }
411 }
412
Stephen Boyd7d85d612011-03-10 05:15:00 +0100413 if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n"))
Will Deaconf81ef4a2010-09-03 10:41:08 +0100414 return;
415
Will Deacon6f26aa02011-08-02 16:16:57 +0100416 /* Ensure that we disable the mismatch breakpoint. */
417 if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
418 info->step_ctrl.enabled) {
419 i = 0;
420 base = ARM_BASE_BCR + core_num_brps;
421 }
422
Will Deaconf81ef4a2010-09-03 10:41:08 +0100423 /* Reset the control register. */
424 write_wb_reg(base + i, 0);
425}
426
427static int get_hbp_len(u8 hbp_len)
428{
429 unsigned int len_in_bytes = 0;
430
431 switch (hbp_len) {
432 case ARM_BREAKPOINT_LEN_1:
433 len_in_bytes = 1;
434 break;
435 case ARM_BREAKPOINT_LEN_2:
436 len_in_bytes = 2;
437 break;
438 case ARM_BREAKPOINT_LEN_4:
439 len_in_bytes = 4;
440 break;
441 case ARM_BREAKPOINT_LEN_8:
442 len_in_bytes = 8;
443 break;
444 }
445
446 return len_in_bytes;
447}
448
449/*
450 * Check whether bp virtual address is in kernel space.
451 */
452int arch_check_bp_in_kernelspace(struct perf_event *bp)
453{
454 unsigned int len;
455 unsigned long va;
456 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
457
458 va = info->address;
459 len = get_hbp_len(info->ctrl.len);
460
461 return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
462}
463
464/*
465 * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
466 * Hopefully this will disappear when ptrace can bypass the conversion
467 * to generic breakpoint descriptions.
468 */
469int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
470 int *gen_len, int *gen_type)
471{
472 /* Type */
473 switch (ctrl.type) {
474 case ARM_BREAKPOINT_EXECUTE:
475 *gen_type = HW_BREAKPOINT_X;
476 break;
477 case ARM_BREAKPOINT_LOAD:
478 *gen_type = HW_BREAKPOINT_R;
479 break;
480 case ARM_BREAKPOINT_STORE:
481 *gen_type = HW_BREAKPOINT_W;
482 break;
483 case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
484 *gen_type = HW_BREAKPOINT_RW;
485 break;
486 default:
487 return -EINVAL;
488 }
489
490 /* Len */
491 switch (ctrl.len) {
492 case ARM_BREAKPOINT_LEN_1:
493 *gen_len = HW_BREAKPOINT_LEN_1;
494 break;
495 case ARM_BREAKPOINT_LEN_2:
496 *gen_len = HW_BREAKPOINT_LEN_2;
497 break;
498 case ARM_BREAKPOINT_LEN_4:
499 *gen_len = HW_BREAKPOINT_LEN_4;
500 break;
501 case ARM_BREAKPOINT_LEN_8:
502 *gen_len = HW_BREAKPOINT_LEN_8;
503 break;
504 default:
505 return -EINVAL;
506 }
507
508 return 0;
509}
510
511/*
512 * Construct an arch_hw_breakpoint from a perf_event.
513 */
514static int arch_build_bp_info(struct perf_event *bp)
515{
516 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
517
518 /* Type */
519 switch (bp->attr.bp_type) {
520 case HW_BREAKPOINT_X:
521 info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
522 break;
523 case HW_BREAKPOINT_R:
524 info->ctrl.type = ARM_BREAKPOINT_LOAD;
525 break;
526 case HW_BREAKPOINT_W:
527 info->ctrl.type = ARM_BREAKPOINT_STORE;
528 break;
529 case HW_BREAKPOINT_RW:
530 info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
531 break;
532 default:
533 return -EINVAL;
534 }
535
536 /* Len */
537 switch (bp->attr.bp_len) {
538 case HW_BREAKPOINT_LEN_1:
539 info->ctrl.len = ARM_BREAKPOINT_LEN_1;
540 break;
541 case HW_BREAKPOINT_LEN_2:
542 info->ctrl.len = ARM_BREAKPOINT_LEN_2;
543 break;
544 case HW_BREAKPOINT_LEN_4:
545 info->ctrl.len = ARM_BREAKPOINT_LEN_4;
546 break;
547 case HW_BREAKPOINT_LEN_8:
548 info->ctrl.len = ARM_BREAKPOINT_LEN_8;
549 if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE)
550 && max_watchpoint_len >= 8)
551 break;
552 default:
553 return -EINVAL;
554 }
555
Will Deacon6ee33c22010-11-25 12:01:54 +0000556 /*
557 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
558 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
559 * by the hardware and must be aligned to the appropriate number of
560 * bytes.
561 */
562 if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
563 info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
564 info->ctrl.len != ARM_BREAKPOINT_LEN_4)
565 return -EINVAL;
566
Will Deaconf81ef4a2010-09-03 10:41:08 +0100567 /* Address */
568 info->address = bp->attr.bp_addr;
569
570 /* Privilege */
571 info->ctrl.privilege = ARM_BREAKPOINT_USER;
Will Deacon93a04a32010-11-29 16:56:01 +0000572 if (arch_check_bp_in_kernelspace(bp))
Will Deaconf81ef4a2010-09-03 10:41:08 +0100573 info->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
574
575 /* Enabled? */
576 info->ctrl.enabled = !bp->attr.disabled;
577
578 /* Mismatch */
579 info->ctrl.mismatch = 0;
580
581 return 0;
582}
583
584/*
585 * Validate the arch-specific HW Breakpoint register settings.
586 */
587int arch_validate_hwbkpt_settings(struct perf_event *bp)
588{
589 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
590 int ret = 0;
Will Deacon6ee33c22010-11-25 12:01:54 +0000591 u32 offset, alignment_mask = 0x3;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100592
593 /* Build the arch_hw_breakpoint. */
594 ret = arch_build_bp_info(bp);
595 if (ret)
596 goto out;
597
598 /* Check address alignment. */
599 if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
600 alignment_mask = 0x7;
Will Deacon6ee33c22010-11-25 12:01:54 +0000601 offset = info->address & alignment_mask;
602 switch (offset) {
603 case 0:
604 /* Aligned */
605 break;
606 case 1:
607 /* Allow single byte watchpoint. */
608 if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
609 break;
610 case 2:
611 /* Allow halfword watchpoints and breakpoints. */
612 if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
613 break;
614 default:
615 ret = -EINVAL;
616 goto out;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100617 }
618
Will Deacon6ee33c22010-11-25 12:01:54 +0000619 info->address &= ~alignment_mask;
620 info->ctrl.len <<= offset;
621
Will Deaconf81ef4a2010-09-03 10:41:08 +0100622 /*
623 * Currently we rely on an overflow handler to take
624 * care of single-stepping the breakpoint when it fires.
625 * In the case of userspace breakpoints on a core with V7 debug,
Will Deacon3ce70b22010-12-01 17:05:24 +0000626 * we can use the mismatch feature as a poor-man's hardware
627 * single-step, but this only works for per-task breakpoints.
Will Deaconf81ef4a2010-09-03 10:41:08 +0100628 */
Will Deacond1244332011-08-04 14:46:23 +0100629 if (!bp->overflow_handler && (arch_check_bp_in_kernelspace(bp) ||
630 !core_has_mismatch_brps() || !bp->hw.bp_target)) {
631 pr_warning("overflow handler required but none found\n");
Will Deaconf81ef4a2010-09-03 10:41:08 +0100632 ret = -EINVAL;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100633 }
634out:
635 return ret;
636}
637
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000638/*
639 * Enable/disable single-stepping over the breakpoint bp at address addr.
640 */
641static void enable_single_step(struct perf_event *bp, u32 addr)
Will Deaconf81ef4a2010-09-03 10:41:08 +0100642{
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000643 struct arch_hw_breakpoint *info = counter_arch_bp(bp);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100644
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000645 arch_uninstall_hw_breakpoint(bp);
646 info->step_ctrl.mismatch = 1;
647 info->step_ctrl.len = ARM_BREAKPOINT_LEN_4;
648 info->step_ctrl.type = ARM_BREAKPOINT_EXECUTE;
649 info->step_ctrl.privilege = info->ctrl.privilege;
650 info->step_ctrl.enabled = 1;
651 info->trigger = addr;
652 arch_install_hw_breakpoint(bp);
653}
Will Deaconf81ef4a2010-09-03 10:41:08 +0100654
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000655static void disable_single_step(struct perf_event *bp)
656{
657 arch_uninstall_hw_breakpoint(bp);
658 counter_arch_bp(bp)->step_ctrl.enabled = 0;
659 arch_install_hw_breakpoint(bp);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100660}
661
Will Deacon6f26aa02011-08-02 16:16:57 +0100662static void watchpoint_handler(unsigned long addr, unsigned int fsr,
663 struct pt_regs *regs)
Will Deaconf81ef4a2010-09-03 10:41:08 +0100664{
Will Deacon6f26aa02011-08-02 16:16:57 +0100665 int i, access;
666 u32 val, ctrl_reg, alignment_mask;
Will Deacon4a55c182010-11-29 17:06:53 +0000667 struct perf_event *wp, **slots;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100668 struct arch_hw_breakpoint *info;
Will Deacon6f26aa02011-08-02 16:16:57 +0100669 struct arch_hw_breakpoint_ctrl ctrl;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100670
Will Deacon4a55c182010-11-29 17:06:53 +0000671 slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
672
Will Deaconf81ef4a2010-09-03 10:41:08 +0100673 for (i = 0; i < core_num_wrps; ++i) {
674 rcu_read_lock();
675
Will Deacon93a04a32010-11-29 16:56:01 +0000676 wp = slots[i];
677
Will Deacon6f26aa02011-08-02 16:16:57 +0100678 if (wp == NULL)
679 goto unlock;
680
681 info = counter_arch_bp(wp);
682 /*
683 * The DFAR is an unknown value on debug architectures prior
684 * to 7.1. Since we only allow a single watchpoint on these
685 * older CPUs, we can set the trigger to the lowest possible
686 * faulting address.
687 */
688 if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
689 BUG_ON(i > 0);
690 info->trigger = wp->attr.bp_addr;
691 } else {
692 if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
693 alignment_mask = 0x7;
694 else
695 alignment_mask = 0x3;
696
697 /* Check if the watchpoint value matches. */
698 val = read_wb_reg(ARM_BASE_WVR + i);
699 if (val != (addr & ~alignment_mask))
700 goto unlock;
701
702 /* Possible match, check the byte address select. */
703 ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
704 decode_ctrl_reg(ctrl_reg, &ctrl);
705 if (!((1 << (addr & alignment_mask)) & ctrl.len))
706 goto unlock;
707
708 /* Check that the access type matches. */
709 access = (fsr & ARM_FSR_ACCESS_MASK) ? HW_BREAKPOINT_W :
710 HW_BREAKPOINT_R;
711 if (!(access & hw_breakpoint_type(wp)))
712 goto unlock;
713
714 /* We have a winner. */
715 info->trigger = addr;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100716 }
717
Will Deaconf81ef4a2010-09-03 10:41:08 +0100718 pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
Will Deacon93a04a32010-11-29 16:56:01 +0000719 perf_bp_event(wp, regs);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100720
721 /*
722 * If no overflow handler is present, insert a temporary
723 * mismatch breakpoint so we can single-step over the
724 * watchpoint trigger.
725 */
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000726 if (!wp->overflow_handler)
727 enable_single_step(wp, instruction_pointer(regs));
Will Deaconf81ef4a2010-09-03 10:41:08 +0100728
Will Deacon6f26aa02011-08-02 16:16:57 +0100729unlock:
Will Deaconf81ef4a2010-09-03 10:41:08 +0100730 rcu_read_unlock();
731 }
732}
733
Will Deacon93a04a32010-11-29 16:56:01 +0000734static void watchpoint_single_step_handler(unsigned long pc)
735{
736 int i;
Will Deacon4a55c182010-11-29 17:06:53 +0000737 struct perf_event *wp, **slots;
Will Deacon93a04a32010-11-29 16:56:01 +0000738 struct arch_hw_breakpoint *info;
739
Will Deacon4a55c182010-11-29 17:06:53 +0000740 slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
741
Will Deaconc512de92011-08-02 13:01:17 +0100742 for (i = 0; i < core_num_wrps; ++i) {
Will Deacon93a04a32010-11-29 16:56:01 +0000743 rcu_read_lock();
744
745 wp = slots[i];
746
747 if (wp == NULL)
748 goto unlock;
749
750 info = counter_arch_bp(wp);
751 if (!info->step_ctrl.enabled)
752 goto unlock;
753
754 /*
755 * Restore the original watchpoint if we've completed the
756 * single-step.
757 */
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000758 if (info->trigger != pc)
759 disable_single_step(wp);
Will Deacon93a04a32010-11-29 16:56:01 +0000760
761unlock:
762 rcu_read_unlock();
763 }
764}
765
Will Deaconf81ef4a2010-09-03 10:41:08 +0100766static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
767{
768 int i;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100769 u32 ctrl_reg, val, addr;
Will Deacon4a55c182010-11-29 17:06:53 +0000770 struct perf_event *bp, **slots;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100771 struct arch_hw_breakpoint *info;
772 struct arch_hw_breakpoint_ctrl ctrl;
773
Will Deacon4a55c182010-11-29 17:06:53 +0000774 slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
775
Will Deaconf81ef4a2010-09-03 10:41:08 +0100776 /* The exception entry code places the amended lr in the PC. */
777 addr = regs->ARM_pc;
778
Will Deacon93a04a32010-11-29 16:56:01 +0000779 /* Check the currently installed breakpoints first. */
780 for (i = 0; i < core_num_brps; ++i) {
Will Deaconf81ef4a2010-09-03 10:41:08 +0100781 rcu_read_lock();
782
783 bp = slots[i];
784
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000785 if (bp == NULL)
786 goto unlock;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100787
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000788 info = counter_arch_bp(bp);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100789
790 /* Check if the breakpoint value matches. */
791 val = read_wb_reg(ARM_BASE_BVR + i);
792 if (val != (addr & ~0x3))
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000793 goto mismatch;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100794
795 /* Possible match, check the byte address select to confirm. */
796 ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
797 decode_ctrl_reg(ctrl_reg, &ctrl);
798 if ((1 << (addr & 0x3)) & ctrl.len) {
Will Deaconf81ef4a2010-09-03 10:41:08 +0100799 info->trigger = addr;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100800 pr_debug("breakpoint fired: address = 0x%x\n", addr);
801 perf_bp_event(bp, regs);
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000802 if (!bp->overflow_handler)
803 enable_single_step(bp, addr);
804 goto unlock;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100805 }
806
Will Deacon9ebb3cb2010-12-01 14:12:13 +0000807mismatch:
808 /* If we're stepping a breakpoint, it can now be restored. */
809 if (info->step_ctrl.enabled)
810 disable_single_step(bp);
811unlock:
Will Deaconf81ef4a2010-09-03 10:41:08 +0100812 rcu_read_unlock();
813 }
Will Deacon93a04a32010-11-29 16:56:01 +0000814
815 /* Handle any pending watchpoint single-step breakpoints. */
816 watchpoint_single_step_handler(addr);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100817}
818
819/*
820 * Called from either the Data Abort Handler [watchpoint] or the
Russell King02fe2842011-06-25 11:44:06 +0100821 * Prefetch Abort Handler [breakpoint] with interrupts disabled.
Will Deaconf81ef4a2010-09-03 10:41:08 +0100822 */
823static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
824 struct pt_regs *regs)
825{
Will Deacon7e202692010-11-28 14:57:24 +0000826 int ret = 0;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100827 u32 dscr;
828
Russell King02fe2842011-06-25 11:44:06 +0100829 preempt_disable();
830
831 if (interrupts_enabled(regs))
832 local_irq_enable();
Will Deacon7e202692010-11-28 14:57:24 +0000833
Will Deaconf81ef4a2010-09-03 10:41:08 +0100834 /* We only handle watchpoints and hardware breakpoints. */
835 ARM_DBG_READ(c1, 0, dscr);
836
837 /* Perform perf callbacks. */
838 switch (ARM_DSCR_MOE(dscr)) {
839 case ARM_ENTRY_BREAKPOINT:
840 breakpoint_handler(addr, regs);
841 break;
842 case ARM_ENTRY_ASYNC_WATCHPOINT:
Joe Perches235584b2010-10-30 14:21:24 -0700843 WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
Will Deaconf81ef4a2010-09-03 10:41:08 +0100844 case ARM_ENTRY_SYNC_WATCHPOINT:
Will Deacon6f26aa02011-08-02 16:16:57 +0100845 watchpoint_handler(addr, fsr, regs);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100846 break;
847 default:
Will Deacon7e202692010-11-28 14:57:24 +0000848 ret = 1; /* Unhandled fault. */
Will Deaconf81ef4a2010-09-03 10:41:08 +0100849 }
850
Will Deacon7e202692010-11-28 14:57:24 +0000851 preempt_enable();
852
Will Deaconf81ef4a2010-09-03 10:41:08 +0100853 return ret;
854}
855
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700856static void reset_brps_reserved_reg(int n)
857{
858 int i;
859
860 /* we must also reset any reserved registers. */
861 for (i = 0; i < n; ++i) {
862 write_wb_reg(ARM_BASE_BCR + i, 0UL);
863 write_wb_reg(ARM_BASE_BVR + i, 0UL);
864 }
865
866}
867
Will Deaconf81ef4a2010-09-03 10:41:08 +0100868/*
869 * One-time initialisation.
870 */
Will Deacon0d352e32011-08-08 14:26:53 +0100871static cpumask_t debug_err_mask;
872
873static int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
874{
875 int cpu = smp_processor_id();
876
877 pr_warning("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
878 instr, cpu);
879
880 /* Set the error flag for this CPU and skip the faulting instruction. */
881 cpumask_set_cpu(cpu, &debug_err_mask);
882 instruction_pointer(regs) += 4;
883 return 0;
884}
885
886static struct undef_hook debug_reg_hook = {
887 .instr_mask = 0x0fe80f10,
888 .instr_val = 0x0e000e10,
889 .fn = debug_reg_trap,
890};
891
892static void reset_ctrl_regs(void *unused)
Will Deaconf81ef4a2010-09-03 10:41:08 +0100893{
Will Deaconc512de92011-08-02 13:01:17 +0100894 int i, raw_num_brps, err = 0, cpu = smp_processor_id();
Will Deaconc09bae72011-02-25 20:20:42 +0100895 u32 dbg_power;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100896
Will Deaconac88e072010-11-24 16:51:17 +0000897 /*
898 * v7 debug contains save and restore registers so that debug state
Will Deaconed19b732011-02-11 15:55:12 +0100899 * can be maintained across low-power modes without leaving the debug
900 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
901 * the debug registers out of reset, so we must unlock the OS Lock
902 * Access Register to avoid taking undefined instruction exceptions
903 * later on.
Will Deaconac88e072010-11-24 16:51:17 +0000904 */
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100905 switch (debug_arch) {
Will Deacona26bce12011-10-07 15:57:55 +0100906 case ARM_DEBUG_ARCH_V6:
907 case ARM_DEBUG_ARCH_V6_1:
908 /* ARMv6 cores just need to reset the registers. */
909 goto reset_regs;
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100910 case ARM_DEBUG_ARCH_V7_ECP14:
Will Deaconac88e072010-11-24 16:51:17 +0000911 /*
Will Deaconc09bae72011-02-25 20:20:42 +0100912 * Ensure sticky power-down is clear (i.e. debug logic is
913 * powered up).
914 */
915 asm volatile("mrc p14, 0, %0, c1, c5, 4" : "=r" (dbg_power));
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100916 if ((dbg_power & 0x1) == 0)
917 err = -EPERM;
918 break;
919 case ARM_DEBUG_ARCH_V7_1:
Will Deaconc09bae72011-02-25 20:20:42 +0100920 /*
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100921 * Ensure the OS double lock is clear.
Will Deaconac88e072010-11-24 16:51:17 +0000922 */
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100923 asm volatile("mrc p14, 0, %0, c1, c3, 4" : "=r" (dbg_power));
924 if ((dbg_power & 0x1) == 1)
925 err = -EPERM;
926 break;
Will Deaconac88e072010-11-24 16:51:17 +0000927 }
928
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100929 if (err) {
930 pr_warning("CPU %d debug is powered down!\n", cpu);
Will Deacon0d352e32011-08-08 14:26:53 +0100931 cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
Will Deaconb5d5b8f2011-07-22 18:27:37 +0100932 return;
933 }
934
935 /*
936 * Unconditionally clear the lock by writing a value
937 * other than 0xC5ACCE55 to the access register.
938 */
939 asm volatile("mcr p14, 0, %0, c1, c0, 4" : : "r" (0));
940 isb();
941
942 /*
943 * Clear any configured vector-catch events before
944 * enabling monitor mode.
945 */
946 asm volatile("mcr p14, 0, %0, c0, c7, 0" : : "r" (0));
947 isb();
948
Will Deacona26bce12011-10-07 15:57:55 +0100949reset_regs:
Will Deaconf81ef4a2010-09-03 10:41:08 +0100950 if (enable_monitor_mode())
951 return;
952
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700953#ifdef CONFIG_HAVE_HW_BRKPT_RESERVED_RW_ACCESS
954 reset_brps_reserved_reg(core_num_brps);
955#else
956 reset_brps_reserved_reg(core_num_brps + core_num_reserved_brps);
957#endif
Will Deaconf81ef4a2010-09-03 10:41:08 +0100958
959 for (i = 0; i < core_num_wrps; ++i) {
960 write_wb_reg(ARM_BASE_WCR + i, 0UL);
961 write_wb_reg(ARM_BASE_WVR + i, 0UL);
962 }
963}
964
Will Deacon7d993312010-11-24 17:45:49 +0000965static int __cpuinit dbg_reset_notify(struct notifier_block *self,
966 unsigned long action, void *cpu)
967{
968 if (action == CPU_ONLINE)
969 smp_call_function_single((int)cpu, reset_ctrl_regs, NULL, 1);
Will Deacon0d352e32011-08-08 14:26:53 +0100970
Will Deacon7d993312010-11-24 17:45:49 +0000971 return NOTIFY_OK;
972}
973
974static struct notifier_block __cpuinitdata dbg_reset_nb = {
975 .notifier_call = dbg_reset_notify,
976};
977
Will Deaconf81ef4a2010-09-03 10:41:08 +0100978static int __init arch_hw_breakpoint_init(void)
979{
Will Deaconf81ef4a2010-09-03 10:41:08 +0100980 u32 dscr;
981
982 debug_arch = get_debug_arch();
983
Will Deacon66e1cfe2011-02-11 16:01:42 +0100984 if (!debug_arch_supported()) {
Will Deaconf81ef4a2010-09-03 10:41:08 +0100985 pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
Will Deacon8fbf3972010-12-01 17:37:45 +0000986 return 0;
Will Deaconf81ef4a2010-09-03 10:41:08 +0100987 }
988
989 /* Determine how many BRPs/WRPs are available. */
990 core_num_brps = get_num_brps();
991 core_num_wrps = get_num_wrps();
992
Will Deacon0d352e32011-08-08 14:26:53 +0100993 /*
994 * We need to tread carefully here because DBGSWENABLE may be
995 * driven low on this core and there isn't an architected way to
996 * determine that.
997 */
998 register_undef_hook(&debug_reg_hook);
Will Deaconf81ef4a2010-09-03 10:41:08 +0100999
Will Deaconed19b732011-02-11 15:55:12 +01001000 /*
1001 * Reset the breakpoint resources. We assume that a halting
1002 * debugger will leave the world in a nice state for us.
1003 */
Will Deacon0d352e32011-08-08 14:26:53 +01001004 on_each_cpu(reset_ctrl_regs, NULL, 1);
1005 unregister_undef_hook(&debug_reg_hook);
1006 if (!cpumask_empty(&debug_err_mask)) {
Will Deaconc09bae72011-02-25 20:20:42 +01001007 core_num_brps = 0;
Will Deaconc09bae72011-02-25 20:20:42 +01001008 core_num_wrps = 0;
1009 return 0;
1010 }
Will Deaconed19b732011-02-11 15:55:12 +01001011
Will Deacon0d352e32011-08-08 14:26:53 +01001012 pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
1013 core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
1014 "", core_num_wrps);
1015
Will Deaconf81ef4a2010-09-03 10:41:08 +01001016 ARM_DBG_READ(c1, 0, dscr);
1017 if (dscr & ARM_DSCR_HDBGEN) {
Will Deaconed19b732011-02-11 15:55:12 +01001018 max_watchpoint_len = 4;
Stephen Boyd7d85d612011-03-10 05:15:00 +01001019 pr_warning("halting debug mode enabled. Assuming maximum watchpoint size of %u bytes.\n",
1020 max_watchpoint_len);
Will Deaconf81ef4a2010-09-03 10:41:08 +01001021 } else {
Will Deaconac88e072010-11-24 16:51:17 +00001022 /* Work out the maximum supported watchpoint length. */
1023 max_watchpoint_len = get_max_wp_len();
1024 pr_info("maximum watchpoint size is %u bytes.\n",
1025 max_watchpoint_len);
Will Deaconf81ef4a2010-09-03 10:41:08 +01001026 }
1027
1028 /* Register debug fault handler. */
Catalin Marinasf7b81562011-11-22 17:30:31 +00001029 hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1030 TRAP_HWBKPT, "watchpoint debug exception");
1031 hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1032 TRAP_HWBKPT, "breakpoint debug exception");
Will Deaconf81ef4a2010-09-03 10:41:08 +01001033
Will Deacon7d993312010-11-24 17:45:49 +00001034 /* Register hotplug notifier. */
1035 register_cpu_notifier(&dbg_reset_nb);
Will Deacon8fbf3972010-12-01 17:37:45 +00001036 return 0;
Will Deaconf81ef4a2010-09-03 10:41:08 +01001037}
1038arch_initcall(arch_hw_breakpoint_init);
1039
1040void hw_breakpoint_pmu_read(struct perf_event *bp)
1041{
1042}
1043
1044/*
1045 * Dummy function to register with die_notifier.
1046 */
1047int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1048 unsigned long val, void *data)
1049{
1050 return NOTIFY_DONE;
1051}