Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | #ifndef __ASM_SH_HW_IRQ_H |
| 2 | #define __ASM_SH_HW_IRQ_H |
| 3 | |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 4 | #include <linux/init.h> |
Paul Mundt | 35f3c51 | 2006-10-06 15:31:16 +0900 | [diff] [blame] | 5 | #include <asm/atomic.h> |
| 6 | |
| 7 | extern atomic_t irq_err_count; |
| 8 | |
Magnus Damm | 68abdbb | 2007-06-15 18:56:19 +0900 | [diff] [blame] | 9 | struct ipr_data { |
| 10 | unsigned char irq; |
| 11 | unsigned char ipr_idx; /* Index for the IPR registered */ |
| 12 | unsigned char shift; /* Number of bits to shift the data */ |
| 13 | unsigned char priority; /* The priority */ |
| 14 | }; |
| 15 | |
| 16 | struct ipr_desc { |
| 17 | unsigned long *ipr_offsets; |
| 18 | unsigned int nr_offsets; |
| 19 | struct ipr_data *ipr_data; |
| 20 | unsigned int nr_irqs; |
| 21 | struct irq_chip chip; |
| 22 | }; |
| 23 | |
| 24 | void register_ipr_controller(struct ipr_desc *); |
Magnus Damm | 68abdbb | 2007-06-15 18:56:19 +0900 | [diff] [blame] | 25 | |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 26 | typedef unsigned char intc_enum; |
| 27 | |
| 28 | struct intc_vect { |
| 29 | intc_enum enum_id; |
| 30 | unsigned short vect; |
| 31 | }; |
| 32 | |
| 33 | #define INTC_VECT(enum_id, vect) { enum_id, vect } |
Magnus Damm | 51da642 | 2007-08-03 14:25:32 +0900 | [diff] [blame] | 34 | #define INTC_IRQ(enum_id, irq) INTC_VECT(enum_id, irq2evt(irq)) |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 35 | |
| 36 | struct intc_prio { |
| 37 | intc_enum enum_id; |
| 38 | unsigned char priority; |
| 39 | }; |
| 40 | |
| 41 | #define INTC_PRIO(enum_id, prio) { enum_id, prio } |
| 42 | |
| 43 | struct intc_group { |
| 44 | intc_enum enum_id; |
Magnus Damm | 5c37e02 | 2007-08-17 00:45:35 +0900 | [diff] [blame] | 45 | intc_enum enum_ids[32]; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 46 | }; |
| 47 | |
Magnus Damm | 5c37e02 | 2007-08-17 00:45:35 +0900 | [diff] [blame] | 48 | #define INTC_GROUP(enum_id, ids...) { enum_id, { ids } } |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 49 | |
| 50 | struct intc_mask_reg { |
| 51 | unsigned long set_reg, clr_reg, reg_width; |
| 52 | intc_enum enum_ids[32]; |
Magnus Damm | f18d533 | 2007-09-21 18:16:42 +0900 | [diff] [blame] | 53 | #ifdef CONFIG_SMP |
| 54 | unsigned long smp; |
| 55 | #endif |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 56 | }; |
| 57 | |
| 58 | struct intc_prio_reg { |
Magnus Damm | 6ef5fb2 | 2007-08-12 15:22:02 +0900 | [diff] [blame] | 59 | unsigned long set_reg, clr_reg, reg_width, field_width; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 60 | intc_enum enum_ids[16]; |
Magnus Damm | f18d533 | 2007-09-21 18:16:42 +0900 | [diff] [blame] | 61 | #ifdef CONFIG_SMP |
| 62 | unsigned long smp; |
| 63 | #endif |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 64 | }; |
| 65 | |
| 66 | struct intc_sense_reg { |
| 67 | unsigned long reg, reg_width, field_width; |
| 68 | intc_enum enum_ids[16]; |
| 69 | }; |
| 70 | |
Magnus Damm | f18d533 | 2007-09-21 18:16:42 +0900 | [diff] [blame] | 71 | #ifdef CONFIG_SMP |
| 72 | #define INTC_SMP(stride, nr) .smp = (stride) | ((nr) << 8) |
| 73 | #else |
| 74 | #define INTC_SMP(stride, nr) |
| 75 | #endif |
| 76 | |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 77 | struct intc_desc { |
| 78 | struct intc_vect *vectors; |
| 79 | unsigned int nr_vectors; |
| 80 | struct intc_group *groups; |
| 81 | unsigned int nr_groups; |
| 82 | struct intc_prio *priorities; |
| 83 | unsigned int nr_priorities; |
| 84 | struct intc_mask_reg *mask_regs; |
| 85 | unsigned int nr_mask_regs; |
| 86 | struct intc_prio_reg *prio_regs; |
| 87 | unsigned int nr_prio_regs; |
| 88 | struct intc_sense_reg *sense_regs; |
| 89 | unsigned int nr_sense_regs; |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 90 | char *name; |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 91 | }; |
| 92 | |
| 93 | #define _INTC_ARRAY(a) a, sizeof(a)/sizeof(*a) |
| 94 | #define DECLARE_INTC_DESC(symbol, chipname, vectors, groups, \ |
| 95 | priorities, mask_regs, prio_regs, sense_regs) \ |
Magnus Damm | 5c37e02 | 2007-08-17 00:45:35 +0900 | [diff] [blame] | 96 | struct intc_desc symbol __initdata = { \ |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 97 | _INTC_ARRAY(vectors), _INTC_ARRAY(groups), \ |
| 98 | _INTC_ARRAY(priorities), \ |
| 99 | _INTC_ARRAY(mask_regs), _INTC_ARRAY(prio_regs), \ |
| 100 | _INTC_ARRAY(sense_regs), \ |
Magnus Damm | 73505b4 | 2007-08-12 15:26:12 +0900 | [diff] [blame] | 101 | chipname, \ |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 102 | } |
| 103 | |
| 104 | void __init register_intc_controller(struct intc_desc *desc); |
Magnus Damm | 3d37d94 | 2007-08-17 00:50:44 +0900 | [diff] [blame] | 105 | int intc_set_priority(unsigned int irq, unsigned int prio); |
Magnus Damm | 02ab3f7 | 2007-07-18 17:25:09 +0900 | [diff] [blame] | 106 | |
Magnus Damm | 90015c8 | 2007-07-18 17:57:34 +0900 | [diff] [blame] | 107 | void __init plat_irq_setup(void); |
| 108 | |
Magnus Damm | a0e2326 | 2007-07-31 17:11:21 +0900 | [diff] [blame] | 109 | enum { IRQ_MODE_IRQ, IRQ_MODE_IRQ7654, IRQ_MODE_IRQ3210, |
Magnus Damm | 953c8ef | 2007-09-10 12:03:50 +0900 | [diff] [blame] | 110 | IRQ_MODE_IRL7654_MASK, IRQ_MODE_IRL3210_MASK, |
Magnus Damm | a0e2326 | 2007-07-31 17:11:21 +0900 | [diff] [blame] | 111 | IRQ_MODE_IRL7654, IRQ_MODE_IRL3210 }; |
Magnus Damm | 39c7aa9 | 2007-07-20 12:10:29 +0900 | [diff] [blame] | 112 | void __init plat_irq_setup_pins(int mode); |
| 113 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | #endif /* __ASM_SH_HW_IRQ_H */ |