blob: 2519a6edfe7e43d7d601b5c3258bfeb7abb01be0 [file] [log] [blame]
Daniel Walkerda6df072010-04-23 16:04:20 -07001/* include/linux/msm_mdp.h
2 *
3 * Copyright (C) 2007 Google Incorporated
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +05304 * Copyright (c) 2012 Code Aurora Forum. All rights reserved.
Daniel Walkerda6df072010-04-23 16:04:20 -07005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef _MSM_MDP_H_
16#define _MSM_MDP_H_
17
18#include <linux/types.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/fb.h>
Daniel Walkerda6df072010-04-23 16:04:20 -070020
21#define MSMFB_IOCTL_MAGIC 'm'
22#define MSMFB_GRP_DISP _IOW(MSMFB_IOCTL_MAGIC, 1, unsigned int)
23#define MSMFB_BLIT _IOW(MSMFB_IOCTL_MAGIC, 2, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#define MSMFB_SUSPEND_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 128, unsigned int)
25#define MSMFB_RESUME_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 129, unsigned int)
26#define MSMFB_CURSOR _IOW(MSMFB_IOCTL_MAGIC, 130, struct fb_cursor)
27#define MSMFB_SET_LUT _IOW(MSMFB_IOCTL_MAGIC, 131, struct fb_cmap)
Carl Vanderlipba093a22011-11-22 13:59:59 -080028#define MSMFB_HISTOGRAM _IOWR(MSMFB_IOCTL_MAGIC, 132, struct mdp_histogram_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029/* new ioctls's for set/get ccs matrix */
30#define MSMFB_GET_CCS_MATRIX _IOWR(MSMFB_IOCTL_MAGIC, 133, struct mdp_ccs)
31#define MSMFB_SET_CCS_MATRIX _IOW(MSMFB_IOCTL_MAGIC, 134, struct mdp_ccs)
32#define MSMFB_OVERLAY_SET _IOWR(MSMFB_IOCTL_MAGIC, 135, \
33 struct mdp_overlay)
34#define MSMFB_OVERLAY_UNSET _IOW(MSMFB_IOCTL_MAGIC, 136, unsigned int)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080035
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#define MSMFB_OVERLAY_PLAY _IOW(MSMFB_IOCTL_MAGIC, 137, \
37 struct msmfb_overlay_data)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080038#define MSMFB_OVERLAY_QUEUE MSMFB_OVERLAY_PLAY
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSMFB_GET_PAGE_PROTECTION _IOR(MSMFB_IOCTL_MAGIC, 138, \
41 struct mdp_page_protection)
42#define MSMFB_SET_PAGE_PROTECTION _IOW(MSMFB_IOCTL_MAGIC, 139, \
43 struct mdp_page_protection)
44#define MSMFB_OVERLAY_GET _IOR(MSMFB_IOCTL_MAGIC, 140, \
45 struct mdp_overlay)
46#define MSMFB_OVERLAY_PLAY_ENABLE _IOW(MSMFB_IOCTL_MAGIC, 141, unsigned int)
47#define MSMFB_OVERLAY_BLT _IOWR(MSMFB_IOCTL_MAGIC, 142, \
48 struct msmfb_overlay_blt)
49#define MSMFB_OVERLAY_BLT_OFFSET _IOW(MSMFB_IOCTL_MAGIC, 143, unsigned int)
Carl Vanderlipba093a22011-11-22 13:59:59 -080050#define MSMFB_HISTOGRAM_START _IOR(MSMFB_IOCTL_MAGIC, 144, \
51 struct mdp_histogram_start_req)
52#define MSMFB_HISTOGRAM_STOP _IOR(MSMFB_IOCTL_MAGIC, 145, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define MSMFB_NOTIFY_UPDATE _IOW(MSMFB_IOCTL_MAGIC, 146, unsigned int)
54
55#define MSMFB_OVERLAY_3D _IOWR(MSMFB_IOCTL_MAGIC, 147, \
56 struct msmfb_overlay_3d)
57
kuogee hsieh405dc302011-07-21 15:06:59 -070058#define MSMFB_MIXER_INFO _IOWR(MSMFB_IOCTL_MAGIC, 148, \
59 struct msmfb_mixer_info_req)
Nagamalleswararao Ganji0737d652011-10-14 02:02:33 -070060#define MSMFB_OVERLAY_PLAY_WAIT _IOWR(MSMFB_IOCTL_MAGIC, 149, \
61 struct msmfb_overlay_data)
Vinay Kalia27020d12011-10-14 17:50:29 -070062#define MSMFB_WRITEBACK_INIT _IO(MSMFB_IOCTL_MAGIC, 150)
Vinay Kaliae1ba2702011-12-21 16:24:52 -080063#define MSMFB_WRITEBACK_START _IO(MSMFB_IOCTL_MAGIC, 151)
64#define MSMFB_WRITEBACK_STOP _IO(MSMFB_IOCTL_MAGIC, 152)
Vinay Kalia27020d12011-10-14 17:50:29 -070065#define MSMFB_WRITEBACK_QUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 153, \
66 struct msmfb_data)
67#define MSMFB_WRITEBACK_DEQUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 154, \
68 struct msmfb_data)
69#define MSMFB_WRITEBACK_TERMINATE _IO(MSMFB_IOCTL_MAGIC, 155)
Pravin Tamkhane02a40682011-11-29 14:17:01 -080070#define MSMFB_MDP_PP _IOWR(MSMFB_IOCTL_MAGIC, 156, struct msmfb_mdp_pp)
Padmanabhan Komanduruf3b0c232012-07-27 20:46:06 +053071#define MSMFB_OVERLAY_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 160, unsigned int)
72#define MSMFB_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 161, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070073#define FB_TYPE_3D_PANEL 0x10101010
74#define MDP_IMGTYPE2_START 0x10000
75#define MSMFB_DRIVER_VERSION 0xF9E8D701
Daniel Walkerda6df072010-04-23 16:04:20 -070076
77enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078 NOTIFY_UPDATE_START,
79 NOTIFY_UPDATE_STOP,
80};
81
82enum {
83 MDP_RGB_565, /* RGB 565 planer */
84 MDP_XRGB_8888, /* RGB 888 padded */
85 MDP_Y_CBCR_H2V2, /* Y and CbCr, pseudo planer w/ Cb is in MSB */
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +053086 MDP_Y_CBCR_H2V2_ADRENO,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087 MDP_ARGB_8888, /* ARGB 888 */
88 MDP_RGB_888, /* RGB 888 planer */
89 MDP_Y_CRCB_H2V2, /* Y and CrCb, pseudo planer w/ Cr is in MSB */
90 MDP_YCRYCB_H2V1, /* YCrYCb interleave */
91 MDP_Y_CRCB_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
92 MDP_Y_CBCR_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -070093 MDP_Y_CRCB_H1V2,
94 MDP_Y_CBCR_H1V2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095 MDP_RGBA_8888, /* ARGB 888 */
96 MDP_BGRA_8888, /* ABGR 888 */
97 MDP_RGBX_8888, /* RGBX 888 */
98 MDP_Y_CRCB_H2V2_TILE, /* Y and CrCb, pseudo planer tile */
99 MDP_Y_CBCR_H2V2_TILE, /* Y and CbCr, pseudo planer tile */
100 MDP_Y_CR_CB_H2V2, /* Y, Cr and Cb, planar */
Pradeep Jilagam9b4a6be2011-10-03 17:19:20 +0530101 MDP_Y_CR_CB_GH2V2, /* Y, Cr and Cb, planar aligned to Android YV12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102 MDP_Y_CB_CR_H2V2, /* Y, Cb and Cr, planar */
103 MDP_Y_CRCB_H1V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
104 MDP_Y_CBCR_H1V1, /* Y and CbCr, pseduo planer w/ Cb is in MSB */
Adrian Salido-Moreno2b410482011-08-15 10:40:40 -0700105 MDP_YCRCB_H1V1, /* YCrCb interleave */
106 MDP_YCBCR_H1V1, /* YCbCr interleave */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700107 MDP_BGR_565, /* BGR 565 planer */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 MDP_IMGTYPE_LIMIT,
kuogee hsieh1ce7e4c2012-01-13 14:05:54 -0800109 MDP_RGB_BORDERFILL, /* border fill pipe */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700110 MDP_FB_FORMAT = MDP_IMGTYPE2_START, /* framebuffer format */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111 MDP_IMGTYPE_LIMIT2 /* Non valid image type after this enum */
Daniel Walkerda6df072010-04-23 16:04:20 -0700112};
113
114enum {
115 PMEM_IMG,
116 FB_IMG,
117};
118
Liyuan Lid9736632011-11-11 13:47:59 -0800119enum {
120 HSIC_HUE = 0,
121 HSIC_SAT,
122 HSIC_INT,
123 HSIC_CON,
124 NUM_HSIC_PARAM,
125};
126
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700127#define MDSS_MDP_ROT_ONLY 0x80
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700128#define MDSS_MDP_RIGHT_MIXER 0x100
129
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130/* mdp_blit_req flag values */
131#define MDP_ROT_NOP 0
132#define MDP_FLIP_LR 0x1
133#define MDP_FLIP_UD 0x2
134#define MDP_ROT_90 0x4
135#define MDP_ROT_180 (MDP_FLIP_UD|MDP_FLIP_LR)
136#define MDP_ROT_270 (MDP_ROT_90|MDP_FLIP_UD|MDP_FLIP_LR)
137#define MDP_DITHER 0x8
138#define MDP_BLUR 0x10
139#define MDP_BLEND_FG_PREMULT 0x20000
140#define MDP_DEINTERLACE 0x80000000
141#define MDP_SHARPENING 0x40000000
142#define MDP_NO_DMA_BARRIER_START 0x20000000
143#define MDP_NO_DMA_BARRIER_END 0x10000000
144#define MDP_NO_BLIT 0x08000000
145#define MDP_BLIT_WITH_DMA_BARRIERS 0x000
146#define MDP_BLIT_WITH_NO_DMA_BARRIERS \
147 (MDP_NO_DMA_BARRIER_START | MDP_NO_DMA_BARRIER_END)
148#define MDP_BLIT_SRC_GEM 0x04000000
149#define MDP_BLIT_DST_GEM 0x02000000
150#define MDP_BLIT_NON_CACHED 0x01000000
151#define MDP_OV_PIPE_SHARE 0x00800000
152#define MDP_DEINTERLACE_ODD 0x00400000
153#define MDP_OV_PLAY_NOWAIT 0x00200000
154#define MDP_SOURCE_ROTATED_90 0x00100000
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700155#define MDP_OVERLAY_PP_CFG_EN 0x00080000
Ajay Singh Parmar4c7ccb32012-02-21 12:56:04 +0530156#define MDP_BACKEND_COMPOSITION 0x00040000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800157#define MDP_BORDERFILL_SUPPORTED 0x00010000
158#define MDP_SECURE_OVERLAY_SESSION 0x00008000
159#define MDP_MEMORY_ID_TYPE_FB 0x00001000
Daniel Walkerda6df072010-04-23 16:04:20 -0700160
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700161#define MDP_TRANSP_NOP 0xffffffff
162#define MDP_ALPHA_NOP 0xff
163
164#define MDP_FB_PAGE_PROTECTION_NONCACHED (0)
165#define MDP_FB_PAGE_PROTECTION_WRITECOMBINE (1)
166#define MDP_FB_PAGE_PROTECTION_WRITETHROUGHCACHE (2)
167#define MDP_FB_PAGE_PROTECTION_WRITEBACKCACHE (3)
168#define MDP_FB_PAGE_PROTECTION_WRITEBACKWACACHE (4)
169/* Sentinel: Don't use! */
170#define MDP_FB_PAGE_PROTECTION_INVALID (5)
171/* Count of the number of MDP_FB_PAGE_PROTECTION_... values. */
172#define MDP_NUM_FB_PAGE_PROTECTION_VALUES (5)
Daniel Walkerda6df072010-04-23 16:04:20 -0700173
174struct mdp_rect {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175 uint32_t x;
176 uint32_t y;
177 uint32_t w;
178 uint32_t h;
Daniel Walkerda6df072010-04-23 16:04:20 -0700179};
180
181struct mdp_img {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182 uint32_t width;
183 uint32_t height;
184 uint32_t format;
185 uint32_t offset;
Daniel Walkerda6df072010-04-23 16:04:20 -0700186 int memory_id; /* the file descriptor */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700187 uint32_t priv;
Daniel Walkerda6df072010-04-23 16:04:20 -0700188};
189
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700190/*
191 * {3x3} + {3} ccs matrix
192 */
193
194#define MDP_CCS_RGB2YUV 0
195#define MDP_CCS_YUV2RGB 1
196
197#define MDP_CCS_SIZE 9
198#define MDP_BV_SIZE 3
199
200struct mdp_ccs {
201 int direction; /* MDP_CCS_RGB2YUV or YUV2RGB */
202 uint16_t ccs[MDP_CCS_SIZE]; /* 3x3 color coefficients */
203 uint16_t bv[MDP_BV_SIZE]; /* 1x3 bias vector */
204};
205
Nagamalleswararao Ganji4b991722011-01-28 13:24:34 -0800206struct mdp_csc {
207 int id;
208 uint32_t csc_mv[9];
209 uint32_t csc_pre_bv[3];
210 uint32_t csc_post_bv[3];
211 uint32_t csc_pre_lv[6];
212 uint32_t csc_post_lv[6];
213};
214
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700215/* The version of the mdp_blit_req structure so that
216 * user applications can selectively decide which functionality
217 * to include
218 */
219
220#define MDP_BLIT_REQ_VERSION 2
221
Daniel Walkerda6df072010-04-23 16:04:20 -0700222struct mdp_blit_req {
223 struct mdp_img src;
224 struct mdp_img dst;
225 struct mdp_rect src_rect;
226 struct mdp_rect dst_rect;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700227 uint32_t alpha;
228 uint32_t transp_mask;
229 uint32_t flags;
230 int sharpening_strength; /* -127 <--> 127, default 64 */
Daniel Walkerda6df072010-04-23 16:04:20 -0700231};
232
233struct mdp_blit_req_list {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700234 uint32_t count;
Daniel Walkerda6df072010-04-23 16:04:20 -0700235 struct mdp_blit_req req[];
236};
237
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700238#define MSMFB_DATA_VERSION 2
239
240struct msmfb_data {
241 uint32_t offset;
242 int memory_id;
243 int id;
244 uint32_t flags;
245 uint32_t priv;
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800246 uint32_t iova;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700247};
248
249#define MSMFB_NEW_REQUEST -1
250
251struct msmfb_overlay_data {
252 uint32_t id;
253 struct msmfb_data data;
254 uint32_t version_key;
255 struct msmfb_data plane1_data;
256 struct msmfb_data plane2_data;
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700257 struct msmfb_data dst_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700258};
259
260struct msmfb_img {
261 uint32_t width;
262 uint32_t height;
263 uint32_t format;
264};
265
Vinay Kalia27020d12011-10-14 17:50:29 -0700266#define MSMFB_WRITEBACK_DEQUEUE_BLOCKING 0x1
267struct msmfb_writeback_data {
268 struct msmfb_data buf_info;
269 struct msmfb_img img;
270};
271
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700272#define MDP_PP_OPS_READ 0x2
273#define MDP_PP_OPS_WRITE 0x4
274
275struct mdp_qseed_cfg {
276 uint32_t table_num;
277 uint32_t ops;
278 uint32_t len;
279 uint32_t *data;
280};
281
282struct mdp_qseed_cfg_data {
283 uint32_t block;
284 struct mdp_qseed_cfg qseed_data;
285};
286
287#define MDP_OVERLAY_PP_CSC_CFG 0x1
288#define MDP_OVERLAY_PP_QSEED_CFG 0x2
289
290#define MDP_CSC_FLAG_ENABLE 0x1
291#define MDP_CSC_FLAG_YUV_IN 0x2
292#define MDP_CSC_FLAG_YUV_OUT 0x4
293
294struct mdp_csc_cfg {
295 /* flags for enable CSC, toggling RGB,YUV input/output */
296 uint32_t flags;
297 uint32_t csc_mv[9];
298 uint32_t csc_pre_bv[3];
299 uint32_t csc_post_bv[3];
300 uint32_t csc_pre_lv[6];
301 uint32_t csc_post_lv[6];
302};
303
304struct mdp_csc_cfg_data {
305 uint32_t block;
306 struct mdp_csc_cfg csc_data;
307};
308
309struct mdp_overlay_pp_params {
310 uint32_t config_ops;
311 struct mdp_csc_cfg csc_cfg;
312 struct mdp_qseed_cfg qseed_cfg[2];
313};
314
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700315struct mdp_overlay {
316 struct msmfb_img src;
317 struct mdp_rect src_rect;
318 struct mdp_rect dst_rect;
319 uint32_t z_order; /* stage number */
320 uint32_t is_fg; /* control alpha & transp */
321 uint32_t alpha;
322 uint32_t transp_mask;
323 uint32_t flags;
324 uint32_t id;
325 uint32_t user_data[8];
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700326 struct mdp_overlay_pp_params overlay_pp_cfg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700327};
328
329struct msmfb_overlay_3d {
330 uint32_t is_3d;
331 uint32_t width;
332 uint32_t height;
333};
334
335
336struct msmfb_overlay_blt {
337 uint32_t enable;
338 uint32_t offset;
339 uint32_t width;
340 uint32_t height;
341 uint32_t bpp;
342};
343
344struct mdp_histogram {
345 uint32_t frame_cnt;
346 uint32_t bin_cnt;
347 uint32_t *r;
348 uint32_t *g;
349 uint32_t *b;
350};
351
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800352
353/*
354
355 mdp_block_type defines the identifiers for each of pipes in MDP 4.3
356
357 MDP_BLOCK_RESERVED is provided for backward compatibility and is
358 deprecated. It corresponds to DMA_P. So MDP_BLOCK_DMA_P should be used
359 instead.
360
361*/
362
363enum {
364 MDP_BLOCK_RESERVED = 0,
365 MDP_BLOCK_OVERLAY_0,
366 MDP_BLOCK_OVERLAY_1,
367 MDP_BLOCK_VG_1,
368 MDP_BLOCK_VG_2,
369 MDP_BLOCK_RGB_1,
370 MDP_BLOCK_RGB_2,
371 MDP_BLOCK_DMA_P,
372 MDP_BLOCK_DMA_S,
373 MDP_BLOCK_DMA_E,
Pravin Tamkhaneb18c9e22012-04-13 18:29:34 -0700374 MDP_BLOCK_OVERLAY_2,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800375 MDP_BLOCK_MAX,
376};
377
Carl Vanderlipba093a22011-11-22 13:59:59 -0800378/*
379 * mdp_histogram_start_req is used to provide the parameters for
380 * histogram start request
381 */
382
383struct mdp_histogram_start_req {
384 uint32_t block;
385 uint8_t frame_cnt;
386 uint8_t bit_mask;
387 uint8_t num_bins;
388};
389
390/*
391 * mdp_histogram_data is used to return the histogram data, once
392 * the histogram is done/stopped/cance
393 */
394
395struct mdp_histogram_data {
396 uint32_t block;
397 uint8_t bin_cnt;
398 uint32_t *c0;
399 uint32_t *c1;
400 uint32_t *c2;
Carl Vanderlip7b8b6402012-03-01 10:58:03 -0800401 uint32_t *extra_info;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800402};
403
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800404struct mdp_pcc_coeff {
405 uint32_t c, r, g, b, rr, gg, bb, rg, gb, rb, rgb_0, rgb_1;
406};
407
408struct mdp_pcc_cfg_data {
409 uint32_t block;
410 uint32_t ops;
411 struct mdp_pcc_coeff r, g, b;
412};
413
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800414enum {
415 mdp_lut_igc,
416 mdp_lut_pgc,
417 mdp_lut_hist,
418 mdp_lut_max,
419};
420
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800421struct mdp_igc_lut_data {
422 uint32_t block;
423 uint32_t len, ops;
424 uint32_t *c0_c1_data;
425 uint32_t *c2_data;
426};
427
428struct mdp_ar_gc_lut_data {
429 uint32_t x_start;
430 uint32_t slope;
431 uint32_t offset;
432};
433
434struct mdp_pgc_lut_data {
435 uint32_t block;
436 uint32_t flags;
437 uint8_t num_r_stages;
438 uint8_t num_g_stages;
439 uint8_t num_b_stages;
440 struct mdp_ar_gc_lut_data *r_data;
441 struct mdp_ar_gc_lut_data *g_data;
442 struct mdp_ar_gc_lut_data *b_data;
443};
444
445
446struct mdp_hist_lut_data {
447 uint32_t block;
448 uint32_t ops;
449 uint32_t len;
450 uint32_t *data;
451};
452
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800453struct mdp_lut_cfg_data {
454 uint32_t lut_type;
455 union {
456 struct mdp_igc_lut_data igc_lut_data;
457 struct mdp_pgc_lut_data pgc_lut_data;
458 struct mdp_hist_lut_data hist_lut_data;
459 } data;
460};
461
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700462struct mdp_bl_scale_data {
463 uint32_t min_lvl;
464 uint32_t scale;
465};
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700466
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800467enum {
468 mdp_op_pcc_cfg,
469 mdp_op_csc_cfg,
470 mdp_op_lut_cfg,
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700471 mdp_op_qseed_cfg,
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700472 mdp_bl_scale_cfg,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800473 mdp_op_max,
474};
475
476struct msmfb_mdp_pp {
477 uint32_t op;
478 union {
479 struct mdp_pcc_cfg_data pcc_cfg_data;
480 struct mdp_csc_cfg_data csc_cfg_data;
481 struct mdp_lut_cfg_data lut_cfg_data;
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700482 struct mdp_qseed_cfg_data qseed_cfg_data;
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700483 struct mdp_bl_scale_data bl_scale_data;
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800484 } data;
485};
486
487
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700488struct mdp_page_protection {
489 uint32_t page_protection;
490};
491
kuogee hsieh405dc302011-07-21 15:06:59 -0700492
493struct mdp_mixer_info {
494 int pndx;
495 int pnum;
496 int ptype;
497 int mixer_num;
498 int z_order;
499};
500
501#define MAX_PIPE_PER_MIXER 4
502
503struct msmfb_mixer_info_req {
504 int mixer_num;
505 int cnt;
506 struct mdp_mixer_info info[MAX_PIPE_PER_MIXER];
507};
508
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700509enum {
510 DISPLAY_SUBSYSTEM_ID,
511 ROTATOR_SUBSYSTEM_ID,
512};
kuogee hsieh405dc302011-07-21 15:06:59 -0700513
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700514#ifdef __KERNEL__
515
516/* get the framebuffer physical address information */
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700517int get_fb_phys_info(unsigned long *start, unsigned long *len, int fb_num,
518 int subsys_id);
Vinay Kalia27020d12011-10-14 17:50:29 -0700519struct fb_info *msm_fb_get_writeback_fb(void);
520int msm_fb_writeback_init(struct fb_info *info);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800521int msm_fb_writeback_start(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700522int msm_fb_writeback_queue_buffer(struct fb_info *info,
523 struct msmfb_data *data);
524int msm_fb_writeback_dequeue_buffer(struct fb_info *info,
525 struct msmfb_data *data);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800526int msm_fb_writeback_stop(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700527int msm_fb_writeback_terminate(struct fb_info *info);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700528#endif
529
530#endif /*_MSM_MDP_H_*/