blob: b2f9efe2897c4362d420f61f50090fe0aedc3839 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse225758d2010-03-09 14:45:10 +000030#include <drm/drmP.h>
31#include <drm/drm.h>
32#include <drm/drm_crtc_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Dave Airliee024e112009-06-24 09:48:08 +100036#include "radeon_drm.h"
Dave Airlie551ebd82009-09-01 15:25:57 +100037#include "r100_track.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r300d.h"
Jerome Glisseca6ffc62009-10-01 10:20:52 +020039#include "rv350d.h"
Dave Airlie50f15302009-08-21 13:21:01 +100040#include "r300_reg_safe.h"
41
Jerome Glissecafe6602010-01-07 12:39:21 +010042/* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
43 *
44 * GPU Errata:
45 * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
46 * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
47 * However, scheduling such write to the ring seems harmless, i suspect
48 * the CP read collide with the flush somehow, or maybe the MC, hard to
49 * tell. (Jerome Glisse)
50 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051
52/*
53 * rv370,rv380 PCIE GART
54 */
Jerome Glisse207bf9e2009-09-30 15:35:32 +020055static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
56
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
58{
59 uint32_t tmp;
60 int i;
61
62 /* Workaround HW bug do flush 2 times */
63 for (i = 0; i < 2; i++) {
64 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
65 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
66 (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
67 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068 }
Dave Airliede1b2892009-08-12 18:43:14 +100069 mb();
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070}
71
Jerome Glisse4aac0472009-09-14 18:29:49 +020072int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
73{
74 void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
75
76 if (i < 0 || i > rdev->gart.num_gpu_pages) {
77 return -EINVAL;
78 }
79 addr = (lower_32_bits(addr) >> 8) |
80 ((upper_32_bits(addr) & 0xff) << 24) |
81 0xc;
82 /* on x86 we want this to be CPU endian, on powerpc
83 * on powerpc without HW swappers, it'll get swapped on way
84 * into VRAM - so no need for cpu_to_le32 on VRAM tables */
85 writel(addr, ((void __iomem *)ptr) + (i * 4));
86 return 0;
87}
88
89int rv370_pcie_gart_init(struct radeon_device *rdev)
90{
91 int r;
92
93 if (rdev->gart.table.vram.robj) {
94 WARN(1, "RV370 PCIE GART already initialized.\n");
95 return 0;
96 }
97 /* Initialize common gart structure */
98 r = radeon_gart_init(rdev);
99 if (r)
100 return r;
101 r = rv370_debugfs_pcie_gart_info_init(rdev);
102 if (r)
103 DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
104 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
105 rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
106 rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
107 return radeon_gart_table_vram_alloc(rdev);
108}
109
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110int rv370_pcie_gart_enable(struct radeon_device *rdev)
111{
112 uint32_t table_addr;
113 uint32_t tmp;
114 int r;
115
Jerome Glisse4aac0472009-09-14 18:29:49 +0200116 if (rdev->gart.table.vram.robj == NULL) {
117 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
118 return -EINVAL;
119 }
120 r = radeon_gart_table_vram_pin(rdev);
121 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000123 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 /* discard memory request outside of configured range */
125 tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
126 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
Jerome Glissed594e462010-02-17 21:54:29 +0000127 WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
128 tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
130 WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
131 WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
132 table_addr = rdev->gart.table_addr;
133 WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
134 /* FIXME: setup default page */
Jerome Glissed594e462010-02-17 21:54:29 +0000135 WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136 WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
137 /* Clear error */
138 WREG32_PCIE(0x18, 0);
139 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
140 tmp |= RADEON_PCIE_TX_GART_EN;
141 tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
142 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
143 rv370_pcie_gart_tlb_flush(rdev);
144 DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000145 (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 rdev->gart.ready = true;
147 return 0;
148}
149
150void rv370_pcie_gart_disable(struct radeon_device *rdev)
151{
Jerome Glisse4c788672009-11-20 14:29:23 +0100152 u32 tmp;
153 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000155 WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
156 WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
157 WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
158 WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
160 tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
161 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
162 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100163 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
164 if (likely(r == 0)) {
165 radeon_bo_kunmap(rdev->gart.table.vram.robj);
166 radeon_bo_unpin(rdev->gart.table.vram.robj);
167 radeon_bo_unreserve(rdev->gart.table.vram.robj);
168 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169 }
170}
171
Jerome Glisse4aac0472009-09-14 18:29:49 +0200172void rv370_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173{
Jerome Glissef9274562010-03-17 14:44:29 +0000174 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200175 rv370_pcie_gart_disable(rdev);
176 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177}
178
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179void r300_fence_ring_emit(struct radeon_device *rdev,
180 struct radeon_fence *fence)
181{
182 /* Who ever call radeon_fence_emit should call ring_lock and ask
183 * for enough space (today caller are ib schedule and buffer move) */
184 /* Write SC register so SC & US assert idle */
Alex Deucher4612dc92010-02-05 01:58:28 -0500185 radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186 radeon_ring_write(rdev, 0);
Alex Deucher4612dc92010-02-05 01:58:28 -0500187 radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 radeon_ring_write(rdev, 0);
189 /* Flush 3D cache */
Alex Deucher4612dc92010-02-05 01:58:28 -0500190 radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
191 radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
192 radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
193 radeon_ring_write(rdev, R300_ZC_FLUSH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194 /* Wait until IDLE & CLEAN */
Alex Deucher4612dc92010-02-05 01:58:28 -0500195 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
196 radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
197 RADEON_WAIT_2D_IDLECLEAN |
198 RADEON_WAIT_DMA_GUI_IDLE));
Jerome Glissecafe6602010-01-07 12:39:21 +0100199 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
200 radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
201 RADEON_HDP_READ_BUFFER_INVALIDATE);
202 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
203 radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 /* Emit fence sequence & fire IRQ */
205 radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
206 radeon_ring_write(rdev, fence->seq);
207 radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
208 radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
209}
210
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211void r300_ring_start(struct radeon_device *rdev)
212{
213 unsigned gb_tile_config;
214 int r;
215
216 /* Sub pixel 1/12 so we can have 4K rendering according to doc */
217 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
Jerome Glisse068a1172009-06-17 13:28:30 +0200218 switch(rdev->num_gb_pipes) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219 case 2:
220 gb_tile_config |= R300_PIPE_COUNT_R300;
221 break;
222 case 3:
223 gb_tile_config |= R300_PIPE_COUNT_R420_3P;
224 break;
225 case 4:
226 gb_tile_config |= R300_PIPE_COUNT_R420;
227 break;
228 case 1:
229 default:
230 gb_tile_config |= R300_PIPE_COUNT_RV350;
231 break;
232 }
233
234 r = radeon_ring_lock(rdev, 64);
235 if (r) {
236 return;
237 }
238 radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
239 radeon_ring_write(rdev,
240 RADEON_ISYNC_ANY2D_IDLE3D |
241 RADEON_ISYNC_ANY3D_IDLE2D |
242 RADEON_ISYNC_WAIT_IDLEGUI |
243 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
244 radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
245 radeon_ring_write(rdev, gb_tile_config);
246 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
247 radeon_ring_write(rdev,
248 RADEON_WAIT_2D_IDLECLEAN |
249 RADEON_WAIT_3D_IDLECLEAN);
Alex Deucher4612dc92010-02-05 01:58:28 -0500250 radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
251 radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
253 radeon_ring_write(rdev, 0);
254 radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
255 radeon_ring_write(rdev, 0);
256 radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
257 radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
258 radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
259 radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
260 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
261 radeon_ring_write(rdev,
262 RADEON_WAIT_2D_IDLECLEAN |
263 RADEON_WAIT_3D_IDLECLEAN);
264 radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
265 radeon_ring_write(rdev, 0);
266 radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
267 radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
268 radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
269 radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
270 radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
271 radeon_ring_write(rdev,
272 ((6 << R300_MS_X0_SHIFT) |
273 (6 << R300_MS_Y0_SHIFT) |
274 (6 << R300_MS_X1_SHIFT) |
275 (6 << R300_MS_Y1_SHIFT) |
276 (6 << R300_MS_X2_SHIFT) |
277 (6 << R300_MS_Y2_SHIFT) |
278 (6 << R300_MSBD0_Y_SHIFT) |
279 (6 << R300_MSBD0_X_SHIFT)));
280 radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
281 radeon_ring_write(rdev,
282 ((6 << R300_MS_X3_SHIFT) |
283 (6 << R300_MS_Y3_SHIFT) |
284 (6 << R300_MS_X4_SHIFT) |
285 (6 << R300_MS_Y4_SHIFT) |
286 (6 << R300_MS_X5_SHIFT) |
287 (6 << R300_MS_Y5_SHIFT) |
288 (6 << R300_MSBD1_SHIFT)));
289 radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
290 radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
291 radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
292 radeon_ring_write(rdev,
293 R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
294 radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
295 radeon_ring_write(rdev,
296 R300_GEOMETRY_ROUND_NEAREST |
297 R300_COLOR_ROUND_NEAREST);
298 radeon_ring_unlock_commit(rdev);
299}
300
301void r300_errata(struct radeon_device *rdev)
302{
303 rdev->pll_errata = 0;
304
305 if (rdev->family == CHIP_R300 &&
306 (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
307 rdev->pll_errata |= CHIP_ERRATA_R300_CG;
308 }
309}
310
311int r300_mc_wait_for_idle(struct radeon_device *rdev)
312{
313 unsigned i;
314 uint32_t tmp;
315
316 for (i = 0; i < rdev->usec_timeout; i++) {
317 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -0500318 tmp = RREG32(RADEON_MC_STATUS);
319 if (tmp & R300_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 return 0;
321 }
322 DRM_UDELAY(1);
323 }
324 return -1;
325}
326
327void r300_gpu_init(struct radeon_device *rdev)
328{
329 uint32_t gb_tile_config, tmp;
330
Michel Dänzer57b54ea2010-04-02 16:59:06 +0000331 if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
Tormod Volden94f7bf62010-04-22 16:57:32 -0400332 (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333 /* r300,r350 */
334 rdev->num_gb_pipes = 2;
335 } else {
Tormod Volden94f7bf62010-04-22 16:57:32 -0400336 /* rv350,rv370,rv380,r300 AD, r350 AH */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 rdev->num_gb_pipes = 1;
338 }
Alex Deucherf779b3e2009-08-19 19:11:39 -0400339 rdev->num_z_pipes = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
341 switch (rdev->num_gb_pipes) {
342 case 2:
343 gb_tile_config |= R300_PIPE_COUNT_R300;
344 break;
345 case 3:
346 gb_tile_config |= R300_PIPE_COUNT_R420_3P;
347 break;
348 case 4:
349 gb_tile_config |= R300_PIPE_COUNT_R420;
350 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 default:
Jerome Glisse068a1172009-06-17 13:28:30 +0200352 case 1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 gb_tile_config |= R300_PIPE_COUNT_RV350;
354 break;
355 }
356 WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
357
358 if (r100_gui_wait_for_idle(rdev)) {
359 printk(KERN_WARNING "Failed to wait GUI idle while "
360 "programming pipes. Bad things might happen.\n");
361 }
362
Alex Deucher4612dc92010-02-05 01:58:28 -0500363 tmp = RREG32(R300_DST_PIPE_CONFIG);
364 WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365
366 WREG32(R300_RB2D_DSTCACHE_MODE,
367 R300_DC_AUTOFLUSH_ENABLE |
368 R300_DC_DC_DISABLE_IGNORE_PE);
369
370 if (r100_gui_wait_for_idle(rdev)) {
371 printk(KERN_WARNING "Failed to wait GUI idle while "
372 "programming pipes. Bad things might happen.\n");
373 }
374 if (r300_mc_wait_for_idle(rdev)) {
375 printk(KERN_WARNING "Failed to wait MC idle while "
376 "programming pipes. Bad things might happen.\n");
377 }
Alex Deucherf779b3e2009-08-19 19:11:39 -0400378 DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
379 rdev->num_gb_pipes, rdev->num_z_pipes);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380}
381
Jerome Glisse225758d2010-03-09 14:45:10 +0000382bool r300_gpu_is_lockup(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383{
Jerome Glisse225758d2010-03-09 14:45:10 +0000384 u32 rbbm_status;
385 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386
Jerome Glisse225758d2010-03-09 14:45:10 +0000387 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
388 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
389 r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
390 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 }
Jerome Glisse225758d2010-03-09 14:45:10 +0000392 /* force CP activities */
393 r = radeon_ring_lock(rdev, 2);
394 if (!r) {
395 /* PACKET2 NOP */
396 radeon_ring_write(rdev, 0x80000000);
397 radeon_ring_write(rdev, 0x80000000);
398 radeon_ring_unlock_commit(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399 }
Jerome Glisse225758d2010-03-09 14:45:10 +0000400 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
401 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402}
403
Jerome Glissea2d07b72010-03-09 14:45:11 +0000404int r300_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405{
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000406 struct r100_mc_save save;
407 u32 status, tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000409 r100_mc_stop(rdev, &save);
410 status = RREG32(R_000E40_RBBM_STATUS);
411 if (!G_000E40_GUI_ACTIVE(status)) {
412 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000414 status = RREG32(R_000E40_RBBM_STATUS);
Jerome Glisse225758d2010-03-09 14:45:10 +0000415 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000416 /* stop CP */
417 WREG32(RADEON_CP_CSQ_CNTL, 0);
418 tmp = RREG32(RADEON_CP_RB_CNTL);
419 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
420 WREG32(RADEON_CP_RB_RPTR_WR, 0);
421 WREG32(RADEON_CP_RB_WPTR, 0);
422 WREG32(RADEON_CP_RB_CNTL, tmp);
423 /* save PCI state */
424 pci_save_state(rdev->pdev);
425 /* disable bus mastering */
426 r100_bm_disable(rdev);
427 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
428 S_0000F0_SOFT_RESET_GA(1));
429 RREG32(R_0000F0_RBBM_SOFT_RESET);
430 mdelay(500);
431 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
432 mdelay(1);
433 status = RREG32(R_000E40_RBBM_STATUS);
434 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
435 /* resetting the CP seems to be problematic sometimes it end up
436 * hard locking the computer, but it's necessary for successfull
437 * reset more test & playing is needed on R3XX/R4XX to find a
438 * reliable (if any solution)
439 */
440 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
441 RREG32(R_0000F0_RBBM_SOFT_RESET);
442 mdelay(500);
443 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
444 mdelay(1);
445 status = RREG32(R_000E40_RBBM_STATUS);
446 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000447 /* restore PCI & busmastering */
448 pci_restore_state(rdev->pdev);
449 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200450 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000451 if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
452 dev_err(rdev->dev, "failed to reset GPU\n");
453 rdev->gpu_lockup = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200454 return -1;
455 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000456 r100_mc_resume(rdev, &save);
457 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458 return 0;
459}
460
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461/*
462 * r300,r350,rv350,rv380 VRAM info
463 */
Jerome Glissed594e462010-02-17 21:54:29 +0000464void r300_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465{
Jerome Glisse8e361132010-02-18 14:23:49 +0000466 u64 base;
467 u32 tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200468
469 /* DDR for all card after R300 & IGP */
470 rdev->mc.vram_is_ddr = true;
471 tmp = RREG32(RADEON_MEM_CNTL);
Dave Airlie5ff55712010-02-05 13:57:03 +1000472 tmp &= R300_MEM_NUM_CHANNELS_MASK;
473 switch (tmp) {
474 case 0: rdev->mc.vram_width = 64; break;
475 case 1: rdev->mc.vram_width = 128; break;
476 case 2: rdev->mc.vram_width = 256; break;
477 default: rdev->mc.vram_width = 128; break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478 }
Dave Airlie2a0f8912009-07-11 04:44:47 +1000479 r100_vram_init_sizes(rdev);
Jerome Glisse8e361132010-02-18 14:23:49 +0000480 base = rdev->mc.aper_base;
481 if (rdev->flags & RADEON_IS_IGP)
482 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
483 radeon_vram_location(rdev, &rdev->mc, base);
Jerome Glissed594e462010-02-17 21:54:29 +0000484 if (!(rdev->flags & RADEON_IS_AGP))
485 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400486 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487}
488
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
490{
491 uint32_t link_width_cntl, mask;
492
493 if (rdev->flags & RADEON_IS_IGP)
494 return;
495
496 if (!(rdev->flags & RADEON_IS_PCIE))
497 return;
498
499 /* FIXME wait for idle */
500
501 switch (lanes) {
502 case 0:
503 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
504 break;
505 case 1:
506 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
507 break;
508 case 2:
509 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
510 break;
511 case 4:
512 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
513 break;
514 case 8:
515 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
516 break;
517 case 12:
518 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
519 break;
520 case 16:
521 default:
522 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
523 break;
524 }
525
526 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
527
528 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
529 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
530 return;
531
532 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
533 RADEON_PCIE_LC_RECONFIG_NOW |
534 RADEON_PCIE_LC_RECONFIG_LATER |
535 RADEON_PCIE_LC_SHORT_RECONFIG_EN);
536 link_width_cntl |= mask;
537 WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
538 WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
539 RADEON_PCIE_LC_RECONFIG_NOW));
540
541 /* wait for lane set to complete */
542 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
543 while (link_width_cntl == 0xffffffff)
544 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
545
546}
547
Alex Deucherc836a412009-12-23 10:07:50 -0500548int rv370_get_pcie_lanes(struct radeon_device *rdev)
549{
550 u32 link_width_cntl;
551
552 if (rdev->flags & RADEON_IS_IGP)
553 return 0;
554
555 if (!(rdev->flags & RADEON_IS_PCIE))
556 return 0;
557
558 /* FIXME wait for idle */
559
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +0000560 if (rdev->family < CHIP_R600)
561 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
562 else
563 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherc836a412009-12-23 10:07:50 -0500564
565 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
566 case RADEON_PCIE_LC_LINK_WIDTH_X0:
567 return 0;
568 case RADEON_PCIE_LC_LINK_WIDTH_X1:
569 return 1;
570 case RADEON_PCIE_LC_LINK_WIDTH_X2:
571 return 2;
572 case RADEON_PCIE_LC_LINK_WIDTH_X4:
573 return 4;
574 case RADEON_PCIE_LC_LINK_WIDTH_X8:
575 return 8;
576 case RADEON_PCIE_LC_LINK_WIDTH_X16:
577 default:
578 return 16;
579 }
580}
581
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582#if defined(CONFIG_DEBUG_FS)
583static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
584{
585 struct drm_info_node *node = (struct drm_info_node *) m->private;
586 struct drm_device *dev = node->minor->dev;
587 struct radeon_device *rdev = dev->dev_private;
588 uint32_t tmp;
589
590 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
591 seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
592 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
593 seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
594 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
595 seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
596 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
597 seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
598 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
599 seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
600 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
601 seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
602 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
603 seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
604 return 0;
605}
606
607static struct drm_info_list rv370_pcie_gart_info_list[] = {
608 {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
609};
610#endif
611
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200612static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613{
614#if defined(CONFIG_DEBUG_FS)
615 return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
616#else
617 return 0;
618#endif
619}
620
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200621static int r300_packet0_check(struct radeon_cs_parser *p,
622 struct radeon_cs_packet *pkt,
623 unsigned idx, unsigned reg)
624{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +1000626 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627 volatile uint32_t *ib;
Dave Airliee024e112009-06-24 09:48:08 +1000628 uint32_t tmp, tile_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629 unsigned i;
630 int r;
Dave Airlie513bcb42009-09-23 16:56:27 +1000631 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632
633 ib = p->ib->ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +1000634 track = (struct r100_cs_track *)p->track;
Dave Airlie513bcb42009-09-23 16:56:27 +1000635 idx_value = radeon_get_ib_value(p, idx);
636
Jerome Glisse068a1172009-06-17 13:28:30 +0200637 switch(reg) {
Dave Airlie531369e2009-06-29 11:21:25 +1000638 case AVIVO_D1MODE_VLINE_START_END:
639 case RADEON_CRTC_GUI_TRIG_VLINE:
640 r = r100_cs_packet_parse_vline(p);
641 if (r) {
642 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
643 idx, reg);
644 r100_cs_dump_packet(p, pkt);
645 return r;
646 }
647 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648 case RADEON_DST_PITCH_OFFSET:
649 case RADEON_SRC_PITCH_OFFSET:
Dave Airlie551ebd82009-09-01 15:25:57 +1000650 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
651 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653 break;
654 case R300_RB3D_COLOROFFSET0:
655 case R300_RB3D_COLOROFFSET1:
656 case R300_RB3D_COLOROFFSET2:
657 case R300_RB3D_COLOROFFSET3:
658 i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
659 r = r100_cs_packet_next_reloc(p, &reloc);
660 if (r) {
661 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
662 idx, reg);
663 r100_cs_dump_packet(p, pkt);
664 return r;
665 }
666 track->cb[i].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +1000667 track->cb[i].offset = idx_value;
668 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669 break;
670 case R300_ZB_DEPTHOFFSET:
671 r = r100_cs_packet_next_reloc(p, &reloc);
672 if (r) {
673 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
674 idx, reg);
675 r100_cs_dump_packet(p, pkt);
676 return r;
677 }
678 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +1000679 track->zb.offset = idx_value;
680 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200681 break;
682 case R300_TX_OFFSET_0:
683 case R300_TX_OFFSET_0+4:
684 case R300_TX_OFFSET_0+8:
685 case R300_TX_OFFSET_0+12:
686 case R300_TX_OFFSET_0+16:
687 case R300_TX_OFFSET_0+20:
688 case R300_TX_OFFSET_0+24:
689 case R300_TX_OFFSET_0+28:
690 case R300_TX_OFFSET_0+32:
691 case R300_TX_OFFSET_0+36:
692 case R300_TX_OFFSET_0+40:
693 case R300_TX_OFFSET_0+44:
694 case R300_TX_OFFSET_0+48:
695 case R300_TX_OFFSET_0+52:
696 case R300_TX_OFFSET_0+56:
697 case R300_TX_OFFSET_0+60:
Jerome Glisse068a1172009-06-17 13:28:30 +0200698 i = (reg - R300_TX_OFFSET_0) >> 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200699 r = r100_cs_packet_next_reloc(p, &reloc);
700 if (r) {
701 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
702 idx, reg);
703 r100_cs_dump_packet(p, pkt);
704 return r;
705 }
Maciej Cencora6e726772009-12-15 23:13:08 +0100706
707 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
708 tile_flags |= R300_TXO_MACRO_TILE;
709 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
710 tile_flags |= R300_TXO_MICRO_TILE;
Marek Olšák939461d2010-02-14 07:10:10 +0100711 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
712 tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
Maciej Cencora6e726772009-12-15 23:13:08 +0100713
714 tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
715 tmp |= tile_flags;
716 ib[idx] = tmp;
Jerome Glisse068a1172009-06-17 13:28:30 +0200717 track->textures[i].robj = reloc->robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200718 break;
719 /* Tracked registers */
Jerome Glisse068a1172009-06-17 13:28:30 +0200720 case 0x2084:
721 /* VAP_VF_CNTL */
Dave Airlie513bcb42009-09-23 16:56:27 +1000722 track->vap_vf_cntl = idx_value;
Jerome Glisse068a1172009-06-17 13:28:30 +0200723 break;
724 case 0x20B4:
725 /* VAP_VTX_SIZE */
Dave Airlie513bcb42009-09-23 16:56:27 +1000726 track->vtx_size = idx_value & 0x7F;
Jerome Glisse068a1172009-06-17 13:28:30 +0200727 break;
728 case 0x2134:
729 /* VAP_VF_MAX_VTX_INDX */
Dave Airlie513bcb42009-09-23 16:56:27 +1000730 track->max_indx = idx_value & 0x00FFFFFFUL;
Jerome Glisse068a1172009-06-17 13:28:30 +0200731 break;
Marek Olšákcae94b02010-02-21 21:24:15 +0100732 case 0x2088:
733 /* VAP_ALT_NUM_VERTICES - only valid on r500 */
734 if (p->rdev->family < CHIP_RV515)
735 goto fail;
736 track->vap_alt_nverts = idx_value & 0xFFFFFF;
737 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 case 0x43E4:
739 /* SC_SCISSOR1 */
Dave Airlie513bcb42009-09-23 16:56:27 +1000740 track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200741 if (p->rdev->family < CHIP_RV515) {
742 track->maxy -= 1440;
743 }
744 break;
745 case 0x4E00:
746 /* RB3D_CCTL */
Dave Airlie513bcb42009-09-23 16:56:27 +1000747 track->num_cb = ((idx_value >> 5) & 0x3) + 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200748 break;
749 case 0x4E38:
750 case 0x4E3C:
751 case 0x4E40:
752 case 0x4E44:
753 /* RB3D_COLORPITCH0 */
754 /* RB3D_COLORPITCH1 */
755 /* RB3D_COLORPITCH2 */
756 /* RB3D_COLORPITCH3 */
Dave Airliee024e112009-06-24 09:48:08 +1000757 r = r100_cs_packet_next_reloc(p, &reloc);
758 if (r) {
759 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
760 idx, reg);
761 r100_cs_dump_packet(p, pkt);
762 return r;
763 }
764
765 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
766 tile_flags |= R300_COLOR_TILE_ENABLE;
767 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
768 tile_flags |= R300_COLOR_MICROTILE_ENABLE;
Marek Olšák939461d2010-02-14 07:10:10 +0100769 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
770 tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +1000771
Dave Airlie513bcb42009-09-23 16:56:27 +1000772 tmp = idx_value & ~(0x7 << 16);
Dave Airliee024e112009-06-24 09:48:08 +1000773 tmp |= tile_flags;
774 ib[idx] = tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775 i = (reg - 0x4E38) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000776 track->cb[i].pitch = idx_value & 0x3FFE;
777 switch (((idx_value >> 21) & 0xF)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200778 case 9:
779 case 11:
780 case 12:
781 track->cb[i].cpp = 1;
782 break;
783 case 3:
784 case 4:
785 case 13:
786 case 15:
787 track->cb[i].cpp = 2;
788 break;
789 case 6:
790 track->cb[i].cpp = 4;
791 break;
792 case 10:
793 track->cb[i].cpp = 8;
794 break;
795 case 7:
796 track->cb[i].cpp = 16;
797 break;
798 default:
799 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000800 ((idx_value >> 21) & 0xF));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801 return -EINVAL;
802 }
803 break;
804 case 0x4F00:
805 /* ZB_CNTL */
Dave Airlie513bcb42009-09-23 16:56:27 +1000806 if (idx_value & 2) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200807 track->z_enabled = true;
808 } else {
809 track->z_enabled = false;
810 }
811 break;
812 case 0x4F10:
813 /* ZB_FORMAT */
Dave Airlie513bcb42009-09-23 16:56:27 +1000814 switch ((idx_value & 0xF)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 case 0:
816 case 1:
817 track->zb.cpp = 2;
818 break;
819 case 2:
820 track->zb.cpp = 4;
821 break;
822 default:
823 DRM_ERROR("Invalid z buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000824 (idx_value & 0xF));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825 return -EINVAL;
826 }
827 break;
828 case 0x4F24:
829 /* ZB_DEPTHPITCH */
Dave Airliee024e112009-06-24 09:48:08 +1000830 r = r100_cs_packet_next_reloc(p, &reloc);
831 if (r) {
832 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
833 idx, reg);
834 r100_cs_dump_packet(p, pkt);
835 return r;
836 }
837
838 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
839 tile_flags |= R300_DEPTHMACROTILE_ENABLE;
840 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
Marek Olšák939461d2010-02-14 07:10:10 +0100841 tile_flags |= R300_DEPTHMICROTILE_TILED;
842 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
843 tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
Dave Airliee024e112009-06-24 09:48:08 +1000844
Dave Airlie513bcb42009-09-23 16:56:27 +1000845 tmp = idx_value & ~(0x7 << 16);
Dave Airliee024e112009-06-24 09:48:08 +1000846 tmp |= tile_flags;
847 ib[idx] = tmp;
848
Dave Airlie513bcb42009-09-23 16:56:27 +1000849 track->zb.pitch = idx_value & 0x3FFC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850 break;
Jerome Glisse068a1172009-06-17 13:28:30 +0200851 case 0x4104:
852 for (i = 0; i < 16; i++) {
853 bool enabled;
854
Dave Airlie513bcb42009-09-23 16:56:27 +1000855 enabled = !!(idx_value & (1 << i));
Jerome Glisse068a1172009-06-17 13:28:30 +0200856 track->textures[i].enabled = enabled;
857 }
858 break;
859 case 0x44C0:
860 case 0x44C4:
861 case 0x44C8:
862 case 0x44CC:
863 case 0x44D0:
864 case 0x44D4:
865 case 0x44D8:
866 case 0x44DC:
867 case 0x44E0:
868 case 0x44E4:
869 case 0x44E8:
870 case 0x44EC:
871 case 0x44F0:
872 case 0x44F4:
873 case 0x44F8:
874 case 0x44FC:
875 /* TX_FORMAT1_[0-15] */
876 i = (reg - 0x44C0) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000877 tmp = (idx_value >> 25) & 0x3;
Jerome Glisse068a1172009-06-17 13:28:30 +0200878 track->textures[i].tex_coord_type = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +1000879 switch ((idx_value & 0x1F)) {
Dave Airlie551ebd82009-09-01 15:25:57 +1000880 case R300_TX_FORMAT_X8:
881 case R300_TX_FORMAT_Y4X4:
882 case R300_TX_FORMAT_Z3Y3X2:
Jerome Glisse068a1172009-06-17 13:28:30 +0200883 track->textures[i].cpp = 1;
884 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000885 case R300_TX_FORMAT_X16:
886 case R300_TX_FORMAT_Y8X8:
887 case R300_TX_FORMAT_Z5Y6X5:
888 case R300_TX_FORMAT_Z6Y5X5:
889 case R300_TX_FORMAT_W4Z4Y4X4:
890 case R300_TX_FORMAT_W1Z5Y5X5:
Dave Airlie551ebd82009-09-01 15:25:57 +1000891 case R300_TX_FORMAT_D3DMFT_CxV8U8:
892 case R300_TX_FORMAT_B8G8_B8G8:
893 case R300_TX_FORMAT_G8R8_G8B8:
Jerome Glisse068a1172009-06-17 13:28:30 +0200894 track->textures[i].cpp = 2;
895 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000896 case R300_TX_FORMAT_Y16X16:
897 case R300_TX_FORMAT_Z11Y11X10:
898 case R300_TX_FORMAT_Z10Y11X11:
899 case R300_TX_FORMAT_W8Z8Y8X8:
900 case R300_TX_FORMAT_W2Z10Y10X10:
901 case 0x17:
902 case R300_TX_FORMAT_FL_I32:
903 case 0x1e:
Jerome Glisse068a1172009-06-17 13:28:30 +0200904 track->textures[i].cpp = 4;
905 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000906 case R300_TX_FORMAT_W16Z16Y16X16:
907 case R300_TX_FORMAT_FL_R16G16B16A16:
908 case R300_TX_FORMAT_FL_I32A32:
Jerome Glisse068a1172009-06-17 13:28:30 +0200909 track->textures[i].cpp = 8;
910 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000911 case R300_TX_FORMAT_FL_R32G32B32A32:
Jerome Glisse068a1172009-06-17 13:28:30 +0200912 track->textures[i].cpp = 16;
913 break;
Dave Airlied785d782009-12-07 13:16:06 +1000914 case R300_TX_FORMAT_DXT1:
915 track->textures[i].cpp = 1;
916 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
917 break;
Marek Olšák512889f2009-12-19 00:23:00 +0100918 case R300_TX_FORMAT_ATI2N:
919 if (p->rdev->family < CHIP_R420) {
920 DRM_ERROR("Invalid texture format %u\n",
921 (idx_value & 0x1F));
922 return -EINVAL;
923 }
924 /* The same rules apply as for DXT3/5. */
925 /* Pass through. */
Dave Airlied785d782009-12-07 13:16:06 +1000926 case R300_TX_FORMAT_DXT3:
927 case R300_TX_FORMAT_DXT5:
928 track->textures[i].cpp = 1;
929 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
930 break;
Jerome Glisse068a1172009-06-17 13:28:30 +0200931 default:
932 DRM_ERROR("Invalid texture format %u\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000933 (idx_value & 0x1F));
Jerome Glisse068a1172009-06-17 13:28:30 +0200934 return -EINVAL;
935 break;
936 }
937 break;
938 case 0x4400:
939 case 0x4404:
940 case 0x4408:
941 case 0x440C:
942 case 0x4410:
943 case 0x4414:
944 case 0x4418:
945 case 0x441C:
946 case 0x4420:
947 case 0x4424:
948 case 0x4428:
949 case 0x442C:
950 case 0x4430:
951 case 0x4434:
952 case 0x4438:
953 case 0x443C:
954 /* TX_FILTER0_[0-15] */
955 i = (reg - 0x4400) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000956 tmp = idx_value & 0x7;
Jerome Glisse068a1172009-06-17 13:28:30 +0200957 if (tmp == 2 || tmp == 4 || tmp == 6) {
958 track->textures[i].roundup_w = false;
959 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000960 tmp = (idx_value >> 3) & 0x7;
Jerome Glisse068a1172009-06-17 13:28:30 +0200961 if (tmp == 2 || tmp == 4 || tmp == 6) {
962 track->textures[i].roundup_h = false;
963 }
964 break;
965 case 0x4500:
966 case 0x4504:
967 case 0x4508:
968 case 0x450C:
969 case 0x4510:
970 case 0x4514:
971 case 0x4518:
972 case 0x451C:
973 case 0x4520:
974 case 0x4524:
975 case 0x4528:
976 case 0x452C:
977 case 0x4530:
978 case 0x4534:
979 case 0x4538:
980 case 0x453C:
981 /* TX_FORMAT2_[0-15] */
982 i = (reg - 0x4500) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000983 tmp = idx_value & 0x3FFF;
Jerome Glisse068a1172009-06-17 13:28:30 +0200984 track->textures[i].pitch = tmp + 1;
985 if (p->rdev->family >= CHIP_RV515) {
Dave Airlie513bcb42009-09-23 16:56:27 +1000986 tmp = ((idx_value >> 15) & 1) << 11;
Jerome Glisse068a1172009-06-17 13:28:30 +0200987 track->textures[i].width_11 = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +1000988 tmp = ((idx_value >> 16) & 1) << 11;
Jerome Glisse068a1172009-06-17 13:28:30 +0200989 track->textures[i].height_11 = tmp;
Marek Olšák512889f2009-12-19 00:23:00 +0100990
991 /* ATI1N */
992 if (idx_value & (1 << 14)) {
993 /* The same rules apply as for DXT1. */
994 track->textures[i].compress_format =
995 R100_TRACK_COMP_DXT1;
996 }
997 } else if (idx_value & (1 << 14)) {
998 DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
999 return -EINVAL;
Jerome Glisse068a1172009-06-17 13:28:30 +02001000 }
1001 break;
1002 case 0x4480:
1003 case 0x4484:
1004 case 0x4488:
1005 case 0x448C:
1006 case 0x4490:
1007 case 0x4494:
1008 case 0x4498:
1009 case 0x449C:
1010 case 0x44A0:
1011 case 0x44A4:
1012 case 0x44A8:
1013 case 0x44AC:
1014 case 0x44B0:
1015 case 0x44B4:
1016 case 0x44B8:
1017 case 0x44BC:
1018 /* TX_FORMAT0_[0-15] */
1019 i = (reg - 0x4480) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001020 tmp = idx_value & 0x7FF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001021 track->textures[i].width = tmp + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001022 tmp = (idx_value >> 11) & 0x7FF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001023 track->textures[i].height = tmp + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001024 tmp = (idx_value >> 26) & 0xF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001025 track->textures[i].num_levels = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +10001026 tmp = idx_value & (1 << 31);
Jerome Glisse068a1172009-06-17 13:28:30 +02001027 track->textures[i].use_pitch = !!tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +10001028 tmp = (idx_value >> 22) & 0xF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001029 track->textures[i].txdepth = tmp;
1030 break;
Dave Airlie3f8befe2009-08-15 20:54:13 +10001031 case R300_ZB_ZPASS_ADDR:
1032 r = r100_cs_packet_next_reloc(p, &reloc);
1033 if (r) {
1034 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1035 idx, reg);
1036 r100_cs_dump_packet(p, pkt);
1037 return r;
1038 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001039 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie3f8befe2009-08-15 20:54:13 +10001040 break;
Marek Olšák46c64d42009-12-17 06:02:28 +01001041 case 0x4e0c:
1042 /* RB3D_COLOR_CHANNEL_MASK */
1043 track->color_channel_mask = idx_value;
1044 break;
1045 case 0x4d1c:
1046 /* ZB_BW_CNTL */
Marek Olšák797fd5b2010-04-13 02:33:36 +02001047 track->zb_cb_clear = !!(idx_value & (1 << 5));
Marek Olšák46c64d42009-12-17 06:02:28 +01001048 break;
1049 case 0x4e04:
1050 /* RB3D_BLENDCNTL */
1051 track->blend_read_enable = !!(idx_value & (1 << 2));
1052 break;
Dave Airlie3f8befe2009-08-15 20:54:13 +10001053 case 0x4be8:
1054 /* valid register only on RV530 */
1055 if (p->rdev->family == CHIP_RV530)
1056 break;
1057 /* fallthrough do not move */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001058 default:
Marek Olšákcae94b02010-02-21 21:24:15 +01001059 goto fail;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001060 }
1061 return 0;
Marek Olšákcae94b02010-02-21 21:24:15 +01001062fail:
1063 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1064 reg, idx);
1065 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001066}
1067
1068static int r300_packet3_check(struct radeon_cs_parser *p,
1069 struct radeon_cs_packet *pkt)
1070{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001071 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001072 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001073 volatile uint32_t *ib;
1074 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001075 int r;
1076
1077 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001078 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001079 track = (struct r100_cs_track *)p->track;
Jerome Glisse068a1172009-06-17 13:28:30 +02001080 switch(pkt->opcode) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001081 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001082 r = r100_packet3_load_vbpntr(p, pkt, idx);
1083 if (r)
1084 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001085 break;
1086 case PACKET3_INDX_BUFFER:
1087 r = r100_cs_packet_next_reloc(p, &reloc);
1088 if (r) {
1089 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1090 r100_cs_dump_packet(p, pkt);
1091 return r;
1092 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001093 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001094 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1095 if (r) {
1096 return r;
1097 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001098 break;
1099 /* Draw packet */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100 case PACKET3_3D_DRAW_IMMD:
Jerome Glisse068a1172009-06-17 13:28:30 +02001101 /* Number of dwords is vtx_size * (num_vertices - 1)
1102 * PRIM_WALK must be equal to 3 vertex data in embedded
1103 * in cmd stream */
Dave Airlie513bcb42009-09-23 16:56:27 +10001104 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001105 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1106 return -EINVAL;
1107 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001108 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Jerome Glisse068a1172009-06-17 13:28:30 +02001109 track->immd_dwords = pkt->count - 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001110 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001111 if (r) {
1112 return r;
1113 }
1114 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001115 case PACKET3_3D_DRAW_IMMD_2:
Jerome Glisse068a1172009-06-17 13:28:30 +02001116 /* Number of dwords is vtx_size * (num_vertices - 1)
1117 * PRIM_WALK must be equal to 3 vertex data in embedded
1118 * in cmd stream */
Dave Airlie513bcb42009-09-23 16:56:27 +10001119 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001120 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1121 return -EINVAL;
1122 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001123 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Jerome Glisse068a1172009-06-17 13:28:30 +02001124 track->immd_dwords = pkt->count;
Dave Airlie551ebd82009-09-01 15:25:57 +10001125 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001126 if (r) {
1127 return r;
1128 }
1129 break;
1130 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001131 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001132 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001133 if (r) {
1134 return r;
1135 }
1136 break;
1137 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001138 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001139 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001140 if (r) {
1141 return r;
1142 }
1143 break;
1144 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001145 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001146 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001147 if (r) {
1148 return r;
1149 }
1150 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001151 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001152 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001153 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001154 if (r) {
1155 return r;
1156 }
1157 break;
1158 case PACKET3_NOP:
1159 break;
1160 default:
1161 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1162 return -EINVAL;
1163 }
1164 return 0;
1165}
1166
1167int r300_cs_parse(struct radeon_cs_parser *p)
1168{
1169 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001170 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171 int r;
1172
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001173 track = kzalloc(sizeof(*track), GFP_KERNEL);
1174 r100_cs_track_clear(p->rdev, track);
1175 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 do {
1177 r = r100_cs_packet_parse(p, &pkt, p->idx);
1178 if (r) {
1179 return r;
1180 }
1181 p->idx += pkt.count + 2;
1182 switch (pkt.type) {
1183 case PACKET_TYPE0:
1184 r = r100_cs_parse_packet0(p, &pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001185 p->rdev->config.r300.reg_safe_bm,
1186 p->rdev->config.r300.reg_safe_bm_size,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 &r300_packet0_check);
1188 break;
1189 case PACKET_TYPE2:
1190 break;
1191 case PACKET_TYPE3:
1192 r = r300_packet3_check(p, &pkt);
1193 break;
1194 default:
1195 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
1196 return -EINVAL;
1197 }
1198 if (r) {
1199 return r;
1200 }
1201 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1202 return 0;
1203}
Jerome Glisse068a1172009-06-17 13:28:30 +02001204
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001205void r300_set_reg_safe(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02001206{
1207 rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
1208 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001209}
1210
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001211void r300_mc_program(struct radeon_device *rdev)
1212{
1213 struct r100_mc_save save;
1214 int r;
1215
1216 r = r100_debugfs_mc_info_init(rdev);
1217 if (r) {
1218 dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
1219 }
1220
1221 /* Stops all mc clients */
1222 r100_mc_stop(rdev, &save);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001223 if (rdev->flags & RADEON_IS_AGP) {
1224 WREG32(R_00014C_MC_AGP_LOCATION,
1225 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
1226 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
1227 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
1228 WREG32(R_00015C_AGP_BASE_2,
1229 upper_32_bits(rdev->mc.agp_base) & 0xff);
1230 } else {
1231 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
1232 WREG32(R_000170_AGP_BASE, 0);
1233 WREG32(R_00015C_AGP_BASE_2, 0);
1234 }
1235 /* Wait for mc idle */
1236 if (r300_mc_wait_for_idle(rdev))
1237 DRM_INFO("Failed to wait MC idle before programming MC.\n");
1238 /* Program MC, should be a 32bits limited address space */
1239 WREG32(R_000148_MC_FB_LOCATION,
1240 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
1241 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
1242 r100_mc_resume(rdev, &save);
1243}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001244
1245void r300_clock_startup(struct radeon_device *rdev)
1246{
1247 u32 tmp;
1248
1249 if (radeon_dynclks != -1 && radeon_dynclks)
1250 radeon_legacy_set_clock_gating(rdev, 1);
1251 /* We need to force on some of the block */
1252 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
1253 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
1254 if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
1255 tmp |= S_00000D_FORCE_VAP(1);
1256 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
1257}
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001258
1259static int r300_startup(struct radeon_device *rdev)
1260{
1261 int r;
1262
Alex Deucher92cde002009-12-04 10:55:12 -05001263 /* set common regs */
1264 r100_set_common_regs(rdev);
1265 /* program mc */
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001266 r300_mc_program(rdev);
1267 /* Resume clock */
1268 r300_clock_startup(rdev);
1269 /* Initialize GPU configuration (# pipes, ...) */
1270 r300_gpu_init(rdev);
1271 /* Initialize GART (initialize after TTM so we can allocate
1272 * memory through TTM but finalize after TTM) */
1273 if (rdev->flags & RADEON_IS_PCIE) {
1274 r = rv370_pcie_gart_enable(rdev);
1275 if (r)
1276 return r;
1277 }
Dave Airlie17e15b02009-11-05 15:36:53 +10001278
1279 if (rdev->family == CHIP_R300 ||
1280 rdev->family == CHIP_R350 ||
1281 rdev->family == CHIP_RV350)
1282 r100_enable_bm(rdev);
1283
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001284 if (rdev->flags & RADEON_IS_PCI) {
1285 r = r100_pci_gart_enable(rdev);
1286 if (r)
1287 return r;
1288 }
1289 /* Enable IRQ */
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001290 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01001291 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001292 /* 1M ring buffer */
1293 r = r100_cp_init(rdev, 1024 * 1024);
1294 if (r) {
1295 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
1296 return r;
1297 }
1298 r = r100_wb_init(rdev);
1299 if (r)
1300 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
1301 r = r100_ib_init(rdev);
1302 if (r) {
1303 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
1304 return r;
1305 }
1306 return 0;
1307}
1308
1309int r300_resume(struct radeon_device *rdev)
1310{
1311 /* Make sur GART are not working */
1312 if (rdev->flags & RADEON_IS_PCIE)
1313 rv370_pcie_gart_disable(rdev);
1314 if (rdev->flags & RADEON_IS_PCI)
1315 r100_pci_gart_disable(rdev);
1316 /* Resume clock before doing reset */
1317 r300_clock_startup(rdev);
1318 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001319 if (radeon_asic_reset(rdev)) {
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001320 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1321 RREG32(R_000E40_RBBM_STATUS),
1322 RREG32(R_0007C0_CP_STAT));
1323 }
1324 /* post */
1325 radeon_combios_asic_init(rdev->ddev);
1326 /* Resume clock after posting */
1327 r300_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10001328 /* Initialize surface registers */
1329 radeon_surface_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001330 return r300_startup(rdev);
1331}
1332
1333int r300_suspend(struct radeon_device *rdev)
1334{
1335 r100_cp_disable(rdev);
1336 r100_wb_disable(rdev);
1337 r100_irq_disable(rdev);
1338 if (rdev->flags & RADEON_IS_PCIE)
1339 rv370_pcie_gart_disable(rdev);
1340 if (rdev->flags & RADEON_IS_PCI)
1341 r100_pci_gart_disable(rdev);
1342 return 0;
1343}
1344
1345void r300_fini(struct radeon_device *rdev)
1346{
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001347 r100_cp_fini(rdev);
1348 r100_wb_fini(rdev);
1349 r100_ib_fini(rdev);
1350 radeon_gem_fini(rdev);
1351 if (rdev->flags & RADEON_IS_PCIE)
1352 rv370_pcie_gart_fini(rdev);
1353 if (rdev->flags & RADEON_IS_PCI)
1354 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01001355 radeon_agp_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001356 radeon_irq_kms_fini(rdev);
1357 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01001358 radeon_bo_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001359 radeon_atombios_fini(rdev);
1360 kfree(rdev->bios);
1361 rdev->bios = NULL;
1362}
1363
1364int r300_init(struct radeon_device *rdev)
1365{
1366 int r;
1367
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001368 /* Disable VGA */
1369 r100_vga_render_disable(rdev);
1370 /* Initialize scratch registers */
1371 radeon_scratch_init(rdev);
1372 /* Initialize surface registers */
1373 radeon_surface_init(rdev);
1374 /* TODO: disable VGA need to use VGA request */
1375 /* BIOS*/
1376 if (!radeon_get_bios(rdev)) {
1377 if (ASIC_IS_AVIVO(rdev))
1378 return -EINVAL;
1379 }
1380 if (rdev->is_atom_bios) {
1381 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
1382 return -EINVAL;
1383 } else {
1384 r = radeon_combios_init(rdev);
1385 if (r)
1386 return r;
1387 }
1388 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001389 if (radeon_asic_reset(rdev)) {
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001390 dev_warn(rdev->dev,
1391 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1392 RREG32(R_000E40_RBBM_STATUS),
1393 RREG32(R_0007C0_CP_STAT));
1394 }
1395 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10001396 if (radeon_boot_test_post_card(rdev) == false)
1397 return -EINVAL;
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001398 /* Set asic errata */
1399 r300_errata(rdev);
1400 /* Initialize clocks */
1401 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00001402 /* initialize AGP */
1403 if (rdev->flags & RADEON_IS_AGP) {
1404 r = radeon_agp_init(rdev);
1405 if (r) {
1406 radeon_agp_disable(rdev);
1407 }
1408 }
1409 /* initialize memory controller */
1410 r300_mc_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001411 /* Fence driver */
1412 r = radeon_fence_driver_init(rdev);
1413 if (r)
1414 return r;
1415 r = radeon_irq_kms_init(rdev);
1416 if (r)
1417 return r;
1418 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01001419 r = radeon_bo_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001420 if (r)
1421 return r;
1422 if (rdev->flags & RADEON_IS_PCIE) {
1423 r = rv370_pcie_gart_init(rdev);
1424 if (r)
1425 return r;
1426 }
1427 if (rdev->flags & RADEON_IS_PCI) {
1428 r = r100_pci_gart_init(rdev);
1429 if (r)
1430 return r;
1431 }
1432 r300_set_reg_safe(rdev);
1433 rdev->accel_working = true;
1434 r = r300_startup(rdev);
1435 if (r) {
1436 /* Somethings want wront with the accel init stop accel */
1437 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001438 r100_cp_fini(rdev);
1439 r100_wb_fini(rdev);
1440 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001441 radeon_irq_kms_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001442 if (rdev->flags & RADEON_IS_PCIE)
1443 rv370_pcie_gart_fini(rdev);
1444 if (rdev->flags & RADEON_IS_PCI)
1445 r100_pci_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001446 radeon_agp_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001447 rdev->accel_working = false;
1448 }
1449 return 0;
1450}