blob: 933237ec38d8b9edfa34260895fb8e3964d32602 [file] [log] [blame]
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +00001/******************************************************************************
2 * This software may be used and distributed according to the terms of
3 * the GNU General Public License (GPL), incorporated herein by reference.
4 * Drivers based on or derived from this code fall under the GPL and must
5 * retain the authorship, copyright and license notice. This file is not
6 * a complete program and may only be used when the entire operating
7 * system is licensed under the GPL.
8 * See the file COPYING in this distribution for more information.
9 *
10 * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
11 * Virtualized Server Adapter.
12 * Copyright(c) 2002-2009 Neterion Inc.
13 ******************************************************************************/
14#include <linux/vmalloc.h>
15#include <linux/etherdevice.h>
16#include <linux/pci.h>
17#include <linux/pci_hotplug.h>
18
19#include "vxge-traffic.h"
20#include "vxge-config.h"
21
22/*
23 * __vxge_hw_channel_allocate - Allocate memory for channel
24 * This function allocates required memory for the channel and various arrays
25 * in the channel
26 */
27struct __vxge_hw_channel*
28__vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
29 enum __vxge_hw_channel_type type,
30 u32 length, u32 per_dtr_space, void *userdata)
31{
32 struct __vxge_hw_channel *channel;
33 struct __vxge_hw_device *hldev;
34 int size = 0;
35 u32 vp_id;
36
37 hldev = vph->vpath->hldev;
38 vp_id = vph->vpath->vp_id;
39
40 switch (type) {
41 case VXGE_HW_CHANNEL_TYPE_FIFO:
42 size = sizeof(struct __vxge_hw_fifo);
43 break;
44 case VXGE_HW_CHANNEL_TYPE_RING:
45 size = sizeof(struct __vxge_hw_ring);
46 break;
47 default:
48 break;
49 }
50
51 channel = kzalloc(size, GFP_KERNEL);
52 if (channel == NULL)
53 goto exit0;
54 INIT_LIST_HEAD(&channel->item);
55
56 channel->common_reg = hldev->common_reg;
57 channel->first_vp_id = hldev->first_vp_id;
58 channel->type = type;
59 channel->devh = hldev;
60 channel->vph = vph;
61 channel->userdata = userdata;
62 channel->per_dtr_space = per_dtr_space;
63 channel->length = length;
64 channel->vp_id = vp_id;
65
66 channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
67 if (channel->work_arr == NULL)
68 goto exit1;
69
70 channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
71 if (channel->free_arr == NULL)
72 goto exit1;
73 channel->free_ptr = length;
74
75 channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
76 if (channel->reserve_arr == NULL)
77 goto exit1;
78 channel->reserve_ptr = length;
79 channel->reserve_top = 0;
80
81 channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
82 if (channel->orig_arr == NULL)
83 goto exit1;
84
85 return channel;
86exit1:
87 __vxge_hw_channel_free(channel);
88
89exit0:
90 return NULL;
91}
92
93/*
94 * __vxge_hw_channel_free - Free memory allocated for channel
95 * This function deallocates memory from the channel and various arrays
96 * in the channel
97 */
98void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
99{
100 kfree(channel->work_arr);
101 kfree(channel->free_arr);
102 kfree(channel->reserve_arr);
103 kfree(channel->orig_arr);
104 kfree(channel);
105}
106
107/*
108 * __vxge_hw_channel_initialize - Initialize a channel
109 * This function initializes a channel by properly setting the
110 * various references
111 */
112enum vxge_hw_status
113__vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
114{
115 u32 i;
116 struct __vxge_hw_virtualpath *vpath;
117
118 vpath = channel->vph->vpath;
119
120 if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
121 for (i = 0; i < channel->length; i++)
122 channel->orig_arr[i] = channel->reserve_arr[i];
123 }
124
125 switch (channel->type) {
126 case VXGE_HW_CHANNEL_TYPE_FIFO:
127 vpath->fifoh = (struct __vxge_hw_fifo *)channel;
128 channel->stats = &((struct __vxge_hw_fifo *)
129 channel)->stats->common_stats;
130 break;
131 case VXGE_HW_CHANNEL_TYPE_RING:
132 vpath->ringh = (struct __vxge_hw_ring *)channel;
133 channel->stats = &((struct __vxge_hw_ring *)
134 channel)->stats->common_stats;
135 break;
136 default:
137 break;
138 }
139
140 return VXGE_HW_OK;
141}
142
143/*
144 * __vxge_hw_channel_reset - Resets a channel
145 * This function resets a channel by properly setting the various references
146 */
147enum vxge_hw_status
148__vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
149{
150 u32 i;
151
152 for (i = 0; i < channel->length; i++) {
153 if (channel->reserve_arr != NULL)
154 channel->reserve_arr[i] = channel->orig_arr[i];
155 if (channel->free_arr != NULL)
156 channel->free_arr[i] = NULL;
157 if (channel->work_arr != NULL)
158 channel->work_arr[i] = NULL;
159 }
160 channel->free_ptr = channel->length;
161 channel->reserve_ptr = channel->length;
162 channel->reserve_top = 0;
163 channel->post_index = 0;
164 channel->compl_index = 0;
165
166 return VXGE_HW_OK;
167}
168
169/*
170 * __vxge_hw_device_pci_e_init
171 * Initialize certain PCI/PCI-X configuration registers
172 * with recommended values. Save config space for future hw resets.
173 */
174void
175__vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
176{
177 u16 cmd = 0;
178
179 /* Set the PErr Repconse bit and SERR in PCI command register. */
180 pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
181 cmd |= 0x140;
182 pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
183
184 pci_save_state(hldev->pdev);
185
186 return;
187}
188
189/*
190 * __vxge_hw_device_register_poll
191 * Will poll certain register for specified amount of time.
192 * Will poll until masked bit is not cleared.
193 */
194enum vxge_hw_status
195__vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
196{
197 u64 val64;
198 u32 i = 0;
199 enum vxge_hw_status ret = VXGE_HW_FAIL;
200
201 udelay(10);
202
203 do {
204 val64 = readq(reg);
205 if (!(val64 & mask))
206 return VXGE_HW_OK;
207 udelay(100);
208 } while (++i <= 9);
209
210 i = 0;
211 do {
212 val64 = readq(reg);
213 if (!(val64 & mask))
214 return VXGE_HW_OK;
215 mdelay(1);
216 } while (++i <= max_millis);
217
218 return ret;
219}
220
221 /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
222 * in progress
223 * This routine checks the vpath reset in progress register is turned zero
224 */
225enum vxge_hw_status
226__vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
227{
228 enum vxge_hw_status status;
229 status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
230 VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
231 VXGE_HW_DEF_DEVICE_POLL_MILLIS);
232 return status;
233}
234
235/*
236 * __vxge_hw_device_toc_get
237 * This routine sets the swapper and reads the toc pointer and returns the
238 * memory mapped address of the toc
239 */
240struct vxge_hw_toc_reg __iomem *
241__vxge_hw_device_toc_get(void __iomem *bar0)
242{
243 u64 val64;
244 struct vxge_hw_toc_reg __iomem *toc = NULL;
245 enum vxge_hw_status status;
246
247 struct vxge_hw_legacy_reg __iomem *legacy_reg =
248 (struct vxge_hw_legacy_reg __iomem *)bar0;
249
250 status = __vxge_hw_legacy_swapper_set(legacy_reg);
251 if (status != VXGE_HW_OK)
252 goto exit;
253
254 val64 = readq(&legacy_reg->toc_first_pointer);
255 toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
256exit:
257 return toc;
258}
259
260/*
261 * __vxge_hw_device_reg_addr_get
262 * This routine sets the swapper and reads the toc pointer and initializes the
263 * register location pointers in the device object. It waits until the ric is
264 * completed initializing registers.
265 */
266enum vxge_hw_status
267__vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
268{
269 u64 val64;
270 u32 i;
271 enum vxge_hw_status status = VXGE_HW_OK;
272
273 hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
274
275 hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
276 if (hldev->toc_reg == NULL) {
277 status = VXGE_HW_FAIL;
278 goto exit;
279 }
280
281 val64 = readq(&hldev->toc_reg->toc_common_pointer);
282 hldev->common_reg =
283 (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
284
285 val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
286 hldev->mrpcim_reg =
287 (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
288
289 for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
290 val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
291 hldev->srpcim_reg[i] =
292 (struct vxge_hw_srpcim_reg __iomem *)
293 (hldev->bar0 + val64);
294 }
295
296 for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
297 val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
298 hldev->vpmgmt_reg[i] =
299 (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
300 }
301
302 for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
303 val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
304 hldev->vpath_reg[i] =
305 (struct vxge_hw_vpath_reg __iomem *)
306 (hldev->bar0 + val64);
307 }
308
309 val64 = readq(&hldev->toc_reg->toc_kdfc);
310
311 switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
312 case 0:
313 hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
314 VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
315 break;
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000316 default:
317 break;
318 }
319
320 status = __vxge_hw_device_vpath_reset_in_prog_check(
321 (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
322exit:
323 return status;
324}
325
326/*
327 * __vxge_hw_device_id_get
328 * This routine returns sets the device id and revision numbers into the device
329 * structure
330 */
331void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
332{
333 u64 val64;
334
335 val64 = readq(&hldev->common_reg->titan_asic_id);
336 hldev->device_id =
337 (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
338
339 hldev->major_revision =
340 (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
341
342 hldev->minor_revision =
343 (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
344
345 return;
346}
347
348/*
349 * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
350 * This routine returns the Access Rights of the driver
351 */
352static u32
353__vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
354{
355 u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
356
357 switch (host_type) {
358 case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
Sreenivasa Honnur92cdd7c2009-10-05 01:51:38 +0000359 access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
360 VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000361 break;
362 case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
363 access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
364 VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
365 break;
366 case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
367 access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
368 VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
369 break;
370 case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
371 case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
372 case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
373 break;
374 case VXGE_HW_SR_VH_FUNCTION0:
375 case VXGE_HW_VH_NORMAL_FUNCTION:
376 access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
377 break;
378 }
379
380 return access_rights;
381}
382/*
Sreenivasa Honnur92cdd7c2009-10-05 01:51:38 +0000383 * __vxge_hw_device_is_privilaged
384 * This routine checks if the device function is privilaged or not
385 */
386
387enum vxge_hw_status
388__vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
389{
390 if (__vxge_hw_device_access_rights_get(host_type,
391 func_id) &
392 VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
393 return VXGE_HW_OK;
394 else
395 return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
396}
397
398/*
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000399 * __vxge_hw_device_host_info_get
400 * This routine returns the host type assignments
401 */
402void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
403{
404 u64 val64;
405 u32 i;
406
407 val64 = readq(&hldev->common_reg->host_type_assignments);
408
409 hldev->host_type =
410 (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
411
412 hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
413
414 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
415
416 if (!(hldev->vpath_assignments & vxge_mBIT(i)))
417 continue;
418
419 hldev->func_id =
420 __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
421
422 hldev->access_rights = __vxge_hw_device_access_rights_get(
423 hldev->host_type, hldev->func_id);
424
425 hldev->first_vp_id = i;
426 break;
427 }
428
429 return;
430}
431
432/*
433 * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
434 * link width and signalling rate.
435 */
436static enum vxge_hw_status
437__vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
438{
439 int exp_cap;
440 u16 lnk;
441
442 /* Get the negotiated link width and speed from PCI config space */
443 exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
444 pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
445
446 if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
447 return VXGE_HW_ERR_INVALID_PCI_INFO;
448
449 switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
450 case PCIE_LNK_WIDTH_RESRV:
451 case PCIE_LNK_X1:
452 case PCIE_LNK_X2:
453 case PCIE_LNK_X4:
454 case PCIE_LNK_X8:
455 break;
456 default:
457 return VXGE_HW_ERR_INVALID_PCI_INFO;
458 }
459
460 return VXGE_HW_OK;
461}
462
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000463/*
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000464 * __vxge_hw_device_initialize
465 * Initialize Titan-V hardware.
466 */
467enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
468{
469 enum vxge_hw_status status = VXGE_HW_OK;
470
Sreenivasa Honnur92cdd7c2009-10-05 01:51:38 +0000471 if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
472 hldev->func_id)) {
Sivakumar Subramani5dbc9012009-06-16 18:48:55 +0000473 /* Validate the pci-e link width and speed */
474 status = __vxge_hw_verify_pci_e_info(hldev);
475 if (status != VXGE_HW_OK)
476 goto exit;
477 }
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000478
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000479exit:
480 return status;
481}
482
483/**
484 * vxge_hw_device_hw_info_get - Get the hw information
485 * Returns the vpath mask that has the bits set for each vpath allocated
486 * for the driver, FW version information and the first mac addresse for
487 * each vpath
488 */
489enum vxge_hw_status __devinit
490vxge_hw_device_hw_info_get(void __iomem *bar0,
491 struct vxge_hw_device_hw_info *hw_info)
492{
493 u32 i;
494 u64 val64;
495 struct vxge_hw_toc_reg __iomem *toc;
496 struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
497 struct vxge_hw_common_reg __iomem *common_reg;
498 struct vxge_hw_vpath_reg __iomem *vpath_reg;
499 struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
500 enum vxge_hw_status status;
501
502 memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
503
504 toc = __vxge_hw_device_toc_get(bar0);
505 if (toc == NULL) {
506 status = VXGE_HW_ERR_CRITICAL;
507 goto exit;
508 }
509
510 val64 = readq(&toc->toc_common_pointer);
511 common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
512
513 status = __vxge_hw_device_vpath_reset_in_prog_check(
514 (u64 __iomem *)&common_reg->vpath_rst_in_prog);
515 if (status != VXGE_HW_OK)
516 goto exit;
517
518 hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
519
520 val64 = readq(&common_reg->host_type_assignments);
521
522 hw_info->host_type =
523 (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
524
525 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
526
527 if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
528 continue;
529
530 val64 = readq(&toc->toc_vpmgmt_pointer[i]);
531
532 vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
533 (bar0 + val64);
534
535 hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
536 if (__vxge_hw_device_access_rights_get(hw_info->host_type,
537 hw_info->func_id) &
538 VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
539
540 val64 = readq(&toc->toc_mrpcim_pointer);
541
542 mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
543 (bar0 + val64);
544
545 writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
546 wmb();
547 }
548
549 val64 = readq(&toc->toc_vpath_pointer[i]);
550
551 vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
552
553 hw_info->function_mode =
554 __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
555
556 status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
557 if (status != VXGE_HW_OK)
558 goto exit;
559
560 status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
561 if (status != VXGE_HW_OK)
562 goto exit;
563
564 break;
565 }
566
567 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
568
569 if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
570 continue;
571
572 val64 = readq(&toc->toc_vpath_pointer[i]);
573 vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
574
575 status = __vxge_hw_vpath_addr_get(i, vpath_reg,
576 hw_info->mac_addrs[i],
577 hw_info->mac_addr_masks[i]);
578 if (status != VXGE_HW_OK)
579 goto exit;
580 }
581exit:
582 return status;
583}
584
585/*
586 * vxge_hw_device_initialize - Initialize Titan device.
587 * Initialize Titan device. Note that all the arguments of this public API
588 * are 'IN', including @hldev. Driver cooperates with
589 * OS to find new Titan device, locate its PCI and memory spaces.
590 *
591 * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
592 * to enable the latter to perform Titan hardware initialization.
593 */
594enum vxge_hw_status __devinit
595vxge_hw_device_initialize(
596 struct __vxge_hw_device **devh,
597 struct vxge_hw_device_attr *attr,
598 struct vxge_hw_device_config *device_config)
599{
600 u32 i;
601 u32 nblocks = 0;
602 struct __vxge_hw_device *hldev = NULL;
603 enum vxge_hw_status status = VXGE_HW_OK;
604
605 status = __vxge_hw_device_config_check(device_config);
606 if (status != VXGE_HW_OK)
607 goto exit;
608
609 hldev = (struct __vxge_hw_device *)
610 vmalloc(sizeof(struct __vxge_hw_device));
611 if (hldev == NULL) {
612 status = VXGE_HW_ERR_OUT_OF_MEMORY;
613 goto exit;
614 }
615
616 memset(hldev, 0, sizeof(struct __vxge_hw_device));
617 hldev->magic = VXGE_HW_DEVICE_MAGIC;
618
619 vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
620
621 /* apply config */
622 memcpy(&hldev->config, device_config,
623 sizeof(struct vxge_hw_device_config));
624
625 hldev->bar0 = attr->bar0;
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000626 hldev->pdev = attr->pdev;
627
628 hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
629 hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
630 hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
631
632 __vxge_hw_device_pci_e_init(hldev);
633
634 status = __vxge_hw_device_reg_addr_get(hldev);
635 if (status != VXGE_HW_OK)
636 goto exit;
637 __vxge_hw_device_id_get(hldev);
638
639 __vxge_hw_device_host_info_get(hldev);
640
641 /* Incrementing for stats blocks */
642 nblocks++;
643
644 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
645
646 if (!(hldev->vpath_assignments & vxge_mBIT(i)))
647 continue;
648
649 if (device_config->vp_config[i].ring.enable ==
650 VXGE_HW_RING_ENABLE)
651 nblocks += device_config->vp_config[i].ring.ring_blocks;
652
653 if (device_config->vp_config[i].fifo.enable ==
654 VXGE_HW_FIFO_ENABLE)
655 nblocks += device_config->vp_config[i].fifo.fifo_blocks;
656 nblocks++;
657 }
658
659 if (__vxge_hw_blockpool_create(hldev,
660 &hldev->block_pool,
661 device_config->dma_blockpool_initial + nblocks,
662 device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
663
664 vxge_hw_device_terminate(hldev);
665 status = VXGE_HW_ERR_OUT_OF_MEMORY;
666 goto exit;
667 }
668
669 status = __vxge_hw_device_initialize(hldev);
670
671 if (status != VXGE_HW_OK) {
672 vxge_hw_device_terminate(hldev);
673 goto exit;
674 }
675
676 *devh = hldev;
677exit:
678 return status;
679}
680
681/*
682 * vxge_hw_device_terminate - Terminate Titan device.
683 * Terminate HW device.
684 */
685void
686vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
687{
688 vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
689
690 hldev->magic = VXGE_HW_DEVICE_DEAD;
691 __vxge_hw_blockpool_destroy(&hldev->block_pool);
692 vfree(hldev);
693}
694
695/*
696 * vxge_hw_device_stats_get - Get the device hw statistics.
697 * Returns the vpath h/w stats for the device.
698 */
699enum vxge_hw_status
700vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
701 struct vxge_hw_device_stats_hw_info *hw_stats)
702{
703 u32 i;
704 enum vxge_hw_status status = VXGE_HW_OK;
705
706 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
707
708 if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
709 (hldev->virtual_paths[i].vp_open ==
710 VXGE_HW_VP_NOT_OPEN))
711 continue;
712
713 memcpy(hldev->virtual_paths[i].hw_stats_sav,
714 hldev->virtual_paths[i].hw_stats,
715 sizeof(struct vxge_hw_vpath_stats_hw_info));
716
717 status = __vxge_hw_vpath_stats_get(
718 &hldev->virtual_paths[i],
719 hldev->virtual_paths[i].hw_stats);
720 }
721
722 memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
723 sizeof(struct vxge_hw_device_stats_hw_info));
724
725 return status;
726}
727
728/*
729 * vxge_hw_driver_stats_get - Get the device sw statistics.
730 * Returns the vpath s/w stats for the device.
731 */
732enum vxge_hw_status vxge_hw_driver_stats_get(
733 struct __vxge_hw_device *hldev,
734 struct vxge_hw_device_stats_sw_info *sw_stats)
735{
736 enum vxge_hw_status status = VXGE_HW_OK;
737
738 memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
739 sizeof(struct vxge_hw_device_stats_sw_info));
740
741 return status;
742}
743
744/*
745 * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
746 * and offset and perform an operation
747 * Get the statistics from the given location and offset.
748 */
749enum vxge_hw_status
750vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
751 u32 operation, u32 location, u32 offset, u64 *stat)
752{
753 u64 val64;
754 enum vxge_hw_status status = VXGE_HW_OK;
755
Sreenivasa Honnur92cdd7c2009-10-05 01:51:38 +0000756 status = __vxge_hw_device_is_privilaged(hldev->host_type,
757 hldev->func_id);
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000758 if (status != VXGE_HW_OK)
759 goto exit;
760
761 val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
762 VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
763 VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
764 VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
765
766 status = __vxge_hw_pio_mem_write64(val64,
767 &hldev->mrpcim_reg->xmac_stats_sys_cmd,
768 VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
769 hldev->config.device_poll_millis);
770
771 if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
772 *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
773 else
774 *stat = 0;
775exit:
776 return status;
777}
778
779/*
780 * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
781 * Get the Statistics on aggregate port
782 */
783enum vxge_hw_status
784vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
785 struct vxge_hw_xmac_aggr_stats *aggr_stats)
786{
787 u64 *val64;
788 int i;
789 u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
790 enum vxge_hw_status status = VXGE_HW_OK;
791
792 val64 = (u64 *)aggr_stats;
793
Sreenivasa Honnur92cdd7c2009-10-05 01:51:38 +0000794 status = __vxge_hw_device_is_privilaged(hldev->host_type,
795 hldev->func_id);
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000796 if (status != VXGE_HW_OK)
797 goto exit;
798
799 for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
800 status = vxge_hw_mrpcim_stats_access(hldev,
801 VXGE_HW_STATS_OP_READ,
802 VXGE_HW_STATS_LOC_AGGR,
803 ((offset + (104 * port)) >> 3), val64);
804 if (status != VXGE_HW_OK)
805 goto exit;
806
807 offset += 8;
808 val64++;
809 }
810exit:
811 return status;
812}
813
814/*
815 * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
816 * Get the Statistics on port
817 */
818enum vxge_hw_status
819vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
820 struct vxge_hw_xmac_port_stats *port_stats)
821{
822 u64 *val64;
823 enum vxge_hw_status status = VXGE_HW_OK;
824 int i;
825 u32 offset = 0x0;
826 val64 = (u64 *) port_stats;
827
Sreenivasa Honnur92cdd7c2009-10-05 01:51:38 +0000828 status = __vxge_hw_device_is_privilaged(hldev->host_type,
829 hldev->func_id);
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +0000830 if (status != VXGE_HW_OK)
831 goto exit;
832
833 for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
834 status = vxge_hw_mrpcim_stats_access(hldev,
835 VXGE_HW_STATS_OP_READ,
836 VXGE_HW_STATS_LOC_AGGR,
837 ((offset + (608 * port)) >> 3), val64);
838 if (status != VXGE_HW_OK)
839 goto exit;
840
841 offset += 8;
842 val64++;
843 }
844
845exit:
846 return status;
847}
848
849/*
850 * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
851 * Get the XMAC Statistics
852 */
853enum vxge_hw_status
854vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
855 struct vxge_hw_xmac_stats *xmac_stats)
856{
857 enum vxge_hw_status status = VXGE_HW_OK;
858 u32 i;
859
860 status = vxge_hw_device_xmac_aggr_stats_get(hldev,
861 0, &xmac_stats->aggr_stats[0]);
862
863 if (status != VXGE_HW_OK)
864 goto exit;
865
866 status = vxge_hw_device_xmac_aggr_stats_get(hldev,
867 1, &xmac_stats->aggr_stats[1]);
868 if (status != VXGE_HW_OK)
869 goto exit;
870
871 for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
872
873 status = vxge_hw_device_xmac_port_stats_get(hldev,
874 i, &xmac_stats->port_stats[i]);
875 if (status != VXGE_HW_OK)
876 goto exit;
877 }
878
879 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
880
881 if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
882 continue;
883
884 status = __vxge_hw_vpath_xmac_tx_stats_get(
885 &hldev->virtual_paths[i],
886 &xmac_stats->vpath_tx_stats[i]);
887 if (status != VXGE_HW_OK)
888 goto exit;
889
890 status = __vxge_hw_vpath_xmac_rx_stats_get(
891 &hldev->virtual_paths[i],
892 &xmac_stats->vpath_rx_stats[i]);
893 if (status != VXGE_HW_OK)
894 goto exit;
895 }
896exit:
897 return status;
898}
899
900/*
901 * vxge_hw_device_debug_set - Set the debug module, level and timestamp
902 * This routine is used to dynamically change the debug output
903 */
904void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
905 enum vxge_debug_level level, u32 mask)
906{
907 if (hldev == NULL)
908 return;
909
910#if defined(VXGE_DEBUG_TRACE_MASK) || \
911 defined(VXGE_DEBUG_ERR_MASK)
912 hldev->debug_module_mask = mask;
913 hldev->debug_level = level;
914#endif
915
916#if defined(VXGE_DEBUG_ERR_MASK)
917 hldev->level_err = level & VXGE_ERR;
918#endif
919
920#if defined(VXGE_DEBUG_TRACE_MASK)
921 hldev->level_trace = level & VXGE_TRACE;
922#endif
923}
924
925/*
926 * vxge_hw_device_error_level_get - Get the error level
927 * This routine returns the current error level set
928 */
929u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
930{
931#if defined(VXGE_DEBUG_ERR_MASK)
932 if (hldev == NULL)
933 return VXGE_ERR;
934 else
935 return hldev->level_err;
936#else
937 return 0;
938#endif
939}
940
941/*
942 * vxge_hw_device_trace_level_get - Get the trace level
943 * This routine returns the current trace level set
944 */
945u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
946{
947#if defined(VXGE_DEBUG_TRACE_MASK)
948 if (hldev == NULL)
949 return VXGE_TRACE;
950 else
951 return hldev->level_trace;
952#else
953 return 0;
954#endif
955}
956/*
957 * vxge_hw_device_debug_mask_get - Get the debug mask
958 * This routine returns the current debug mask set
959 */
960u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
961{
962#if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
963 if (hldev == NULL)
964 return 0;
965 return hldev->debug_module_mask;
966#else
967 return 0;
968#endif
969}
970
971/*
972 * vxge_hw_getpause_data -Pause frame frame generation and reception.
973 * Returns the Pause frame generation and reception capability of the NIC.
974 */
975enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
976 u32 port, u32 *tx, u32 *rx)
977{
978 u64 val64;
979 enum vxge_hw_status status = VXGE_HW_OK;
980
981 if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
982 status = VXGE_HW_ERR_INVALID_DEVICE;
983 goto exit;
984 }
985
986 if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
987 status = VXGE_HW_ERR_INVALID_PORT;
988 goto exit;
989 }
990
991 if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
992 status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
993 goto exit;
994 }
995
996 val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
997 if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
998 *tx = 1;
999 if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
1000 *rx = 1;
1001exit:
1002 return status;
1003}
1004
1005/*
1006 * vxge_hw_device_setpause_data - set/reset pause frame generation.
1007 * It can be used to set or reset Pause frame generation or reception
1008 * support of the NIC.
1009 */
1010
1011enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
1012 u32 port, u32 tx, u32 rx)
1013{
1014 u64 val64;
1015 enum vxge_hw_status status = VXGE_HW_OK;
1016
1017 if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
1018 status = VXGE_HW_ERR_INVALID_DEVICE;
1019 goto exit;
1020 }
1021
1022 if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
1023 status = VXGE_HW_ERR_INVALID_PORT;
1024 goto exit;
1025 }
1026
Sreenivasa Honnur92cdd7c2009-10-05 01:51:38 +00001027 status = __vxge_hw_device_is_privilaged(hldev->host_type,
1028 hldev->func_id);
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +00001029 if (status != VXGE_HW_OK)
1030 goto exit;
1031
1032 val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
1033 if (tx)
1034 val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
1035 else
1036 val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
1037 if (rx)
1038 val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
1039 else
1040 val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
1041
1042 writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
1043exit:
1044 return status;
1045}
1046
1047u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
1048{
1049 int link_width, exp_cap;
1050 u16 lnk;
1051
1052 exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
1053 pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
1054 link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
1055 return link_width;
1056}
1057
1058/*
1059 * __vxge_hw_ring_block_memblock_idx - Return the memblock index
1060 * This function returns the index of memory block
1061 */
1062static inline u32
1063__vxge_hw_ring_block_memblock_idx(u8 *block)
1064{
1065 return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
1066}
1067
1068/*
1069 * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
1070 * This function sets index to a memory block
1071 */
1072static inline void
1073__vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
1074{
1075 *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
1076}
1077
1078/*
1079 * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
1080 * in RxD block
1081 * Sets the next block pointer in RxD block
1082 */
1083static inline void
1084__vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
1085{
1086 *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
1087}
1088
1089/*
1090 * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
1091 * first block
1092 * Returns the dma address of the first RxD block
1093 */
1094u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
1095{
1096 struct vxge_hw_mempool_dma *dma_object;
1097
1098 dma_object = ring->mempool->memblocks_dma_arr;
1099 vxge_assert(dma_object != NULL);
1100
1101 return dma_object->addr;
1102}
1103
1104/*
1105 * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
1106 * This function returns the dma address of a given item
1107 */
1108static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
1109 void *item)
1110{
1111 u32 memblock_idx;
1112 void *memblock;
1113 struct vxge_hw_mempool_dma *memblock_dma_object;
1114 ptrdiff_t dma_item_offset;
1115
1116 /* get owner memblock index */
1117 memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
1118
1119 /* get owner memblock by memblock index */
1120 memblock = mempoolh->memblocks_arr[memblock_idx];
1121
1122 /* get memblock DMA object by memblock index */
1123 memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
1124
1125 /* calculate offset in the memblock of this item */
1126 dma_item_offset = (u8 *)item - (u8 *)memblock;
1127
1128 return memblock_dma_object->addr + dma_item_offset;
1129}
1130
1131/*
1132 * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
1133 * This function returns the dma address of a given item
1134 */
1135static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
1136 struct __vxge_hw_ring *ring, u32 from,
1137 u32 to)
1138{
1139 u8 *to_item , *from_item;
1140 dma_addr_t to_dma;
1141
1142 /* get "from" RxD block */
1143 from_item = mempoolh->items_arr[from];
1144 vxge_assert(from_item);
1145
1146 /* get "to" RxD block */
1147 to_item = mempoolh->items_arr[to];
1148 vxge_assert(to_item);
1149
1150 /* return address of the beginning of previous RxD block */
1151 to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
1152
1153 /* set next pointer for this RxD block to point on
1154 * previous item's DMA start address */
1155 __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
1156}
1157
1158/*
1159 * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
1160 * block callback
1161 * This function is callback passed to __vxge_hw_mempool_create to create memory
1162 * pool for RxD block
1163 */
1164static void
1165__vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
1166 u32 memblock_index,
1167 struct vxge_hw_mempool_dma *dma_object,
1168 u32 index, u32 is_last)
1169{
1170 u32 i;
1171 void *item = mempoolh->items_arr[index];
1172 struct __vxge_hw_ring *ring =
1173 (struct __vxge_hw_ring *)mempoolh->userdata;
1174
1175 /* format rxds array */
1176 for (i = 0; i < ring->rxds_per_block; i++) {
1177 void *rxdblock_priv;
1178 void *uld_priv;
1179 struct vxge_hw_ring_rxd_1 *rxdp;
1180
1181 u32 reserve_index = ring->channel.reserve_ptr -
1182 (index * ring->rxds_per_block + i + 1);
1183 u32 memblock_item_idx;
1184
1185 ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
1186 i * ring->rxd_size;
1187
1188 /* Note: memblock_item_idx is index of the item within
1189 * the memblock. For instance, in case of three RxD-blocks
1190 * per memblock this value can be 0, 1 or 2. */
1191 rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
1192 memblock_index, item,
1193 &memblock_item_idx);
1194
1195 rxdp = (struct vxge_hw_ring_rxd_1 *)
1196 ring->channel.reserve_arr[reserve_index];
1197
1198 uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
1199
1200 /* pre-format Host_Control */
1201 rxdp->host_control = (u64)(size_t)uld_priv;
1202 }
1203
1204 __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
1205
1206 if (is_last) {
1207 /* link last one with first one */
1208 __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
1209 }
1210
1211 if (index > 0) {
1212 /* link this RxD block with previous one */
1213 __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
1214 }
1215
1216 return;
1217}
1218
1219/*
1220 * __vxge_hw_ring_initial_replenish - Initial replenish of RxDs
1221 * This function replenishes the RxDs from reserve array to work array
1222 */
1223enum vxge_hw_status
1224vxge_hw_ring_replenish(struct __vxge_hw_ring *ring, u16 min_flag)
1225{
1226 void *rxd;
1227 int i = 0;
1228 struct __vxge_hw_channel *channel;
1229 enum vxge_hw_status status = VXGE_HW_OK;
1230
1231 channel = &ring->channel;
1232
1233 while (vxge_hw_channel_dtr_count(channel) > 0) {
1234
1235 status = vxge_hw_ring_rxd_reserve(ring, &rxd);
1236
1237 vxge_assert(status == VXGE_HW_OK);
1238
1239 if (ring->rxd_init) {
1240 status = ring->rxd_init(rxd, channel->userdata);
1241 if (status != VXGE_HW_OK) {
1242 vxge_hw_ring_rxd_free(ring, rxd);
1243 goto exit;
1244 }
1245 }
1246
1247 vxge_hw_ring_rxd_post(ring, rxd);
1248 if (min_flag) {
1249 i++;
1250 if (i == VXGE_HW_RING_MIN_BUFF_ALLOCATION)
1251 break;
1252 }
1253 }
1254 status = VXGE_HW_OK;
1255exit:
1256 return status;
1257}
1258
1259/*
1260 * __vxge_hw_ring_create - Create a Ring
1261 * This function creates Ring and initializes it.
1262 *
1263 */
1264enum vxge_hw_status
1265__vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
1266 struct vxge_hw_ring_attr *attr)
1267{
1268 enum vxge_hw_status status = VXGE_HW_OK;
1269 struct __vxge_hw_ring *ring;
1270 u32 ring_length;
1271 struct vxge_hw_ring_config *config;
1272 struct __vxge_hw_device *hldev;
1273 u32 vp_id;
1274 struct vxge_hw_mempool_cbs ring_mp_callback;
1275
1276 if ((vp == NULL) || (attr == NULL)) {
1277 status = VXGE_HW_FAIL;
1278 goto exit;
1279 }
1280
1281 hldev = vp->vpath->hldev;
1282 vp_id = vp->vpath->vp_id;
1283
1284 config = &hldev->config.vp_config[vp_id].ring;
1285
1286 ring_length = config->ring_blocks *
1287 vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
1288
1289 ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
1290 VXGE_HW_CHANNEL_TYPE_RING,
1291 ring_length,
1292 attr->per_rxd_space,
1293 attr->userdata);
1294
1295 if (ring == NULL) {
1296 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1297 goto exit;
1298 }
1299
1300 vp->vpath->ringh = ring;
1301 ring->vp_id = vp_id;
1302 ring->vp_reg = vp->vpath->vp_reg;
1303 ring->common_reg = hldev->common_reg;
1304 ring->stats = &vp->vpath->sw_stats->ring_stats;
1305 ring->config = config;
1306 ring->callback = attr->callback;
1307 ring->rxd_init = attr->rxd_init;
1308 ring->rxd_term = attr->rxd_term;
1309 ring->buffer_mode = config->buffer_mode;
1310 ring->rxds_limit = config->rxds_limit;
1311
1312 ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
1313 ring->rxd_priv_size =
1314 sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
1315 ring->per_rxd_space = attr->per_rxd_space;
1316
1317 ring->rxd_priv_size =
1318 ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
1319 VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
1320
1321 /* how many RxDs can fit into one block. Depends on configured
1322 * buffer_mode. */
1323 ring->rxds_per_block =
1324 vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
1325
1326 /* calculate actual RxD block private size */
1327 ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
1328 ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
1329 ring->mempool = __vxge_hw_mempool_create(hldev,
1330 VXGE_HW_BLOCK_SIZE,
1331 VXGE_HW_BLOCK_SIZE,
1332 ring->rxdblock_priv_size,
1333 ring->config->ring_blocks,
1334 ring->config->ring_blocks,
1335 &ring_mp_callback,
1336 ring);
1337
1338 if (ring->mempool == NULL) {
1339 __vxge_hw_ring_delete(vp);
1340 return VXGE_HW_ERR_OUT_OF_MEMORY;
1341 }
1342
1343 status = __vxge_hw_channel_initialize(&ring->channel);
1344 if (status != VXGE_HW_OK) {
1345 __vxge_hw_ring_delete(vp);
1346 goto exit;
1347 }
1348
1349 /* Note:
1350 * Specifying rxd_init callback means two things:
1351 * 1) rxds need to be initialized by driver at channel-open time;
1352 * 2) rxds need to be posted at channel-open time
1353 * (that's what the initial_replenish() below does)
1354 * Currently we don't have a case when the 1) is done without the 2).
1355 */
1356 if (ring->rxd_init) {
1357 status = vxge_hw_ring_replenish(ring, 1);
1358 if (status != VXGE_HW_OK) {
1359 __vxge_hw_ring_delete(vp);
1360 goto exit;
1361 }
1362 }
1363
1364 /* initial replenish will increment the counter in its post() routine,
1365 * we have to reset it */
1366 ring->stats->common_stats.usage_cnt = 0;
1367exit:
1368 return status;
1369}
1370
1371/*
1372 * __vxge_hw_ring_abort - Returns the RxD
1373 * This function terminates the RxDs of ring
1374 */
1375enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
1376{
1377 void *rxdh;
1378 struct __vxge_hw_channel *channel;
1379
1380 channel = &ring->channel;
1381
1382 for (;;) {
1383 vxge_hw_channel_dtr_try_complete(channel, &rxdh);
1384
1385 if (rxdh == NULL)
1386 break;
1387
1388 vxge_hw_channel_dtr_complete(channel);
1389
1390 if (ring->rxd_term)
1391 ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
1392 channel->userdata);
1393
1394 vxge_hw_channel_dtr_free(channel, rxdh);
1395 }
1396
1397 return VXGE_HW_OK;
1398}
1399
1400/*
1401 * __vxge_hw_ring_reset - Resets the ring
1402 * This function resets the ring during vpath reset operation
1403 */
1404enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
1405{
1406 enum vxge_hw_status status = VXGE_HW_OK;
1407 struct __vxge_hw_channel *channel;
1408
1409 channel = &ring->channel;
1410
1411 __vxge_hw_ring_abort(ring);
1412
1413 status = __vxge_hw_channel_reset(channel);
1414
1415 if (status != VXGE_HW_OK)
1416 goto exit;
1417
1418 if (ring->rxd_init) {
1419 status = vxge_hw_ring_replenish(ring, 1);
1420 if (status != VXGE_HW_OK)
1421 goto exit;
1422 }
1423exit:
1424 return status;
1425}
1426
1427/*
1428 * __vxge_hw_ring_delete - Removes the ring
1429 * This function freeup the memory pool and removes the ring
1430 */
1431enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
1432{
1433 struct __vxge_hw_ring *ring = vp->vpath->ringh;
1434
1435 __vxge_hw_ring_abort(ring);
1436
1437 if (ring->mempool)
1438 __vxge_hw_mempool_destroy(ring->mempool);
1439
1440 vp->vpath->ringh = NULL;
1441 __vxge_hw_channel_free(&ring->channel);
1442
1443 return VXGE_HW_OK;
1444}
1445
1446/*
1447 * __vxge_hw_mempool_grow
1448 * Will resize mempool up to %num_allocate value.
1449 */
1450enum vxge_hw_status
1451__vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
1452 u32 *num_allocated)
1453{
1454 u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
1455 u32 n_items = mempool->items_per_memblock;
1456 u32 start_block_idx = mempool->memblocks_allocated;
1457 u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
1458 enum vxge_hw_status status = VXGE_HW_OK;
1459
1460 *num_allocated = 0;
1461
1462 if (end_block_idx > mempool->memblocks_max) {
1463 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1464 goto exit;
1465 }
1466
1467 for (i = start_block_idx; i < end_block_idx; i++) {
1468 u32 j;
1469 u32 is_last = ((end_block_idx - 1) == i);
1470 struct vxge_hw_mempool_dma *dma_object =
1471 mempool->memblocks_dma_arr + i;
1472 void *the_memblock;
1473
1474 /* allocate memblock's private part. Each DMA memblock
1475 * has a space allocated for item's private usage upon
1476 * mempool's user request. Each time mempool grows, it will
1477 * allocate new memblock and its private part at once.
1478 * This helps to minimize memory usage a lot. */
1479 mempool->memblocks_priv_arr[i] =
1480 vmalloc(mempool->items_priv_size * n_items);
1481 if (mempool->memblocks_priv_arr[i] == NULL) {
1482 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1483 goto exit;
1484 }
1485
1486 memset(mempool->memblocks_priv_arr[i], 0,
1487 mempool->items_priv_size * n_items);
1488
1489 /* allocate DMA-capable memblock */
1490 mempool->memblocks_arr[i] =
1491 __vxge_hw_blockpool_malloc(mempool->devh,
1492 mempool->memblock_size, dma_object);
1493 if (mempool->memblocks_arr[i] == NULL) {
1494 vfree(mempool->memblocks_priv_arr[i]);
1495 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1496 goto exit;
1497 }
1498
1499 (*num_allocated)++;
1500 mempool->memblocks_allocated++;
1501
1502 memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
1503
1504 the_memblock = mempool->memblocks_arr[i];
1505
1506 /* fill the items hash array */
1507 for (j = 0; j < n_items; j++) {
1508 u32 index = i * n_items + j;
1509
1510 if (first_time && index >= mempool->items_initial)
1511 break;
1512
1513 mempool->items_arr[index] =
1514 ((char *)the_memblock + j*mempool->item_size);
1515
1516 /* let caller to do more job on each item */
1517 if (mempool->item_func_alloc != NULL)
1518 mempool->item_func_alloc(mempool, i,
1519 dma_object, index, is_last);
1520
1521 mempool->items_current = index + 1;
1522 }
1523
1524 if (first_time && mempool->items_current ==
1525 mempool->items_initial)
1526 break;
1527 }
1528exit:
1529 return status;
1530}
1531
1532/*
1533 * vxge_hw_mempool_create
1534 * This function will create memory pool object. Pool may grow but will
1535 * never shrink. Pool consists of number of dynamically allocated blocks
1536 * with size enough to hold %items_initial number of items. Memory is
1537 * DMA-able but client must map/unmap before interoperating with the device.
1538 */
1539struct vxge_hw_mempool*
1540__vxge_hw_mempool_create(
1541 struct __vxge_hw_device *devh,
1542 u32 memblock_size,
1543 u32 item_size,
1544 u32 items_priv_size,
1545 u32 items_initial,
1546 u32 items_max,
1547 struct vxge_hw_mempool_cbs *mp_callback,
1548 void *userdata)
1549{
1550 enum vxge_hw_status status = VXGE_HW_OK;
1551 u32 memblocks_to_allocate;
1552 struct vxge_hw_mempool *mempool = NULL;
1553 u32 allocated;
1554
1555 if (memblock_size < item_size) {
1556 status = VXGE_HW_FAIL;
1557 goto exit;
1558 }
1559
1560 mempool = (struct vxge_hw_mempool *)
1561 vmalloc(sizeof(struct vxge_hw_mempool));
1562 if (mempool == NULL) {
1563 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1564 goto exit;
1565 }
1566 memset(mempool, 0, sizeof(struct vxge_hw_mempool));
1567
1568 mempool->devh = devh;
1569 mempool->memblock_size = memblock_size;
1570 mempool->items_max = items_max;
1571 mempool->items_initial = items_initial;
1572 mempool->item_size = item_size;
1573 mempool->items_priv_size = items_priv_size;
1574 mempool->item_func_alloc = mp_callback->item_func_alloc;
1575 mempool->userdata = userdata;
1576
1577 mempool->memblocks_allocated = 0;
1578
1579 mempool->items_per_memblock = memblock_size / item_size;
1580
1581 mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
1582 mempool->items_per_memblock;
1583
1584 /* allocate array of memblocks */
1585 mempool->memblocks_arr =
1586 (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
1587 if (mempool->memblocks_arr == NULL) {
1588 __vxge_hw_mempool_destroy(mempool);
1589 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1590 mempool = NULL;
1591 goto exit;
1592 }
1593 memset(mempool->memblocks_arr, 0,
1594 sizeof(void *) * mempool->memblocks_max);
1595
1596 /* allocate array of private parts of items per memblocks */
1597 mempool->memblocks_priv_arr =
1598 (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
1599 if (mempool->memblocks_priv_arr == NULL) {
1600 __vxge_hw_mempool_destroy(mempool);
1601 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1602 mempool = NULL;
1603 goto exit;
1604 }
1605 memset(mempool->memblocks_priv_arr, 0,
1606 sizeof(void *) * mempool->memblocks_max);
1607
1608 /* allocate array of memblocks DMA objects */
1609 mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
1610 vmalloc(sizeof(struct vxge_hw_mempool_dma) *
1611 mempool->memblocks_max);
1612
1613 if (mempool->memblocks_dma_arr == NULL) {
1614 __vxge_hw_mempool_destroy(mempool);
1615 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1616 mempool = NULL;
1617 goto exit;
1618 }
1619 memset(mempool->memblocks_dma_arr, 0,
1620 sizeof(struct vxge_hw_mempool_dma) *
1621 mempool->memblocks_max);
1622
1623 /* allocate hash array of items */
1624 mempool->items_arr =
1625 (void **) vmalloc(sizeof(void *) * mempool->items_max);
1626 if (mempool->items_arr == NULL) {
1627 __vxge_hw_mempool_destroy(mempool);
1628 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1629 mempool = NULL;
1630 goto exit;
1631 }
1632 memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
1633
1634 /* calculate initial number of memblocks */
1635 memblocks_to_allocate = (mempool->items_initial +
1636 mempool->items_per_memblock - 1) /
1637 mempool->items_per_memblock;
1638
1639 /* pre-allocate the mempool */
1640 status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
1641 &allocated);
1642 if (status != VXGE_HW_OK) {
1643 __vxge_hw_mempool_destroy(mempool);
1644 status = VXGE_HW_ERR_OUT_OF_MEMORY;
1645 mempool = NULL;
1646 goto exit;
1647 }
1648
1649exit:
1650 return mempool;
1651}
1652
1653/*
1654 * vxge_hw_mempool_destroy
1655 */
1656void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
1657{
1658 u32 i, j;
1659 struct __vxge_hw_device *devh = mempool->devh;
1660
1661 for (i = 0; i < mempool->memblocks_allocated; i++) {
1662 struct vxge_hw_mempool_dma *dma_object;
1663
1664 vxge_assert(mempool->memblocks_arr[i]);
1665 vxge_assert(mempool->memblocks_dma_arr + i);
1666
1667 dma_object = mempool->memblocks_dma_arr + i;
1668
1669 for (j = 0; j < mempool->items_per_memblock; j++) {
1670 u32 index = i * mempool->items_per_memblock + j;
1671
1672 /* to skip last partially filled(if any) memblock */
1673 if (index >= mempool->items_current)
1674 break;
1675 }
1676
1677 vfree(mempool->memblocks_priv_arr[i]);
1678
1679 __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
1680 mempool->memblock_size, dma_object);
1681 }
1682
Figo.zhang50d36a92009-06-10 04:21:55 +00001683 vfree(mempool->items_arr);
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +00001684
Figo.zhang50d36a92009-06-10 04:21:55 +00001685 vfree(mempool->memblocks_dma_arr);
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +00001686
Figo.zhang50d36a92009-06-10 04:21:55 +00001687 vfree(mempool->memblocks_priv_arr);
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +00001688
Figo.zhang50d36a92009-06-10 04:21:55 +00001689 vfree(mempool->memblocks_arr);
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +00001690
1691 vfree(mempool);
1692}
1693
1694/*
1695 * __vxge_hw_device_fifo_config_check - Check fifo configuration.
1696 * Check the fifo configuration
1697 */
1698enum vxge_hw_status
1699__vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
1700{
1701 if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
1702 (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
1703 return VXGE_HW_BADCFG_FIFO_BLOCKS;
1704
1705 return VXGE_HW_OK;
1706}
1707
1708/*
1709 * __vxge_hw_device_vpath_config_check - Check vpath configuration.
1710 * Check the vpath configuration
1711 */
1712enum vxge_hw_status
1713__vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
1714{
1715 enum vxge_hw_status status;
1716
1717 if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
1718 (vp_config->min_bandwidth >
1719 VXGE_HW_VPATH_BANDWIDTH_MAX))
1720 return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
1721
1722 status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
1723 if (status != VXGE_HW_OK)
1724 return status;
1725
1726 if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
1727 ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
1728 (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
1729 return VXGE_HW_BADCFG_VPATH_MTU;
1730
1731 if ((vp_config->rpa_strip_vlan_tag !=
1732 VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
1733 (vp_config->rpa_strip_vlan_tag !=
1734 VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
1735 (vp_config->rpa_strip_vlan_tag !=
1736 VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
1737 return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
1738
1739 return VXGE_HW_OK;
1740}
1741
1742/*
1743 * __vxge_hw_device_config_check - Check device configuration.
1744 * Check the device configuration
1745 */
1746enum vxge_hw_status
1747__vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
1748{
1749 u32 i;
1750 enum vxge_hw_status status;
1751
1752 if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
1753 (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
1754 (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
1755 (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
1756 return VXGE_HW_BADCFG_INTR_MODE;
1757
1758 if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
1759 (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
1760 return VXGE_HW_BADCFG_RTS_MAC_EN;
1761
1762 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
1763 status = __vxge_hw_device_vpath_config_check(
1764 &new_config->vp_config[i]);
1765 if (status != VXGE_HW_OK)
1766 return status;
1767 }
1768
1769 return VXGE_HW_OK;
1770}
1771
1772/*
1773 * vxge_hw_device_config_default_get - Initialize device config with defaults.
1774 * Initialize Titan device config with default values.
1775 */
1776enum vxge_hw_status __devinit
1777vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
1778{
1779 u32 i;
1780
1781 device_config->dma_blockpool_initial =
1782 VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
1783 device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
1784 device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
1785 device_config->rth_en = VXGE_HW_RTH_DEFAULT;
1786 device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
1787 device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
1788 device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
1789
1790 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
1791
1792 device_config->vp_config[i].vp_id = i;
1793
1794 device_config->vp_config[i].min_bandwidth =
1795 VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
1796
1797 device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
1798
1799 device_config->vp_config[i].ring.ring_blocks =
1800 VXGE_HW_DEF_RING_BLOCKS;
1801
1802 device_config->vp_config[i].ring.buffer_mode =
1803 VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
1804
1805 device_config->vp_config[i].ring.scatter_mode =
1806 VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
1807
1808 device_config->vp_config[i].ring.rxds_limit =
1809 VXGE_HW_DEF_RING_RXDS_LIMIT;
1810
1811 device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
1812
1813 device_config->vp_config[i].fifo.fifo_blocks =
1814 VXGE_HW_MIN_FIFO_BLOCKS;
1815
1816 device_config->vp_config[i].fifo.max_frags =
1817 VXGE_HW_MAX_FIFO_FRAGS;
1818
1819 device_config->vp_config[i].fifo.memblock_size =
1820 VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
1821
1822 device_config->vp_config[i].fifo.alignment_size =
1823 VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
1824
1825 device_config->vp_config[i].fifo.intr =
1826 VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
1827
1828 device_config->vp_config[i].fifo.no_snoop_bits =
1829 VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
1830 device_config->vp_config[i].tti.intr_enable =
1831 VXGE_HW_TIM_INTR_DEFAULT;
1832
1833 device_config->vp_config[i].tti.btimer_val =
1834 VXGE_HW_USE_FLASH_DEFAULT;
1835
1836 device_config->vp_config[i].tti.timer_ac_en =
1837 VXGE_HW_USE_FLASH_DEFAULT;
1838
1839 device_config->vp_config[i].tti.timer_ci_en =
1840 VXGE_HW_USE_FLASH_DEFAULT;
1841
1842 device_config->vp_config[i].tti.timer_ri_en =
1843 VXGE_HW_USE_FLASH_DEFAULT;
1844
1845 device_config->vp_config[i].tti.rtimer_val =
1846 VXGE_HW_USE_FLASH_DEFAULT;
1847
1848 device_config->vp_config[i].tti.util_sel =
1849 VXGE_HW_USE_FLASH_DEFAULT;
1850
1851 device_config->vp_config[i].tti.ltimer_val =
1852 VXGE_HW_USE_FLASH_DEFAULT;
1853
1854 device_config->vp_config[i].tti.urange_a =
1855 VXGE_HW_USE_FLASH_DEFAULT;
1856
1857 device_config->vp_config[i].tti.uec_a =
1858 VXGE_HW_USE_FLASH_DEFAULT;
1859
1860 device_config->vp_config[i].tti.urange_b =
1861 VXGE_HW_USE_FLASH_DEFAULT;
1862
1863 device_config->vp_config[i].tti.uec_b =
1864 VXGE_HW_USE_FLASH_DEFAULT;
1865
1866 device_config->vp_config[i].tti.urange_c =
1867 VXGE_HW_USE_FLASH_DEFAULT;
1868
1869 device_config->vp_config[i].tti.uec_c =
1870 VXGE_HW_USE_FLASH_DEFAULT;
1871
1872 device_config->vp_config[i].tti.uec_d =
1873 VXGE_HW_USE_FLASH_DEFAULT;
1874
1875 device_config->vp_config[i].rti.intr_enable =
1876 VXGE_HW_TIM_INTR_DEFAULT;
1877
1878 device_config->vp_config[i].rti.btimer_val =
1879 VXGE_HW_USE_FLASH_DEFAULT;
1880
1881 device_config->vp_config[i].rti.timer_ac_en =
1882 VXGE_HW_USE_FLASH_DEFAULT;
1883
1884 device_config->vp_config[i].rti.timer_ci_en =
1885 VXGE_HW_USE_FLASH_DEFAULT;
1886
1887 device_config->vp_config[i].rti.timer_ri_en =
1888 VXGE_HW_USE_FLASH_DEFAULT;
1889
1890 device_config->vp_config[i].rti.rtimer_val =
1891 VXGE_HW_USE_FLASH_DEFAULT;
1892
1893 device_config->vp_config[i].rti.util_sel =
1894 VXGE_HW_USE_FLASH_DEFAULT;
1895
1896 device_config->vp_config[i].rti.ltimer_val =
1897 VXGE_HW_USE_FLASH_DEFAULT;
1898
1899 device_config->vp_config[i].rti.urange_a =
1900 VXGE_HW_USE_FLASH_DEFAULT;
1901
1902 device_config->vp_config[i].rti.uec_a =
1903 VXGE_HW_USE_FLASH_DEFAULT;
1904
1905 device_config->vp_config[i].rti.urange_b =
1906 VXGE_HW_USE_FLASH_DEFAULT;
1907
1908 device_config->vp_config[i].rti.uec_b =
1909 VXGE_HW_USE_FLASH_DEFAULT;
1910
1911 device_config->vp_config[i].rti.urange_c =
1912 VXGE_HW_USE_FLASH_DEFAULT;
1913
1914 device_config->vp_config[i].rti.uec_c =
1915 VXGE_HW_USE_FLASH_DEFAULT;
1916
1917 device_config->vp_config[i].rti.uec_d =
1918 VXGE_HW_USE_FLASH_DEFAULT;
1919
1920 device_config->vp_config[i].mtu =
1921 VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
1922
1923 device_config->vp_config[i].rpa_strip_vlan_tag =
1924 VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
1925 }
1926
1927 return VXGE_HW_OK;
1928}
1929
1930/*
1931 * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
1932 * Set the swapper bits appropriately for the lagacy section.
1933 */
1934enum vxge_hw_status
1935__vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
1936{
1937 u64 val64;
1938 enum vxge_hw_status status = VXGE_HW_OK;
1939
1940 val64 = readq(&legacy_reg->toc_swapper_fb);
1941
1942 wmb();
1943
1944 switch (val64) {
1945
1946 case VXGE_HW_SWAPPER_INITIAL_VALUE:
1947 return status;
1948
1949 case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
1950 writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
1951 &legacy_reg->pifm_rd_swap_en);
1952 writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
1953 &legacy_reg->pifm_rd_flip_en);
1954 writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
1955 &legacy_reg->pifm_wr_swap_en);
1956 writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
1957 &legacy_reg->pifm_wr_flip_en);
1958 break;
1959
1960 case VXGE_HW_SWAPPER_BYTE_SWAPPED:
1961 writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
1962 &legacy_reg->pifm_rd_swap_en);
1963 writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
1964 &legacy_reg->pifm_wr_swap_en);
1965 break;
1966
1967 case VXGE_HW_SWAPPER_BIT_FLIPPED:
1968 writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
1969 &legacy_reg->pifm_rd_flip_en);
1970 writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
1971 &legacy_reg->pifm_wr_flip_en);
1972 break;
1973 }
1974
1975 wmb();
1976
1977 val64 = readq(&legacy_reg->toc_swapper_fb);
1978
1979 if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
1980 status = VXGE_HW_ERR_SWAPPER_CTRL;
1981
1982 return status;
1983}
1984
1985/*
1986 * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
1987 * Set the swapper bits appropriately for the vpath.
1988 */
1989enum vxge_hw_status
1990__vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
1991{
1992#ifndef __BIG_ENDIAN
1993 u64 val64;
1994
1995 val64 = readq(&vpath_reg->vpath_general_cfg1);
1996 wmb();
1997 val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
1998 writeq(val64, &vpath_reg->vpath_general_cfg1);
1999 wmb();
2000#endif
2001 return VXGE_HW_OK;
2002}
2003
2004/*
2005 * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
2006 * Set the swapper bits appropriately for the vpath.
2007 */
2008enum vxge_hw_status
2009__vxge_hw_kdfc_swapper_set(
2010 struct vxge_hw_legacy_reg __iomem *legacy_reg,
2011 struct vxge_hw_vpath_reg __iomem *vpath_reg)
2012{
2013 u64 val64;
2014
2015 val64 = readq(&legacy_reg->pifm_wr_swap_en);
2016
2017 if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
2018 val64 = readq(&vpath_reg->kdfcctl_cfg0);
2019 wmb();
2020
2021 val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
2022 VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
2023 VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
2024
2025 writeq(val64, &vpath_reg->kdfcctl_cfg0);
2026 wmb();
2027 }
2028
2029 return VXGE_HW_OK;
2030}
2031
2032/*
2033 * vxge_hw_mgmt_device_config - Retrieve device configuration.
2034 * Get device configuration. Permits to retrieve at run-time configuration
2035 * values that were used to initialize and configure the device.
2036 */
2037enum vxge_hw_status
2038vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
2039 struct vxge_hw_device_config *dev_config, int size)
2040{
2041
2042 if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
2043 return VXGE_HW_ERR_INVALID_DEVICE;
2044
2045 if (size != sizeof(struct vxge_hw_device_config))
2046 return VXGE_HW_ERR_VERSION_CONFLICT;
2047
2048 memcpy(dev_config, &hldev->config,
2049 sizeof(struct vxge_hw_device_config));
2050
2051 return VXGE_HW_OK;
2052}
2053
2054/*
2055 * vxge_hw_mgmt_reg_read - Read Titan register.
2056 */
2057enum vxge_hw_status
2058vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
2059 enum vxge_hw_mgmt_reg_type type,
2060 u32 index, u32 offset, u64 *value)
2061{
2062 enum vxge_hw_status status = VXGE_HW_OK;
2063
2064 if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
2065 status = VXGE_HW_ERR_INVALID_DEVICE;
2066 goto exit;
2067 }
2068
2069 switch (type) {
2070 case vxge_hw_mgmt_reg_type_legacy:
2071 if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
2072 status = VXGE_HW_ERR_INVALID_OFFSET;
2073 break;
2074 }
2075 *value = readq((void __iomem *)hldev->legacy_reg + offset);
2076 break;
2077 case vxge_hw_mgmt_reg_type_toc:
2078 if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
2079 status = VXGE_HW_ERR_INVALID_OFFSET;
2080 break;
2081 }
2082 *value = readq((void __iomem *)hldev->toc_reg + offset);
2083 break;
2084 case vxge_hw_mgmt_reg_type_common:
2085 if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
2086 status = VXGE_HW_ERR_INVALID_OFFSET;
2087 break;
2088 }
2089 *value = readq((void __iomem *)hldev->common_reg + offset);
2090 break;
2091 case vxge_hw_mgmt_reg_type_mrpcim:
2092 if (!(hldev->access_rights &
2093 VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
2094 status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
2095 break;
2096 }
2097 if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
2098 status = VXGE_HW_ERR_INVALID_OFFSET;
2099 break;
2100 }
2101 *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
2102 break;
2103 case vxge_hw_mgmt_reg_type_srpcim:
2104 if (!(hldev->access_rights &
2105 VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
2106 status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
2107 break;
2108 }
2109 if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
2110 status = VXGE_HW_ERR_INVALID_INDEX;
2111 break;
2112 }
2113 if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
2114 status = VXGE_HW_ERR_INVALID_OFFSET;
2115 break;
2116 }
2117 *value = readq((void __iomem *)hldev->srpcim_reg[index] +
2118 offset);
2119 break;
2120 case vxge_hw_mgmt_reg_type_vpmgmt:
2121 if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
2122 (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
2123 status = VXGE_HW_ERR_INVALID_INDEX;
2124 break;
2125 }
2126 if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
2127 status = VXGE_HW_ERR_INVALID_OFFSET;
2128 break;
2129 }
2130 *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
2131 offset);
2132 break;
2133 case vxge_hw_mgmt_reg_type_vpath:
2134 if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
2135 (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
2136 status = VXGE_HW_ERR_INVALID_INDEX;
2137 break;
2138 }
2139 if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
2140 status = VXGE_HW_ERR_INVALID_INDEX;
2141 break;
2142 }
2143 if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
2144 status = VXGE_HW_ERR_INVALID_OFFSET;
2145 break;
2146 }
2147 *value = readq((void __iomem *)hldev->vpath_reg[index] +
2148 offset);
2149 break;
2150 default:
2151 status = VXGE_HW_ERR_INVALID_TYPE;
2152 break;
2153 }
2154
2155exit:
2156 return status;
2157}
2158
2159/*
2160 * vxge_hw_mgmt_reg_Write - Write Titan register.
2161 */
2162enum vxge_hw_status
2163vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
2164 enum vxge_hw_mgmt_reg_type type,
2165 u32 index, u32 offset, u64 value)
2166{
2167 enum vxge_hw_status status = VXGE_HW_OK;
2168
2169 if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
2170 status = VXGE_HW_ERR_INVALID_DEVICE;
2171 goto exit;
2172 }
2173
2174 switch (type) {
2175 case vxge_hw_mgmt_reg_type_legacy:
2176 if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
2177 status = VXGE_HW_ERR_INVALID_OFFSET;
2178 break;
2179 }
2180 writeq(value, (void __iomem *)hldev->legacy_reg + offset);
2181 break;
2182 case vxge_hw_mgmt_reg_type_toc:
2183 if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
2184 status = VXGE_HW_ERR_INVALID_OFFSET;
2185 break;
2186 }
2187 writeq(value, (void __iomem *)hldev->toc_reg + offset);
2188 break;
2189 case vxge_hw_mgmt_reg_type_common:
2190 if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
2191 status = VXGE_HW_ERR_INVALID_OFFSET;
2192 break;
2193 }
2194 writeq(value, (void __iomem *)hldev->common_reg + offset);
2195 break;
2196 case vxge_hw_mgmt_reg_type_mrpcim:
2197 if (!(hldev->access_rights &
2198 VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
2199 status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
2200 break;
2201 }
2202 if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
2203 status = VXGE_HW_ERR_INVALID_OFFSET;
2204 break;
2205 }
2206 writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
2207 break;
2208 case vxge_hw_mgmt_reg_type_srpcim:
2209 if (!(hldev->access_rights &
2210 VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
2211 status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
2212 break;
2213 }
2214 if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
2215 status = VXGE_HW_ERR_INVALID_INDEX;
2216 break;
2217 }
2218 if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
2219 status = VXGE_HW_ERR_INVALID_OFFSET;
2220 break;
2221 }
2222 writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
2223 offset);
2224
2225 break;
2226 case vxge_hw_mgmt_reg_type_vpmgmt:
2227 if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
2228 (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
2229 status = VXGE_HW_ERR_INVALID_INDEX;
2230 break;
2231 }
2232 if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
2233 status = VXGE_HW_ERR_INVALID_OFFSET;
2234 break;
2235 }
2236 writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
2237 offset);
2238 break;
2239 case vxge_hw_mgmt_reg_type_vpath:
2240 if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
2241 (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
2242 status = VXGE_HW_ERR_INVALID_INDEX;
2243 break;
2244 }
2245 if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
2246 status = VXGE_HW_ERR_INVALID_OFFSET;
2247 break;
2248 }
2249 writeq(value, (void __iomem *)hldev->vpath_reg[index] +
2250 offset);
2251 break;
2252 default:
2253 status = VXGE_HW_ERR_INVALID_TYPE;
2254 break;
2255 }
2256exit:
2257 return status;
2258}
2259
2260/*
2261 * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
2262 * list callback
2263 * This function is callback passed to __vxge_hw_mempool_create to create memory
2264 * pool for TxD list
2265 */
2266static void
2267__vxge_hw_fifo_mempool_item_alloc(
2268 struct vxge_hw_mempool *mempoolh,
2269 u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
2270 u32 index, u32 is_last)
2271{
2272 u32 memblock_item_idx;
2273 struct __vxge_hw_fifo_txdl_priv *txdl_priv;
2274 struct vxge_hw_fifo_txd *txdp =
2275 (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
2276 struct __vxge_hw_fifo *fifo =
2277 (struct __vxge_hw_fifo *)mempoolh->userdata;
2278 void *memblock = mempoolh->memblocks_arr[memblock_index];
2279
2280 vxge_assert(txdp);
2281
2282 txdp->host_control = (u64) (size_t)
2283 __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
2284 &memblock_item_idx);
2285
2286 txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
2287
2288 vxge_assert(txdl_priv);
2289
2290 fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
2291
2292 /* pre-format HW's TxDL's private */
2293 txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
2294 txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
2295 txdl_priv->dma_handle = dma_object->handle;
2296 txdl_priv->memblock = memblock;
2297 txdl_priv->first_txdp = txdp;
2298 txdl_priv->next_txdl_priv = NULL;
2299 txdl_priv->alloc_frags = 0;
2300
2301 return;
2302}
2303
2304/*
2305 * __vxge_hw_fifo_create - Create a FIFO
2306 * This function creates FIFO and initializes it.
2307 */
2308enum vxge_hw_status
2309__vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
2310 struct vxge_hw_fifo_attr *attr)
2311{
2312 enum vxge_hw_status status = VXGE_HW_OK;
2313 struct __vxge_hw_fifo *fifo;
2314 struct vxge_hw_fifo_config *config;
2315 u32 txdl_size, txdl_per_memblock;
2316 struct vxge_hw_mempool_cbs fifo_mp_callback;
2317 struct __vxge_hw_virtualpath *vpath;
2318
2319 if ((vp == NULL) || (attr == NULL)) {
2320 status = VXGE_HW_ERR_INVALID_HANDLE;
2321 goto exit;
2322 }
2323 vpath = vp->vpath;
2324 config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
2325
2326 txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
2327
2328 txdl_per_memblock = config->memblock_size / txdl_size;
2329
2330 fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
2331 VXGE_HW_CHANNEL_TYPE_FIFO,
2332 config->fifo_blocks * txdl_per_memblock,
2333 attr->per_txdl_space, attr->userdata);
2334
2335 if (fifo == NULL) {
2336 status = VXGE_HW_ERR_OUT_OF_MEMORY;
2337 goto exit;
2338 }
2339
2340 vpath->fifoh = fifo;
2341 fifo->nofl_db = vpath->nofl_db;
2342
2343 fifo->vp_id = vpath->vp_id;
2344 fifo->vp_reg = vpath->vp_reg;
2345 fifo->stats = &vpath->sw_stats->fifo_stats;
2346
2347 fifo->config = config;
2348
2349 /* apply "interrupts per txdl" attribute */
2350 fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
2351
2352 if (fifo->config->intr)
2353 fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
2354
2355 fifo->no_snoop_bits = config->no_snoop_bits;
2356
2357 /*
2358 * FIFO memory management strategy:
2359 *
2360 * TxDL split into three independent parts:
2361 * - set of TxD's
2362 * - TxD HW private part
2363 * - driver private part
2364 *
2365 * Adaptative memory allocation used. i.e. Memory allocated on
2366 * demand with the size which will fit into one memory block.
2367 * One memory block may contain more than one TxDL.
2368 *
2369 * During "reserve" operations more memory can be allocated on demand
2370 * for example due to FIFO full condition.
2371 *
2372 * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
2373 * routine which will essentially stop the channel and free resources.
2374 */
2375
2376 /* TxDL common private size == TxDL private + driver private */
2377 fifo->priv_size =
2378 sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
2379 fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
2380 VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
2381
2382 fifo->per_txdl_space = attr->per_txdl_space;
2383
2384 /* recompute txdl size to be cacheline aligned */
2385 fifo->txdl_size = txdl_size;
2386 fifo->txdl_per_memblock = txdl_per_memblock;
2387
2388 fifo->txdl_term = attr->txdl_term;
2389 fifo->callback = attr->callback;
2390
2391 if (fifo->txdl_per_memblock == 0) {
2392 __vxge_hw_fifo_delete(vp);
2393 status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
2394 goto exit;
2395 }
2396
2397 fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
2398
2399 fifo->mempool =
2400 __vxge_hw_mempool_create(vpath->hldev,
2401 fifo->config->memblock_size,
2402 fifo->txdl_size,
2403 fifo->priv_size,
2404 (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
2405 (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
2406 &fifo_mp_callback,
2407 fifo);
2408
2409 if (fifo->mempool == NULL) {
2410 __vxge_hw_fifo_delete(vp);
2411 status = VXGE_HW_ERR_OUT_OF_MEMORY;
2412 goto exit;
2413 }
2414
2415 status = __vxge_hw_channel_initialize(&fifo->channel);
2416 if (status != VXGE_HW_OK) {
2417 __vxge_hw_fifo_delete(vp);
2418 goto exit;
2419 }
2420
2421 vxge_assert(fifo->channel.reserve_ptr);
2422exit:
2423 return status;
2424}
2425
2426/*
2427 * __vxge_hw_fifo_abort - Returns the TxD
2428 * This function terminates the TxDs of fifo
2429 */
2430enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
2431{
2432 void *txdlh;
2433
2434 for (;;) {
2435 vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
2436
2437 if (txdlh == NULL)
2438 break;
2439
2440 vxge_hw_channel_dtr_complete(&fifo->channel);
2441
2442 if (fifo->txdl_term) {
2443 fifo->txdl_term(txdlh,
2444 VXGE_HW_TXDL_STATE_POSTED,
2445 fifo->channel.userdata);
2446 }
2447
2448 vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
2449 }
2450
2451 return VXGE_HW_OK;
2452}
2453
2454/*
2455 * __vxge_hw_fifo_reset - Resets the fifo
2456 * This function resets the fifo during vpath reset operation
2457 */
2458enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
2459{
2460 enum vxge_hw_status status = VXGE_HW_OK;
2461
2462 __vxge_hw_fifo_abort(fifo);
2463 status = __vxge_hw_channel_reset(&fifo->channel);
2464
2465 return status;
2466}
2467
2468/*
2469 * __vxge_hw_fifo_delete - Removes the FIFO
2470 * This function freeup the memory pool and removes the FIFO
2471 */
2472enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
2473{
2474 struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
2475
2476 __vxge_hw_fifo_abort(fifo);
2477
2478 if (fifo->mempool)
2479 __vxge_hw_mempool_destroy(fifo->mempool);
2480
2481 vp->vpath->fifoh = NULL;
2482
2483 __vxge_hw_channel_free(&fifo->channel);
2484
2485 return VXGE_HW_OK;
2486}
2487
2488/*
2489 * __vxge_hw_vpath_pci_read - Read the content of given address
2490 * in pci config space.
2491 * Read from the vpath pci config space.
2492 */
2493enum vxge_hw_status
2494__vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
2495 u32 phy_func_0, u32 offset, u32 *val)
2496{
2497 u64 val64;
2498 enum vxge_hw_status status = VXGE_HW_OK;
2499 struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
2500
2501 val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
2502
2503 if (phy_func_0)
2504 val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
2505
2506 writeq(val64, &vp_reg->pci_config_access_cfg1);
2507 wmb();
2508 writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
2509 &vp_reg->pci_config_access_cfg2);
2510 wmb();
2511
2512 status = __vxge_hw_device_register_poll(
2513 &vp_reg->pci_config_access_cfg2,
2514 VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
2515
2516 if (status != VXGE_HW_OK)
2517 goto exit;
2518
2519 val64 = readq(&vp_reg->pci_config_access_status);
2520
2521 if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
2522 status = VXGE_HW_FAIL;
2523 *val = 0;
2524 } else
2525 *val = (u32)vxge_bVALn(val64, 32, 32);
2526exit:
2527 return status;
2528}
2529
2530/*
2531 * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
2532 * Returns the function number of the vpath.
2533 */
2534u32
2535__vxge_hw_vpath_func_id_get(u32 vp_id,
2536 struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
2537{
2538 u64 val64;
2539
2540 val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
2541
2542 return
2543 (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
2544}
2545
2546/*
2547 * __vxge_hw_read_rts_ds - Program RTS steering critieria
2548 */
2549static inline void
2550__vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
2551 u64 dta_struct_sel)
2552{
2553 writeq(0, &vpath_reg->rts_access_steer_ctrl);
2554 wmb();
2555 writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
2556 writeq(0, &vpath_reg->rts_access_steer_data1);
2557 wmb();
2558 return;
2559}
2560
2561
2562/*
2563 * __vxge_hw_vpath_card_info_get - Get the serial numbers,
2564 * part number and product description.
2565 */
2566enum vxge_hw_status
2567__vxge_hw_vpath_card_info_get(
2568 u32 vp_id,
2569 struct vxge_hw_vpath_reg __iomem *vpath_reg,
2570 struct vxge_hw_device_hw_info *hw_info)
2571{
2572 u32 i, j;
2573 u64 val64;
2574 u64 data1 = 0ULL;
2575 u64 data2 = 0ULL;
2576 enum vxge_hw_status status = VXGE_HW_OK;
2577 u8 *serial_number = hw_info->serial_number;
2578 u8 *part_number = hw_info->part_number;
2579 u8 *product_desc = hw_info->product_desc;
2580
2581 __vxge_hw_read_rts_ds(vpath_reg,
2582 VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
2583
2584 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
2585 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
2586 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
2587 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
2588 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
2589 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
2590
2591 status = __vxge_hw_pio_mem_write64(val64,
2592 &vpath_reg->rts_access_steer_ctrl,
2593 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
2594 VXGE_HW_DEF_DEVICE_POLL_MILLIS);
2595
2596 if (status != VXGE_HW_OK)
2597 return status;
2598
2599 val64 = readq(&vpath_reg->rts_access_steer_ctrl);
2600
2601 if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
2602 data1 = readq(&vpath_reg->rts_access_steer_data0);
2603 ((u64 *)serial_number)[0] = be64_to_cpu(data1);
2604
2605 data2 = readq(&vpath_reg->rts_access_steer_data1);
2606 ((u64 *)serial_number)[1] = be64_to_cpu(data2);
2607 status = VXGE_HW_OK;
2608 } else
2609 *serial_number = 0;
2610
2611 __vxge_hw_read_rts_ds(vpath_reg,
2612 VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
2613
2614 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
2615 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
2616 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
2617 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
2618 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
2619 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
2620
2621 status = __vxge_hw_pio_mem_write64(val64,
2622 &vpath_reg->rts_access_steer_ctrl,
2623 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
2624 VXGE_HW_DEF_DEVICE_POLL_MILLIS);
2625
2626 if (status != VXGE_HW_OK)
2627 return status;
2628
2629 val64 = readq(&vpath_reg->rts_access_steer_ctrl);
2630
2631 if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
2632
2633 data1 = readq(&vpath_reg->rts_access_steer_data0);
2634 ((u64 *)part_number)[0] = be64_to_cpu(data1);
2635
2636 data2 = readq(&vpath_reg->rts_access_steer_data1);
2637 ((u64 *)part_number)[1] = be64_to_cpu(data2);
2638
2639 status = VXGE_HW_OK;
2640
2641 } else
2642 *part_number = 0;
2643
2644 j = 0;
2645
2646 for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
2647 i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
2648
2649 __vxge_hw_read_rts_ds(vpath_reg, i);
2650
2651 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
2652 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
2653 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
2654 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
2655 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
2656 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
2657
2658 status = __vxge_hw_pio_mem_write64(val64,
2659 &vpath_reg->rts_access_steer_ctrl,
2660 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
2661 VXGE_HW_DEF_DEVICE_POLL_MILLIS);
2662
2663 if (status != VXGE_HW_OK)
2664 return status;
2665
2666 val64 = readq(&vpath_reg->rts_access_steer_ctrl);
2667
2668 if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
2669
2670 data1 = readq(&vpath_reg->rts_access_steer_data0);
2671 ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
2672
2673 data2 = readq(&vpath_reg->rts_access_steer_data1);
2674 ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
2675
2676 status = VXGE_HW_OK;
2677 } else
2678 *product_desc = 0;
2679 }
2680
2681 return status;
2682}
2683
2684/*
2685 * __vxge_hw_vpath_fw_ver_get - Get the fw version
2686 * Returns FW Version
2687 */
2688enum vxge_hw_status
2689__vxge_hw_vpath_fw_ver_get(
2690 u32 vp_id,
2691 struct vxge_hw_vpath_reg __iomem *vpath_reg,
2692 struct vxge_hw_device_hw_info *hw_info)
2693{
2694 u64 val64;
2695 u64 data1 = 0ULL;
2696 u64 data2 = 0ULL;
2697 struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
2698 struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
2699 struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
2700 struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
2701 enum vxge_hw_status status = VXGE_HW_OK;
2702
2703 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
2704 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
2705 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
2706 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
2707 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
2708 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
2709
2710 status = __vxge_hw_pio_mem_write64(val64,
2711 &vpath_reg->rts_access_steer_ctrl,
2712 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
2713 VXGE_HW_DEF_DEVICE_POLL_MILLIS);
2714
2715 if (status != VXGE_HW_OK)
2716 goto exit;
2717
2718 val64 = readq(&vpath_reg->rts_access_steer_ctrl);
2719
2720 if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
2721
2722 data1 = readq(&vpath_reg->rts_access_steer_data0);
2723 data2 = readq(&vpath_reg->rts_access_steer_data1);
2724
2725 fw_date->day =
2726 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
2727 data1);
2728 fw_date->month =
2729 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
2730 data1);
2731 fw_date->year =
2732 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
2733 data1);
2734
2735 snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
2736 fw_date->month, fw_date->day, fw_date->year);
2737
2738 fw_version->major =
2739 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
2740 fw_version->minor =
2741 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
2742 fw_version->build =
2743 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
2744
2745 snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
2746 fw_version->major, fw_version->minor, fw_version->build);
2747
2748 flash_date->day =
2749 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
2750 flash_date->month =
2751 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
2752 flash_date->year =
2753 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
2754
2755 snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
2756 "%2.2d/%2.2d/%4.4d",
2757 flash_date->month, flash_date->day, flash_date->year);
2758
2759 flash_version->major =
2760 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
2761 flash_version->minor =
2762 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
2763 flash_version->build =
2764 (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
2765
2766 snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
2767 flash_version->major, flash_version->minor,
2768 flash_version->build);
2769
2770 status = VXGE_HW_OK;
2771
2772 } else
2773 status = VXGE_HW_FAIL;
2774exit:
2775 return status;
2776}
2777
2778/*
2779 * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
2780 * Returns pci function mode
2781 */
2782u64
2783__vxge_hw_vpath_pci_func_mode_get(
2784 u32 vp_id,
2785 struct vxge_hw_vpath_reg __iomem *vpath_reg)
2786{
2787 u64 val64;
2788 u64 data1 = 0ULL;
2789 enum vxge_hw_status status = VXGE_HW_OK;
2790
2791 __vxge_hw_read_rts_ds(vpath_reg,
2792 VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
2793
2794 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
2795 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
2796 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
2797 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
2798 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
2799 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
2800
2801 status = __vxge_hw_pio_mem_write64(val64,
2802 &vpath_reg->rts_access_steer_ctrl,
2803 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
2804 VXGE_HW_DEF_DEVICE_POLL_MILLIS);
2805
2806 if (status != VXGE_HW_OK)
2807 goto exit;
2808
2809 val64 = readq(&vpath_reg->rts_access_steer_ctrl);
2810
2811 if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
2812 data1 = readq(&vpath_reg->rts_access_steer_data0);
2813 status = VXGE_HW_OK;
2814 } else {
2815 data1 = 0;
2816 status = VXGE_HW_FAIL;
2817 }
2818exit:
2819 return data1;
2820}
2821
2822/**
2823 * vxge_hw_device_flick_link_led - Flick (blink) link LED.
2824 * @hldev: HW device.
2825 * @on_off: TRUE if flickering to be on, FALSE to be off
2826 *
2827 * Flicker the link LED.
2828 */
2829enum vxge_hw_status
2830vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
2831 u64 on_off)
2832{
2833 u64 val64;
2834 enum vxge_hw_status status = VXGE_HW_OK;
2835 struct vxge_hw_vpath_reg __iomem *vp_reg;
2836
2837 if (hldev == NULL) {
2838 status = VXGE_HW_ERR_INVALID_DEVICE;
2839 goto exit;
2840 }
2841
2842 vp_reg = hldev->vpath_reg[hldev->first_vp_id];
2843
2844 writeq(0, &vp_reg->rts_access_steer_ctrl);
2845 wmb();
2846 writeq(on_off, &vp_reg->rts_access_steer_data0);
2847 writeq(0, &vp_reg->rts_access_steer_data1);
2848 wmb();
2849
2850 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
2851 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
2852 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
2853 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
2854 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
2855 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
2856
2857 status = __vxge_hw_pio_mem_write64(val64,
2858 &vp_reg->rts_access_steer_ctrl,
2859 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
2860 VXGE_HW_DEF_DEVICE_POLL_MILLIS);
2861exit:
2862 return status;
2863}
2864
2865/*
2866 * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
2867 */
2868enum vxge_hw_status
2869__vxge_hw_vpath_rts_table_get(
2870 struct __vxge_hw_vpath_handle *vp,
2871 u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
2872{
2873 u64 val64;
2874 struct __vxge_hw_virtualpath *vpath;
2875 struct vxge_hw_vpath_reg __iomem *vp_reg;
2876
2877 enum vxge_hw_status status = VXGE_HW_OK;
2878
2879 if (vp == NULL) {
2880 status = VXGE_HW_ERR_INVALID_HANDLE;
2881 goto exit;
2882 }
2883
2884 vpath = vp->vpath;
2885 vp_reg = vpath->vp_reg;
2886
2887 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
2888 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
2889 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
2890 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
2891
2892 if ((rts_table ==
2893 VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
2894 (rts_table ==
2895 VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
2896 (rts_table ==
2897 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
2898 (rts_table ==
2899 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
2900 val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
2901 }
2902
2903 status = __vxge_hw_pio_mem_write64(val64,
2904 &vp_reg->rts_access_steer_ctrl,
2905 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
2906 vpath->hldev->config.device_poll_millis);
2907
2908 if (status != VXGE_HW_OK)
2909 goto exit;
2910
2911 val64 = readq(&vp_reg->rts_access_steer_ctrl);
2912
2913 if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
2914
2915 *data1 = readq(&vp_reg->rts_access_steer_data0);
2916
2917 if ((rts_table ==
2918 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
2919 (rts_table ==
2920 VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
2921 *data2 = readq(&vp_reg->rts_access_steer_data1);
2922 }
2923 status = VXGE_HW_OK;
2924 } else
2925 status = VXGE_HW_FAIL;
2926exit:
2927 return status;
2928}
2929
2930/*
2931 * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
2932 */
2933enum vxge_hw_status
2934__vxge_hw_vpath_rts_table_set(
2935 struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
2936 u32 offset, u64 data1, u64 data2)
2937{
2938 u64 val64;
2939 struct __vxge_hw_virtualpath *vpath;
2940 enum vxge_hw_status status = VXGE_HW_OK;
2941 struct vxge_hw_vpath_reg __iomem *vp_reg;
2942
2943 if (vp == NULL) {
2944 status = VXGE_HW_ERR_INVALID_HANDLE;
2945 goto exit;
2946 }
2947
2948 vpath = vp->vpath;
2949 vp_reg = vpath->vp_reg;
2950
2951 writeq(data1, &vp_reg->rts_access_steer_data0);
2952 wmb();
2953
2954 if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
2955 (rts_table ==
2956 VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
2957 writeq(data2, &vp_reg->rts_access_steer_data1);
2958 wmb();
2959 }
2960
2961 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
2962 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
2963 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
2964 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
2965
2966 status = __vxge_hw_pio_mem_write64(val64,
2967 &vp_reg->rts_access_steer_ctrl,
2968 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
2969 vpath->hldev->config.device_poll_millis);
2970
2971 if (status != VXGE_HW_OK)
2972 goto exit;
2973
2974 val64 = readq(&vp_reg->rts_access_steer_ctrl);
2975
2976 if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
2977 status = VXGE_HW_OK;
2978 else
2979 status = VXGE_HW_FAIL;
2980exit:
2981 return status;
2982}
2983
2984/*
2985 * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
2986 * from MAC address table.
2987 */
2988enum vxge_hw_status
2989__vxge_hw_vpath_addr_get(
2990 u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
2991 u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
2992{
2993 u32 i;
2994 u64 val64;
2995 u64 data1 = 0ULL;
2996 u64 data2 = 0ULL;
2997 enum vxge_hw_status status = VXGE_HW_OK;
2998
2999 val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
3000 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
3001 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
3002 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
3003 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
3004 VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
3005
3006 status = __vxge_hw_pio_mem_write64(val64,
3007 &vpath_reg->rts_access_steer_ctrl,
3008 VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
3009 VXGE_HW_DEF_DEVICE_POLL_MILLIS);
3010
3011 if (status != VXGE_HW_OK)
3012 goto exit;
3013
3014 val64 = readq(&vpath_reg->rts_access_steer_ctrl);
3015
3016 if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
3017
3018 data1 = readq(&vpath_reg->rts_access_steer_data0);
3019 data2 = readq(&vpath_reg->rts_access_steer_data1);
3020
3021 data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
3022 data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
3023 data2);
3024
3025 for (i = ETH_ALEN; i > 0; i--) {
3026 macaddr[i-1] = (u8)(data1 & 0xFF);
3027 data1 >>= 8;
3028
3029 macaddr_mask[i-1] = (u8)(data2 & 0xFF);
3030 data2 >>= 8;
3031 }
3032 status = VXGE_HW_OK;
3033 } else
3034 status = VXGE_HW_FAIL;
3035exit:
3036 return status;
3037}
3038
3039/*
3040 * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
3041 */
3042enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
3043 struct __vxge_hw_vpath_handle *vp,
3044 enum vxge_hw_rth_algoritms algorithm,
3045 struct vxge_hw_rth_hash_types *hash_type,
3046 u16 bucket_size)
3047{
3048 u64 data0, data1;
3049 enum vxge_hw_status status = VXGE_HW_OK;
3050
3051 if (vp == NULL) {
3052 status = VXGE_HW_ERR_INVALID_HANDLE;
3053 goto exit;
3054 }
3055
3056 status = __vxge_hw_vpath_rts_table_get(vp,
3057 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
3058 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
3059 0, &data0, &data1);
3060
3061 data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
3062 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
3063
3064 data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
3065 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
3066 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
3067
3068 if (hash_type->hash_type_tcpipv4_en)
3069 data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
3070
3071 if (hash_type->hash_type_ipv4_en)
3072 data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
3073
3074 if (hash_type->hash_type_tcpipv6_en)
3075 data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
3076
3077 if (hash_type->hash_type_ipv6_en)
3078 data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
3079
3080 if (hash_type->hash_type_tcpipv6ex_en)
3081 data0 |=
3082 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
3083
3084 if (hash_type->hash_type_ipv6ex_en)
3085 data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
3086
3087 if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
3088 data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
3089 else
3090 data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
3091
3092 status = __vxge_hw_vpath_rts_table_set(vp,
3093 VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
3094 VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
3095 0, data0, 0);
3096exit:
3097 return status;
3098}
3099
3100static void
3101vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
3102 u16 flag, u8 *itable)
3103{
3104 switch (flag) {
3105 case 1:
3106 *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
3107 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
3108 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
3109 itable[j]);
3110 case 2:
3111 *data0 |=
3112 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
3113 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
3114 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
3115 itable[j]);
3116 case 3:
3117 *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
3118 VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
3119 VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
3120 itable[j]);
3121 case 4:
3122 *data1 |=
3123 VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
3124 VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
3125 VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
3126 itable[j]);
3127 default:
3128 return;
3129 }
3130}
3131/*
3132 * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
3133 */
3134enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
3135 struct __vxge_hw_vpath_handle **vpath_handles,
3136 u32 vpath_count,
3137 u8 *mtable,
3138 u8 *itable,
3139 u32 itable_size)
3140{
3141 u32 i, j, action, rts_table;
3142 u64 data0;
3143 u64 data1;
3144 u32 max_entries;
3145 enum vxge_hw_status status = VXGE_HW_OK;
3146 struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
3147
3148 if (vp == NULL) {
3149 status = VXGE_HW_ERR_INVALID_HANDLE;
3150 goto exit;
3151 }
3152
3153 max_entries = (((u32)1) << itable_size);
3154
3155 if (vp->vpath->hldev->config.rth_it_type
3156 == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
3157 action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
3158 rts_table =
3159 VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
3160
3161 for (j = 0; j < max_entries; j++) {
3162
3163 data1 = 0;
3164
3165 data0 =
3166 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
3167 itable[j]);
3168
3169 status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
3170 action, rts_table, j, data0, data1);
3171
3172 if (status != VXGE_HW_OK)
3173 goto exit;
3174 }
3175
3176 for (j = 0; j < max_entries; j++) {
3177
3178 data1 = 0;
3179
3180 data0 =
3181 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
3182 VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
3183 itable[j]);
3184
3185 status = __vxge_hw_vpath_rts_table_set(
3186 vpath_handles[mtable[itable[j]]], action,
3187 rts_table, j, data0, data1);
3188
3189 if (status != VXGE_HW_OK)
3190 goto exit;
3191 }
3192 } else {
3193 action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
3194 rts_table =
3195 VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
3196 for (i = 0; i < vpath_count; i++) {
3197
3198 for (j = 0; j < max_entries;) {
3199
3200 data0 = 0;
3201 data1 = 0;
3202
3203 while (j < max_entries) {
3204 if (mtable[itable[j]] != i) {
3205 j++;
3206 continue;
3207 }
3208 vxge_hw_rts_rth_data0_data1_get(j,
3209 &data0, &data1, 1, itable);
3210 j++;
3211 break;
3212 }
3213
3214 while (j < max_entries) {
3215 if (mtable[itable[j]] != i) {
3216 j++;
3217 continue;
3218 }
3219 vxge_hw_rts_rth_data0_data1_get(j,
3220 &data0, &data1, 2, itable);
3221 j++;
3222 break;
3223 }
3224
3225 while (j < max_entries) {
3226 if (mtable[itable[j]] != i) {
3227 j++;
3228 continue;
3229 }
3230 vxge_hw_rts_rth_data0_data1_get(j,
3231 &data0, &data1, 3, itable);
3232 j++;
3233 break;
3234 }
3235
3236 while (j < max_entries) {
3237 if (mtable[itable[j]] != i) {
3238 j++;
3239 continue;
3240 }
3241 vxge_hw_rts_rth_data0_data1_get(j,
3242 &data0, &data1, 4, itable);
3243 j++;
3244 break;
3245 }
3246
3247 if (data0 != 0) {
3248 status = __vxge_hw_vpath_rts_table_set(
3249 vpath_handles[i],
3250 action, rts_table,
3251 0, data0, data1);
3252
3253 if (status != VXGE_HW_OK)
3254 goto exit;
3255 }
3256 }
3257 }
3258 }
3259exit:
3260 return status;
3261}
3262
3263/**
3264 * vxge_hw_vpath_check_leak - Check for memory leak
3265 * @ringh: Handle to the ring object used for receive
3266 *
3267 * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
3268 * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
3269 * Returns: VXGE_HW_FAIL, if leak has occurred.
3270 *
3271 */
3272enum vxge_hw_status
3273vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
3274{
3275 enum vxge_hw_status status = VXGE_HW_OK;
3276 u64 rxd_new_count, rxd_spat;
3277
3278 if (ring == NULL)
3279 return status;
3280
3281 rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
3282 rxd_spat = readq(&ring->vp_reg->prc_cfg6);
3283 rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
3284
3285 if (rxd_new_count >= rxd_spat)
3286 status = VXGE_HW_FAIL;
3287
3288 return status;
3289}
3290
3291/*
3292 * __vxge_hw_vpath_mgmt_read
3293 * This routine reads the vpath_mgmt registers
3294 */
3295static enum vxge_hw_status
3296__vxge_hw_vpath_mgmt_read(
3297 struct __vxge_hw_device *hldev,
3298 struct __vxge_hw_virtualpath *vpath)
3299{
3300 u32 i, mtu = 0, max_pyld = 0;
3301 u64 val64;
3302 enum vxge_hw_status status = VXGE_HW_OK;
3303
3304 for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
3305
3306 val64 = readq(&vpath->vpmgmt_reg->
3307 rxmac_cfg0_port_vpmgmt_clone[i]);
3308 max_pyld =
3309 (u32)
3310 VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
3311 (val64);
3312 if (mtu < max_pyld)
3313 mtu = max_pyld;
3314 }
3315
3316 vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
3317
3318 val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
3319
3320 for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
3321 if (val64 & vxge_mBIT(i))
3322 vpath->vsport_number = i;
3323 }
3324
3325 val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
3326
3327 if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
3328 VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
3329 else
3330 VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
3331
3332 return status;
3333}
3334
3335/*
3336 * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
3337 * This routine checks the vpath_rst_in_prog register to see if
3338 * adapter completed the reset process for the vpath
3339 */
3340enum vxge_hw_status
3341__vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
3342{
3343 enum vxge_hw_status status;
3344
3345 status = __vxge_hw_device_register_poll(
3346 &vpath->hldev->common_reg->vpath_rst_in_prog,
3347 VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
3348 1 << (16 - vpath->vp_id)),
3349 vpath->hldev->config.device_poll_millis);
3350
3351 return status;
3352}
3353
3354/*
3355 * __vxge_hw_vpath_reset
3356 * This routine resets the vpath on the device
3357 */
3358enum vxge_hw_status
3359__vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
3360{
3361 u64 val64;
3362 enum vxge_hw_status status = VXGE_HW_OK;
3363
3364 val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
3365
3366 __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
3367 &hldev->common_reg->cmn_rsthdlr_cfg0);
3368
3369 return status;
3370}
3371
3372/*
3373 * __vxge_hw_vpath_sw_reset
3374 * This routine resets the vpath structures
3375 */
3376enum vxge_hw_status
3377__vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
3378{
3379 enum vxge_hw_status status = VXGE_HW_OK;
3380 struct __vxge_hw_virtualpath *vpath;
3381
3382 vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
3383
3384 if (vpath->ringh) {
3385 status = __vxge_hw_ring_reset(vpath->ringh);
3386 if (status != VXGE_HW_OK)
3387 goto exit;
3388 }
3389
3390 if (vpath->fifoh)
3391 status = __vxge_hw_fifo_reset(vpath->fifoh);
3392exit:
3393 return status;
3394}
3395
3396/*
3397 * __vxge_hw_vpath_prc_configure
3398 * This routine configures the prc registers of virtual path using the config
3399 * passed
3400 */
3401void
3402__vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
3403{
3404 u64 val64;
3405 struct __vxge_hw_virtualpath *vpath;
3406 struct vxge_hw_vp_config *vp_config;
3407 struct vxge_hw_vpath_reg __iomem *vp_reg;
3408
3409 vpath = &hldev->virtual_paths[vp_id];
3410 vp_reg = vpath->vp_reg;
3411 vp_config = vpath->vp_config;
3412
3413 if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
3414 return;
3415
3416 val64 = readq(&vp_reg->prc_cfg1);
3417 val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
3418 writeq(val64, &vp_reg->prc_cfg1);
3419
3420 val64 = readq(&vpath->vp_reg->prc_cfg6);
3421 val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
3422 writeq(val64, &vpath->vp_reg->prc_cfg6);
3423
3424 val64 = readq(&vp_reg->prc_cfg7);
3425
3426 if (vpath->vp_config->ring.scatter_mode !=
3427 VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
3428
3429 val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
3430
3431 switch (vpath->vp_config->ring.scatter_mode) {
3432 case VXGE_HW_RING_SCATTER_MODE_A:
3433 val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
3434 VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
3435 break;
3436 case VXGE_HW_RING_SCATTER_MODE_B:
3437 val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
3438 VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
3439 break;
3440 case VXGE_HW_RING_SCATTER_MODE_C:
3441 val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
3442 VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
3443 break;
3444 }
3445 }
3446
3447 writeq(val64, &vp_reg->prc_cfg7);
3448
3449 writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
3450 __vxge_hw_ring_first_block_address_get(
3451 vpath->ringh) >> 3), &vp_reg->prc_cfg5);
3452
3453 val64 = readq(&vp_reg->prc_cfg4);
3454 val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
3455 val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
3456
3457 val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
3458 VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
3459
3460 if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
3461 val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
3462 else
3463 val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
3464
3465 writeq(val64, &vp_reg->prc_cfg4);
3466 return;
3467}
3468
3469/*
3470 * __vxge_hw_vpath_kdfc_configure
3471 * This routine configures the kdfc registers of virtual path using the
3472 * config passed
3473 */
3474enum vxge_hw_status
3475__vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
3476{
3477 u64 val64;
3478 u64 vpath_stride;
3479 enum vxge_hw_status status = VXGE_HW_OK;
3480 struct __vxge_hw_virtualpath *vpath;
3481 struct vxge_hw_vpath_reg __iomem *vp_reg;
3482
3483 vpath = &hldev->virtual_paths[vp_id];
3484 vp_reg = vpath->vp_reg;
3485 status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
3486
3487 if (status != VXGE_HW_OK)
3488 goto exit;
3489
3490 val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
3491
3492 vpath->max_kdfc_db =
3493 (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
3494 val64+1)/2;
3495
3496 if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
3497
3498 vpath->max_nofl_db = vpath->max_kdfc_db;
3499
3500 if (vpath->max_nofl_db <
3501 ((vpath->vp_config->fifo.memblock_size /
3502 (vpath->vp_config->fifo.max_frags *
3503 sizeof(struct vxge_hw_fifo_txd))) *
3504 vpath->vp_config->fifo.fifo_blocks)) {
3505
3506 return VXGE_HW_BADCFG_FIFO_BLOCKS;
3507 }
3508 val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
3509 (vpath->max_nofl_db*2)-1);
3510 }
3511
3512 writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
3513
3514 writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
3515 &vp_reg->kdfc_fifo_trpl_ctrl);
3516
3517 val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
3518
3519 val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
3520 VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
3521
3522 val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
3523 VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
3524#ifndef __BIG_ENDIAN
3525 VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
3526#endif
3527 VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
3528
3529 writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
3530 writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
3531 wmb();
3532 vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
3533
3534 vpath->nofl_db =
3535 (struct __vxge_hw_non_offload_db_wrapper __iomem *)
3536 (hldev->kdfc + (vp_id *
3537 VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
3538 vpath_stride)));
3539exit:
3540 return status;
3541}
3542
3543/*
3544 * __vxge_hw_vpath_mac_configure
3545 * This routine configures the mac of virtual path using the config passed
3546 */
3547enum vxge_hw_status
3548__vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
3549{
3550 u64 val64;
3551 enum vxge_hw_status status = VXGE_HW_OK;
3552 struct __vxge_hw_virtualpath *vpath;
3553 struct vxge_hw_vp_config *vp_config;
3554 struct vxge_hw_vpath_reg __iomem *vp_reg;
3555
3556 vpath = &hldev->virtual_paths[vp_id];
3557 vp_reg = vpath->vp_reg;
3558 vp_config = vpath->vp_config;
3559
3560 writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
3561 vpath->vsport_number), &vp_reg->xmac_vsport_choice);
3562
3563 if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
3564
3565 val64 = readq(&vp_reg->xmac_rpa_vcfg);
3566
3567 if (vp_config->rpa_strip_vlan_tag !=
3568 VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
3569 if (vp_config->rpa_strip_vlan_tag)
3570 val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
3571 else
3572 val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
3573 }
3574
3575 writeq(val64, &vp_reg->xmac_rpa_vcfg);
3576 val64 = readq(&vp_reg->rxmac_vcfg0);
3577
3578 if (vp_config->mtu !=
3579 VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
3580 val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
3581 if ((vp_config->mtu +
3582 VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
3583 val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
3584 vp_config->mtu +
3585 VXGE_HW_MAC_HEADER_MAX_SIZE);
3586 else
3587 val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
3588 vpath->max_mtu);
3589 }
3590
3591 writeq(val64, &vp_reg->rxmac_vcfg0);
3592
3593 val64 = readq(&vp_reg->rxmac_vcfg1);
3594
3595 val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
3596 VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
3597
3598 if (hldev->config.rth_it_type ==
3599 VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
3600 val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
3601 0x2) |
3602 VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
3603 }
3604
3605 writeq(val64, &vp_reg->rxmac_vcfg1);
3606 }
3607 return status;
3608}
3609
3610/*
3611 * __vxge_hw_vpath_tim_configure
3612 * This routine configures the tim registers of virtual path using the config
3613 * passed
3614 */
3615enum vxge_hw_status
3616__vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
3617{
3618 u64 val64;
3619 enum vxge_hw_status status = VXGE_HW_OK;
3620 struct __vxge_hw_virtualpath *vpath;
3621 struct vxge_hw_vpath_reg __iomem *vp_reg;
3622 struct vxge_hw_vp_config *config;
3623
3624 vpath = &hldev->virtual_paths[vp_id];
3625 vp_reg = vpath->vp_reg;
3626 config = vpath->vp_config;
3627
3628 writeq((u64)0, &vp_reg->tim_dest_addr);
3629 writeq((u64)0, &vp_reg->tim_vpath_map);
3630 writeq((u64)0, &vp_reg->tim_bitmap);
3631 writeq((u64)0, &vp_reg->tim_remap);
3632
3633 if (config->ring.enable == VXGE_HW_RING_ENABLE)
3634 writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
3635 (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
3636 VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
3637
3638 val64 = readq(&vp_reg->tim_pci_cfg);
3639 val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
3640 writeq(val64, &vp_reg->tim_pci_cfg);
3641
3642 if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
3643
3644 val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
3645
3646 if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
3647 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
3648 0x3ffffff);
3649 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
3650 config->tti.btimer_val);
3651 }
3652
3653 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
3654
3655 if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
3656 if (config->tti.timer_ac_en)
3657 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
3658 else
3659 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
3660 }
3661
3662 if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
3663 if (config->tti.timer_ci_en)
3664 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
3665 else
3666 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
3667 }
3668
3669 if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
3670 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
3671 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
3672 config->tti.urange_a);
3673 }
3674
3675 if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
3676 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
3677 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
3678 config->tti.urange_b);
3679 }
3680
3681 if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
3682 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
3683 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
3684 config->tti.urange_c);
3685 }
3686
3687 writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
3688 val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
3689
3690 if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
3691 val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
3692 val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
3693 config->tti.uec_a);
3694 }
3695
3696 if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
3697 val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
3698 val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
3699 config->tti.uec_b);
3700 }
3701
3702 if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
3703 val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
3704 val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
3705 config->tti.uec_c);
3706 }
3707
3708 if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
3709 val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
3710 val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
3711 config->tti.uec_d);
3712 }
3713
3714 writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
3715 val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
3716
3717 if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
3718 if (config->tti.timer_ri_en)
3719 val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
3720 else
3721 val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
3722 }
3723
3724 if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
3725 val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
3726 0x3ffffff);
3727 val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
3728 config->tti.rtimer_val);
3729 }
3730
3731 if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
3732 val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
3733 val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
3734 config->tti.util_sel);
3735 }
3736
3737 if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
3738 val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
3739 0x3ffffff);
3740 val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
3741 config->tti.ltimer_val);
3742 }
3743
3744 writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
3745 }
3746
3747 if (config->ring.enable == VXGE_HW_RING_ENABLE) {
3748
3749 val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
3750
3751 if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
3752 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
3753 0x3ffffff);
3754 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
3755 config->rti.btimer_val);
3756 }
3757
3758 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
3759
3760 if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
3761 if (config->rti.timer_ac_en)
3762 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
3763 else
3764 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
3765 }
3766
3767 if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
3768 if (config->rti.timer_ci_en)
3769 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
3770 else
3771 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
3772 }
3773
3774 if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
3775 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
3776 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
3777 config->rti.urange_a);
3778 }
3779
3780 if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
3781 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
3782 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
3783 config->rti.urange_b);
3784 }
3785
3786 if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
3787 val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
3788 val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
3789 config->rti.urange_c);
3790 }
3791
3792 writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
3793 val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
3794
3795 if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
3796 val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
3797 val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
3798 config->rti.uec_a);
3799 }
3800
3801 if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
3802 val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
3803 val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
3804 config->rti.uec_b);
3805 }
3806
3807 if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
3808 val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
3809 val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
3810 config->rti.uec_c);
3811 }
3812
3813 if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
3814 val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
3815 val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
3816 config->rti.uec_d);
3817 }
3818
3819 writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
3820 val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
3821
3822 if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
3823 if (config->rti.timer_ri_en)
3824 val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
3825 else
3826 val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
3827 }
3828
3829 if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
3830 val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
3831 0x3ffffff);
3832 val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
3833 config->rti.rtimer_val);
3834 }
3835
3836 if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
3837 val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
3838 val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
3839 config->rti.util_sel);
3840 }
3841
3842 if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
3843 val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
3844 0x3ffffff);
3845 val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
3846 config->rti.ltimer_val);
3847 }
3848
3849 writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
3850 }
3851
3852 val64 = 0;
3853 writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
3854 writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
3855 writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
3856 writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
3857 writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
3858 writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
3859
3860 return status;
3861}
3862
3863/*
3864 * __vxge_hw_vpath_initialize
3865 * This routine is the final phase of init which initializes the
3866 * registers of the vpath using the configuration passed.
3867 */
3868enum vxge_hw_status
3869__vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
3870{
3871 u64 val64;
3872 u32 val32;
3873 enum vxge_hw_status status = VXGE_HW_OK;
3874 struct __vxge_hw_virtualpath *vpath;
3875 struct vxge_hw_vpath_reg __iomem *vp_reg;
3876
3877 vpath = &hldev->virtual_paths[vp_id];
3878
3879 if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
3880 status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
3881 goto exit;
3882 }
3883 vp_reg = vpath->vp_reg;
3884
3885 status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
3886
3887 if (status != VXGE_HW_OK)
3888 goto exit;
3889
3890 status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
3891
3892 if (status != VXGE_HW_OK)
3893 goto exit;
3894
3895 status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
3896
3897 if (status != VXGE_HW_OK)
3898 goto exit;
3899
3900 status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
3901
3902 if (status != VXGE_HW_OK)
3903 goto exit;
3904
Ramkrishna Vepa40a3a912009-04-01 18:14:40 +00003905 val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
3906
3907 /* Get MRRS value from device control */
3908 status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
3909
3910 if (status == VXGE_HW_OK) {
3911 val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
3912 val64 &=
3913 ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
3914 val64 |=
3915 VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
3916
3917 val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
3918 }
3919
3920 val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
3921 val64 |=
3922 VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
3923 VXGE_HW_MAX_PAYLOAD_SIZE_512);
3924
3925 val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
3926 writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
3927
3928exit:
3929 return status;
3930}
3931
3932/*
3933 * __vxge_hw_vp_initialize - Initialize Virtual Path structure
3934 * This routine is the initial phase of init which resets the vpath and
3935 * initializes the software support structures.
3936 */
3937enum vxge_hw_status
3938__vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
3939 struct vxge_hw_vp_config *config)
3940{
3941 struct __vxge_hw_virtualpath *vpath;
3942 enum vxge_hw_status status = VXGE_HW_OK;
3943
3944 if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
3945 status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
3946 goto exit;
3947 }
3948
3949 vpath = &hldev->virtual_paths[vp_id];
3950
3951 vpath->vp_id = vp_id;
3952 vpath->vp_open = VXGE_HW_VP_OPEN;
3953 vpath->hldev = hldev;
3954 vpath->vp_config = config;
3955 vpath->vp_reg = hldev->vpath_reg[vp_id];
3956 vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
3957
3958 __vxge_hw_vpath_reset(hldev, vp_id);
3959
3960 status = __vxge_hw_vpath_reset_check(vpath);
3961
3962 if (status != VXGE_HW_OK) {
3963 memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
3964 goto exit;
3965 }
3966
3967 status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
3968
3969 if (status != VXGE_HW_OK) {
3970 memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
3971 goto exit;
3972 }
3973
3974 INIT_LIST_HEAD(&vpath->vpath_handles);
3975
3976 vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
3977
3978 VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
3979 hldev->tim_int_mask1, vp_id);
3980
3981 status = __vxge_hw_vpath_initialize(hldev, vp_id);
3982
3983 if (status != VXGE_HW_OK)
3984 __vxge_hw_vp_terminate(hldev, vp_id);
3985exit:
3986 return status;
3987}
3988
3989/*
3990 * __vxge_hw_vp_terminate - Terminate Virtual Path structure
3991 * This routine closes all channels it opened and freeup memory
3992 */
3993void
3994__vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
3995{
3996 struct __vxge_hw_virtualpath *vpath;
3997
3998 vpath = &hldev->virtual_paths[vp_id];
3999
4000 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
4001 goto exit;
4002
4003 VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
4004 vpath->hldev->tim_int_mask1, vpath->vp_id);
4005 hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
4006
4007 memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
4008exit:
4009 return;
4010}
4011
4012/*
4013 * vxge_hw_vpath_mtu_set - Set MTU.
4014 * Set new MTU value. Example, to use jumbo frames:
4015 * vxge_hw_vpath_mtu_set(my_device, 9600);
4016 */
4017enum vxge_hw_status
4018vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
4019{
4020 u64 val64;
4021 enum vxge_hw_status status = VXGE_HW_OK;
4022 struct __vxge_hw_virtualpath *vpath;
4023
4024 if (vp == NULL) {
4025 status = VXGE_HW_ERR_INVALID_HANDLE;
4026 goto exit;
4027 }
4028 vpath = vp->vpath;
4029
4030 new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
4031
4032 if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
4033 status = VXGE_HW_ERR_INVALID_MTU_SIZE;
4034
4035 val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
4036
4037 val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
4038 val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
4039
4040 writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
4041
4042 vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
4043
4044exit:
4045 return status;
4046}
4047
4048/*
4049 * vxge_hw_vpath_open - Open a virtual path on a given adapter
4050 * This function is used to open access to virtual path of an
4051 * adapter for offload, GRO operations. This function returns
4052 * synchronously.
4053 */
4054enum vxge_hw_status
4055vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
4056 struct vxge_hw_vpath_attr *attr,
4057 struct __vxge_hw_vpath_handle **vpath_handle)
4058{
4059 struct __vxge_hw_virtualpath *vpath;
4060 struct __vxge_hw_vpath_handle *vp;
4061 enum vxge_hw_status status;
4062
4063 vpath = &hldev->virtual_paths[attr->vp_id];
4064
4065 if (vpath->vp_open == VXGE_HW_VP_OPEN) {
4066 status = VXGE_HW_ERR_INVALID_STATE;
4067 goto vpath_open_exit1;
4068 }
4069
4070 status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
4071 &hldev->config.vp_config[attr->vp_id]);
4072
4073 if (status != VXGE_HW_OK)
4074 goto vpath_open_exit1;
4075
4076 vp = (struct __vxge_hw_vpath_handle *)
4077 vmalloc(sizeof(struct __vxge_hw_vpath_handle));
4078 if (vp == NULL) {
4079 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4080 goto vpath_open_exit2;
4081 }
4082
4083 memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
4084
4085 vp->vpath = vpath;
4086
4087 if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
4088 status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
4089 if (status != VXGE_HW_OK)
4090 goto vpath_open_exit6;
4091 }
4092
4093 if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
4094 status = __vxge_hw_ring_create(vp, &attr->ring_attr);
4095 if (status != VXGE_HW_OK)
4096 goto vpath_open_exit7;
4097
4098 __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
4099 }
4100
4101 vpath->fifoh->tx_intr_num =
4102 (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
4103 VXGE_HW_VPATH_INTR_TX;
4104
4105 vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
4106 VXGE_HW_BLOCK_SIZE);
4107
4108 if (vpath->stats_block == NULL) {
4109 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4110 goto vpath_open_exit8;
4111 }
4112
4113 vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
4114 stats_block->memblock;
4115 memset(vpath->hw_stats, 0,
4116 sizeof(struct vxge_hw_vpath_stats_hw_info));
4117
4118 hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
4119 vpath->hw_stats;
4120
4121 vpath->hw_stats_sav =
4122 &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
4123 memset(vpath->hw_stats_sav, 0,
4124 sizeof(struct vxge_hw_vpath_stats_hw_info));
4125
4126 writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
4127
4128 status = vxge_hw_vpath_stats_enable(vp);
4129 if (status != VXGE_HW_OK)
4130 goto vpath_open_exit8;
4131
4132 list_add(&vp->item, &vpath->vpath_handles);
4133
4134 hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
4135
4136 *vpath_handle = vp;
4137
4138 attr->fifo_attr.userdata = vpath->fifoh;
4139 attr->ring_attr.userdata = vpath->ringh;
4140
4141 return VXGE_HW_OK;
4142
4143vpath_open_exit8:
4144 if (vpath->ringh != NULL)
4145 __vxge_hw_ring_delete(vp);
4146vpath_open_exit7:
4147 if (vpath->fifoh != NULL)
4148 __vxge_hw_fifo_delete(vp);
4149vpath_open_exit6:
4150 vfree(vp);
4151vpath_open_exit2:
4152 __vxge_hw_vp_terminate(hldev, attr->vp_id);
4153vpath_open_exit1:
4154
4155 return status;
4156}
4157
4158/**
4159 * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
4160 * (vpath) open
4161 * @vp: Handle got from previous vpath open
4162 *
4163 * This function is used to close access to virtual path opened
4164 * earlier.
4165 */
4166void
4167vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
4168{
4169 struct __vxge_hw_virtualpath *vpath = NULL;
4170 u64 new_count, val64, val164;
4171 struct __vxge_hw_ring *ring;
4172
4173 vpath = vp->vpath;
4174 ring = vpath->ringh;
4175
4176 new_count = readq(&vpath->vp_reg->rxdmem_size);
4177 new_count &= 0x1fff;
4178 val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
4179
4180 writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
4181 &vpath->vp_reg->prc_rxd_doorbell);
4182 readl(&vpath->vp_reg->prc_rxd_doorbell);
4183
4184 val164 /= 2;
4185 val64 = readq(&vpath->vp_reg->prc_cfg6);
4186 val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
4187 val64 &= 0x1ff;
4188
4189 /*
4190 * Each RxD is of 4 qwords
4191 */
4192 new_count -= (val64 + 1);
4193 val64 = min(val164, new_count) / 4;
4194
4195 ring->rxds_limit = min(ring->rxds_limit, val64);
4196 if (ring->rxds_limit < 4)
4197 ring->rxds_limit = 4;
4198}
4199
4200/*
4201 * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
4202 * This function is used to close access to virtual path opened
4203 * earlier.
4204 */
4205enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
4206{
4207 struct __vxge_hw_virtualpath *vpath = NULL;
4208 struct __vxge_hw_device *devh = NULL;
4209 u32 vp_id = vp->vpath->vp_id;
4210 u32 is_empty = TRUE;
4211 enum vxge_hw_status status = VXGE_HW_OK;
4212
4213 vpath = vp->vpath;
4214 devh = vpath->hldev;
4215
4216 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4217 status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4218 goto vpath_close_exit;
4219 }
4220
4221 list_del(&vp->item);
4222
4223 if (!list_empty(&vpath->vpath_handles)) {
4224 list_add(&vp->item, &vpath->vpath_handles);
4225 is_empty = FALSE;
4226 }
4227
4228 if (!is_empty) {
4229 status = VXGE_HW_FAIL;
4230 goto vpath_close_exit;
4231 }
4232
4233 devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
4234
4235 if (vpath->ringh != NULL)
4236 __vxge_hw_ring_delete(vp);
4237
4238 if (vpath->fifoh != NULL)
4239 __vxge_hw_fifo_delete(vp);
4240
4241 if (vpath->stats_block != NULL)
4242 __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
4243
4244 vfree(vp);
4245
4246 __vxge_hw_vp_terminate(devh, vp_id);
4247
4248 vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
4249
4250vpath_close_exit:
4251 return status;
4252}
4253
4254/*
4255 * vxge_hw_vpath_reset - Resets vpath
4256 * This function is used to request a reset of vpath
4257 */
4258enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
4259{
4260 enum vxge_hw_status status;
4261 u32 vp_id;
4262 struct __vxge_hw_virtualpath *vpath = vp->vpath;
4263
4264 vp_id = vpath->vp_id;
4265
4266 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4267 status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4268 goto exit;
4269 }
4270
4271 status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
4272 if (status == VXGE_HW_OK)
4273 vpath->sw_stats->soft_reset_cnt++;
4274exit:
4275 return status;
4276}
4277
4278/*
4279 * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
4280 * This function poll's for the vpath reset completion and re initializes
4281 * the vpath.
4282 */
4283enum vxge_hw_status
4284vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
4285{
4286 struct __vxge_hw_virtualpath *vpath = NULL;
4287 enum vxge_hw_status status;
4288 struct __vxge_hw_device *hldev;
4289 u32 vp_id;
4290
4291 vp_id = vp->vpath->vp_id;
4292 vpath = vp->vpath;
4293 hldev = vpath->hldev;
4294
4295 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4296 status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4297 goto exit;
4298 }
4299
4300 status = __vxge_hw_vpath_reset_check(vpath);
4301 if (status != VXGE_HW_OK)
4302 goto exit;
4303
4304 status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
4305 if (status != VXGE_HW_OK)
4306 goto exit;
4307
4308 status = __vxge_hw_vpath_initialize(hldev, vp_id);
4309 if (status != VXGE_HW_OK)
4310 goto exit;
4311
4312 if (vpath->ringh != NULL)
4313 __vxge_hw_vpath_prc_configure(hldev, vp_id);
4314
4315 memset(vpath->hw_stats, 0,
4316 sizeof(struct vxge_hw_vpath_stats_hw_info));
4317
4318 memset(vpath->hw_stats_sav, 0,
4319 sizeof(struct vxge_hw_vpath_stats_hw_info));
4320
4321 writeq(vpath->stats_block->dma_addr,
4322 &vpath->vp_reg->stats_cfg);
4323
4324 status = vxge_hw_vpath_stats_enable(vp);
4325
4326exit:
4327 return status;
4328}
4329
4330/*
4331 * vxge_hw_vpath_enable - Enable vpath.
4332 * This routine clears the vpath reset thereby enabling a vpath
4333 * to start forwarding frames and generating interrupts.
4334 */
4335void
4336vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
4337{
4338 struct __vxge_hw_device *hldev;
4339 u64 val64;
4340
4341 hldev = vp->vpath->hldev;
4342
4343 val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
4344 1 << (16 - vp->vpath->vp_id));
4345
4346 __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
4347 &hldev->common_reg->cmn_rsthdlr_cfg1);
4348}
4349
4350/*
4351 * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
4352 * Enable the DMA vpath statistics. The function is to be called to re-enable
4353 * the adapter to update stats into the host memory
4354 */
4355enum vxge_hw_status
4356vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
4357{
4358 enum vxge_hw_status status = VXGE_HW_OK;
4359 struct __vxge_hw_virtualpath *vpath;
4360
4361 vpath = vp->vpath;
4362
4363 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4364 status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4365 goto exit;
4366 }
4367
4368 memcpy(vpath->hw_stats_sav, vpath->hw_stats,
4369 sizeof(struct vxge_hw_vpath_stats_hw_info));
4370
4371 status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
4372exit:
4373 return status;
4374}
4375
4376/*
4377 * __vxge_hw_vpath_stats_access - Get the statistics from the given location
4378 * and offset and perform an operation
4379 */
4380enum vxge_hw_status
4381__vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
4382 u32 operation, u32 offset, u64 *stat)
4383{
4384 u64 val64;
4385 enum vxge_hw_status status = VXGE_HW_OK;
4386 struct vxge_hw_vpath_reg __iomem *vp_reg;
4387
4388 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4389 status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4390 goto vpath_stats_access_exit;
4391 }
4392
4393 vp_reg = vpath->vp_reg;
4394
4395 val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
4396 VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
4397 VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
4398
4399 status = __vxge_hw_pio_mem_write64(val64,
4400 &vp_reg->xmac_stats_access_cmd,
4401 VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
4402 vpath->hldev->config.device_poll_millis);
4403
4404 if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
4405 *stat = readq(&vp_reg->xmac_stats_access_data);
4406 else
4407 *stat = 0;
4408
4409vpath_stats_access_exit:
4410 return status;
4411}
4412
4413/*
4414 * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
4415 */
4416enum vxge_hw_status
4417__vxge_hw_vpath_xmac_tx_stats_get(
4418 struct __vxge_hw_virtualpath *vpath,
4419 struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
4420{
4421 u64 *val64;
4422 int i;
4423 u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
4424 enum vxge_hw_status status = VXGE_HW_OK;
4425
4426 val64 = (u64 *) vpath_tx_stats;
4427
4428 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4429 status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4430 goto exit;
4431 }
4432
4433 for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
4434 status = __vxge_hw_vpath_stats_access(vpath,
4435 VXGE_HW_STATS_OP_READ,
4436 offset, val64);
4437 if (status != VXGE_HW_OK)
4438 goto exit;
4439 offset++;
4440 val64++;
4441 }
4442exit:
4443 return status;
4444}
4445
4446/*
4447 * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
4448 */
4449enum vxge_hw_status
4450__vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
4451 struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
4452{
4453 u64 *val64;
4454 enum vxge_hw_status status = VXGE_HW_OK;
4455 int i;
4456 u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
4457 val64 = (u64 *) vpath_rx_stats;
4458
4459 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4460 status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4461 goto exit;
4462 }
4463 for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
4464 status = __vxge_hw_vpath_stats_access(vpath,
4465 VXGE_HW_STATS_OP_READ,
4466 offset >> 3, val64);
4467 if (status != VXGE_HW_OK)
4468 goto exit;
4469
4470 offset += 8;
4471 val64++;
4472 }
4473exit:
4474 return status;
4475}
4476
4477/*
4478 * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
4479 */
4480enum vxge_hw_status __vxge_hw_vpath_stats_get(
4481 struct __vxge_hw_virtualpath *vpath,
4482 struct vxge_hw_vpath_stats_hw_info *hw_stats)
4483{
4484 u64 val64;
4485 enum vxge_hw_status status = VXGE_HW_OK;
4486 struct vxge_hw_vpath_reg __iomem *vp_reg;
4487
4488 if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4489 status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4490 goto exit;
4491 }
4492 vp_reg = vpath->vp_reg;
4493
4494 val64 = readq(&vp_reg->vpath_debug_stats0);
4495 hw_stats->ini_num_mwr_sent =
4496 (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
4497
4498 val64 = readq(&vp_reg->vpath_debug_stats1);
4499 hw_stats->ini_num_mrd_sent =
4500 (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
4501
4502 val64 = readq(&vp_reg->vpath_debug_stats2);
4503 hw_stats->ini_num_cpl_rcvd =
4504 (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
4505
4506 val64 = readq(&vp_reg->vpath_debug_stats3);
4507 hw_stats->ini_num_mwr_byte_sent =
4508 VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
4509
4510 val64 = readq(&vp_reg->vpath_debug_stats4);
4511 hw_stats->ini_num_cpl_byte_rcvd =
4512 VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
4513
4514 val64 = readq(&vp_reg->vpath_debug_stats5);
4515 hw_stats->wrcrdtarb_xoff =
4516 (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
4517
4518 val64 = readq(&vp_reg->vpath_debug_stats6);
4519 hw_stats->rdcrdtarb_xoff =
4520 (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
4521
4522 val64 = readq(&vp_reg->vpath_genstats_count01);
4523 hw_stats->vpath_genstats_count0 =
4524 (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
4525 val64);
4526
4527 val64 = readq(&vp_reg->vpath_genstats_count01);
4528 hw_stats->vpath_genstats_count1 =
4529 (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
4530 val64);
4531
4532 val64 = readq(&vp_reg->vpath_genstats_count23);
4533 hw_stats->vpath_genstats_count2 =
4534 (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
4535 val64);
4536
4537 val64 = readq(&vp_reg->vpath_genstats_count01);
4538 hw_stats->vpath_genstats_count3 =
4539 (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
4540 val64);
4541
4542 val64 = readq(&vp_reg->vpath_genstats_count4);
4543 hw_stats->vpath_genstats_count4 =
4544 (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
4545 val64);
4546
4547 val64 = readq(&vp_reg->vpath_genstats_count5);
4548 hw_stats->vpath_genstats_count5 =
4549 (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
4550 val64);
4551
4552 status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
4553 if (status != VXGE_HW_OK)
4554 goto exit;
4555
4556 status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
4557 if (status != VXGE_HW_OK)
4558 goto exit;
4559
4560 VXGE_HW_VPATH_STATS_PIO_READ(
4561 VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
4562
4563 hw_stats->prog_event_vnum0 =
4564 (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
4565
4566 hw_stats->prog_event_vnum1 =
4567 (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
4568
4569 VXGE_HW_VPATH_STATS_PIO_READ(
4570 VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
4571
4572 hw_stats->prog_event_vnum2 =
4573 (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
4574
4575 hw_stats->prog_event_vnum3 =
4576 (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
4577
4578 val64 = readq(&vp_reg->rx_multi_cast_stats);
4579 hw_stats->rx_multi_cast_frame_discard =
4580 (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
4581
4582 val64 = readq(&vp_reg->rx_frm_transferred);
4583 hw_stats->rx_frm_transferred =
4584 (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
4585
4586 val64 = readq(&vp_reg->rxd_returned);
4587 hw_stats->rxd_returned =
4588 (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
4589
4590 val64 = readq(&vp_reg->dbg_stats_rx_mpa);
4591 hw_stats->rx_mpa_len_fail_frms =
4592 (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
4593 hw_stats->rx_mpa_mrk_fail_frms =
4594 (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
4595 hw_stats->rx_mpa_crc_fail_frms =
4596 (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
4597
4598 val64 = readq(&vp_reg->dbg_stats_rx_fau);
4599 hw_stats->rx_permitted_frms =
4600 (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
4601 hw_stats->rx_vp_reset_discarded_frms =
4602 (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
4603 hw_stats->rx_wol_frms =
4604 (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
4605
4606 val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
4607 hw_stats->tx_vp_reset_discarded_frms =
4608 (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
4609 val64);
4610exit:
4611 return status;
4612}
4613
4614/*
4615 * __vxge_hw_blockpool_create - Create block pool
4616 */
4617
4618enum vxge_hw_status
4619__vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
4620 struct __vxge_hw_blockpool *blockpool,
4621 u32 pool_size,
4622 u32 pool_max)
4623{
4624 u32 i;
4625 struct __vxge_hw_blockpool_entry *entry = NULL;
4626 void *memblock;
4627 dma_addr_t dma_addr;
4628 struct pci_dev *dma_handle;
4629 struct pci_dev *acc_handle;
4630 enum vxge_hw_status status = VXGE_HW_OK;
4631
4632 if (blockpool == NULL) {
4633 status = VXGE_HW_FAIL;
4634 goto blockpool_create_exit;
4635 }
4636
4637 blockpool->hldev = hldev;
4638 blockpool->block_size = VXGE_HW_BLOCK_SIZE;
4639 blockpool->pool_size = 0;
4640 blockpool->pool_max = pool_max;
4641 blockpool->req_out = 0;
4642
4643 INIT_LIST_HEAD(&blockpool->free_block_list);
4644 INIT_LIST_HEAD(&blockpool->free_entry_list);
4645
4646 for (i = 0; i < pool_size + pool_max; i++) {
4647 entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
4648 GFP_KERNEL);
4649 if (entry == NULL) {
4650 __vxge_hw_blockpool_destroy(blockpool);
4651 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4652 goto blockpool_create_exit;
4653 }
4654 list_add(&entry->item, &blockpool->free_entry_list);
4655 }
4656
4657 for (i = 0; i < pool_size; i++) {
4658
4659 memblock = vxge_os_dma_malloc(
4660 hldev->pdev,
4661 VXGE_HW_BLOCK_SIZE,
4662 &dma_handle,
4663 &acc_handle);
4664
4665 if (memblock == NULL) {
4666 __vxge_hw_blockpool_destroy(blockpool);
4667 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4668 goto blockpool_create_exit;
4669 }
4670
4671 dma_addr = pci_map_single(hldev->pdev, memblock,
4672 VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
4673
4674 if (unlikely(pci_dma_mapping_error(hldev->pdev,
4675 dma_addr))) {
4676
4677 vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
4678 __vxge_hw_blockpool_destroy(blockpool);
4679 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4680 goto blockpool_create_exit;
4681 }
4682
4683 if (!list_empty(&blockpool->free_entry_list))
4684 entry = (struct __vxge_hw_blockpool_entry *)
4685 list_first_entry(&blockpool->free_entry_list,
4686 struct __vxge_hw_blockpool_entry,
4687 item);
4688
4689 if (entry == NULL)
4690 entry =
4691 kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
4692 GFP_KERNEL);
4693 if (entry != NULL) {
4694 list_del(&entry->item);
4695 entry->length = VXGE_HW_BLOCK_SIZE;
4696 entry->memblock = memblock;
4697 entry->dma_addr = dma_addr;
4698 entry->acc_handle = acc_handle;
4699 entry->dma_handle = dma_handle;
4700 list_add(&entry->item,
4701 &blockpool->free_block_list);
4702 blockpool->pool_size++;
4703 } else {
4704 __vxge_hw_blockpool_destroy(blockpool);
4705 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4706 goto blockpool_create_exit;
4707 }
4708 }
4709
4710blockpool_create_exit:
4711 return status;
4712}
4713
4714/*
4715 * __vxge_hw_blockpool_destroy - Deallocates the block pool
4716 */
4717
4718void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
4719{
4720
4721 struct __vxge_hw_device *hldev;
4722 struct list_head *p, *n;
4723 u16 ret;
4724
4725 if (blockpool == NULL) {
4726 ret = 1;
4727 goto exit;
4728 }
4729
4730 hldev = blockpool->hldev;
4731
4732 list_for_each_safe(p, n, &blockpool->free_block_list) {
4733
4734 pci_unmap_single(hldev->pdev,
4735 ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
4736 ((struct __vxge_hw_blockpool_entry *)p)->length,
4737 PCI_DMA_BIDIRECTIONAL);
4738
4739 vxge_os_dma_free(hldev->pdev,
4740 ((struct __vxge_hw_blockpool_entry *)p)->memblock,
4741 &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
4742
4743 list_del(
4744 &((struct __vxge_hw_blockpool_entry *)p)->item);
4745 kfree(p);
4746 blockpool->pool_size--;
4747 }
4748
4749 list_for_each_safe(p, n, &blockpool->free_entry_list) {
4750 list_del(
4751 &((struct __vxge_hw_blockpool_entry *)p)->item);
4752 kfree((void *)p);
4753 }
4754 ret = 0;
4755exit:
4756 return;
4757}
4758
4759/*
4760 * __vxge_hw_blockpool_blocks_add - Request additional blocks
4761 */
4762static
4763void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
4764{
4765 u32 nreq = 0, i;
4766
4767 if ((blockpool->pool_size + blockpool->req_out) <
4768 VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
4769 nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
4770 blockpool->req_out += nreq;
4771 }
4772
4773 for (i = 0; i < nreq; i++)
4774 vxge_os_dma_malloc_async(
4775 ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
4776 blockpool->hldev, VXGE_HW_BLOCK_SIZE);
4777}
4778
4779/*
4780 * __vxge_hw_blockpool_blocks_remove - Free additional blocks
4781 */
4782static
4783void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
4784{
4785 struct list_head *p, *n;
4786
4787 list_for_each_safe(p, n, &blockpool->free_block_list) {
4788
4789 if (blockpool->pool_size < blockpool->pool_max)
4790 break;
4791
4792 pci_unmap_single(
4793 ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
4794 ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
4795 ((struct __vxge_hw_blockpool_entry *)p)->length,
4796 PCI_DMA_BIDIRECTIONAL);
4797
4798 vxge_os_dma_free(
4799 ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
4800 ((struct __vxge_hw_blockpool_entry *)p)->memblock,
4801 &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
4802
4803 list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
4804
4805 list_add(p, &blockpool->free_entry_list);
4806
4807 blockpool->pool_size--;
4808
4809 }
4810}
4811
4812/*
4813 * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
4814 * Adds a block to block pool
4815 */
4816void vxge_hw_blockpool_block_add(
4817 struct __vxge_hw_device *devh,
4818 void *block_addr,
4819 u32 length,
4820 struct pci_dev *dma_h,
4821 struct pci_dev *acc_handle)
4822{
4823 struct __vxge_hw_blockpool *blockpool;
4824 struct __vxge_hw_blockpool_entry *entry = NULL;
4825 dma_addr_t dma_addr;
4826 enum vxge_hw_status status = VXGE_HW_OK;
4827 u32 req_out;
4828
4829 blockpool = &devh->block_pool;
4830
4831 if (block_addr == NULL) {
4832 blockpool->req_out--;
4833 status = VXGE_HW_FAIL;
4834 goto exit;
4835 }
4836
4837 dma_addr = pci_map_single(devh->pdev, block_addr, length,
4838 PCI_DMA_BIDIRECTIONAL);
4839
4840 if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
4841
4842 vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
4843 blockpool->req_out--;
4844 status = VXGE_HW_FAIL;
4845 goto exit;
4846 }
4847
4848
4849 if (!list_empty(&blockpool->free_entry_list))
4850 entry = (struct __vxge_hw_blockpool_entry *)
4851 list_first_entry(&blockpool->free_entry_list,
4852 struct __vxge_hw_blockpool_entry,
4853 item);
4854
4855 if (entry == NULL)
4856 entry = (struct __vxge_hw_blockpool_entry *)
4857 vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
4858 else
4859 list_del(&entry->item);
4860
4861 if (entry != NULL) {
4862 entry->length = length;
4863 entry->memblock = block_addr;
4864 entry->dma_addr = dma_addr;
4865 entry->acc_handle = acc_handle;
4866 entry->dma_handle = dma_h;
4867 list_add(&entry->item, &blockpool->free_block_list);
4868 blockpool->pool_size++;
4869 status = VXGE_HW_OK;
4870 } else
4871 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4872
4873 blockpool->req_out--;
4874
4875 req_out = blockpool->req_out;
4876exit:
4877 return;
4878}
4879
4880/*
4881 * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
4882 * Allocates a block of memory of given size, either from block pool
4883 * or by calling vxge_os_dma_malloc()
4884 */
4885void *
4886__vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
4887 struct vxge_hw_mempool_dma *dma_object)
4888{
4889 struct __vxge_hw_blockpool_entry *entry = NULL;
4890 struct __vxge_hw_blockpool *blockpool;
4891 void *memblock = NULL;
4892 enum vxge_hw_status status = VXGE_HW_OK;
4893
4894 blockpool = &devh->block_pool;
4895
4896 if (size != blockpool->block_size) {
4897
4898 memblock = vxge_os_dma_malloc(devh->pdev, size,
4899 &dma_object->handle,
4900 &dma_object->acc_handle);
4901
4902 if (memblock == NULL) {
4903 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4904 goto exit;
4905 }
4906
4907 dma_object->addr = pci_map_single(devh->pdev, memblock, size,
4908 PCI_DMA_BIDIRECTIONAL);
4909
4910 if (unlikely(pci_dma_mapping_error(devh->pdev,
4911 dma_object->addr))) {
4912 vxge_os_dma_free(devh->pdev, memblock,
4913 &dma_object->acc_handle);
4914 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4915 goto exit;
4916 }
4917
4918 } else {
4919
4920 if (!list_empty(&blockpool->free_block_list))
4921 entry = (struct __vxge_hw_blockpool_entry *)
4922 list_first_entry(&blockpool->free_block_list,
4923 struct __vxge_hw_blockpool_entry,
4924 item);
4925
4926 if (entry != NULL) {
4927 list_del(&entry->item);
4928 dma_object->addr = entry->dma_addr;
4929 dma_object->handle = entry->dma_handle;
4930 dma_object->acc_handle = entry->acc_handle;
4931 memblock = entry->memblock;
4932
4933 list_add(&entry->item,
4934 &blockpool->free_entry_list);
4935 blockpool->pool_size--;
4936 }
4937
4938 if (memblock != NULL)
4939 __vxge_hw_blockpool_blocks_add(blockpool);
4940 }
4941exit:
4942 return memblock;
4943}
4944
4945/*
4946 * __vxge_hw_blockpool_free - Frees the memory allcoated with
4947 __vxge_hw_blockpool_malloc
4948 */
4949void
4950__vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
4951 void *memblock, u32 size,
4952 struct vxge_hw_mempool_dma *dma_object)
4953{
4954 struct __vxge_hw_blockpool_entry *entry = NULL;
4955 struct __vxge_hw_blockpool *blockpool;
4956 enum vxge_hw_status status = VXGE_HW_OK;
4957
4958 blockpool = &devh->block_pool;
4959
4960 if (size != blockpool->block_size) {
4961 pci_unmap_single(devh->pdev, dma_object->addr, size,
4962 PCI_DMA_BIDIRECTIONAL);
4963 vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
4964 } else {
4965
4966 if (!list_empty(&blockpool->free_entry_list))
4967 entry = (struct __vxge_hw_blockpool_entry *)
4968 list_first_entry(&blockpool->free_entry_list,
4969 struct __vxge_hw_blockpool_entry,
4970 item);
4971
4972 if (entry == NULL)
4973 entry = (struct __vxge_hw_blockpool_entry *)
4974 vmalloc(sizeof(
4975 struct __vxge_hw_blockpool_entry));
4976 else
4977 list_del(&entry->item);
4978
4979 if (entry != NULL) {
4980 entry->length = size;
4981 entry->memblock = memblock;
4982 entry->dma_addr = dma_object->addr;
4983 entry->acc_handle = dma_object->acc_handle;
4984 entry->dma_handle = dma_object->handle;
4985 list_add(&entry->item,
4986 &blockpool->free_block_list);
4987 blockpool->pool_size++;
4988 status = VXGE_HW_OK;
4989 } else
4990 status = VXGE_HW_ERR_OUT_OF_MEMORY;
4991
4992 if (status == VXGE_HW_OK)
4993 __vxge_hw_blockpool_blocks_remove(blockpool);
4994 }
4995
4996 return;
4997}
4998
4999/*
5000 * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
5001 * This function allocates a block from block pool or from the system
5002 */
5003struct __vxge_hw_blockpool_entry *
5004__vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
5005{
5006 struct __vxge_hw_blockpool_entry *entry = NULL;
5007 struct __vxge_hw_blockpool *blockpool;
5008
5009 blockpool = &devh->block_pool;
5010
5011 if (size == blockpool->block_size) {
5012
5013 if (!list_empty(&blockpool->free_block_list))
5014 entry = (struct __vxge_hw_blockpool_entry *)
5015 list_first_entry(&blockpool->free_block_list,
5016 struct __vxge_hw_blockpool_entry,
5017 item);
5018
5019 if (entry != NULL) {
5020 list_del(&entry->item);
5021 blockpool->pool_size--;
5022 }
5023 }
5024
5025 if (entry != NULL)
5026 __vxge_hw_blockpool_blocks_add(blockpool);
5027
5028 return entry;
5029}
5030
5031/*
5032 * __vxge_hw_blockpool_block_free - Frees a block from block pool
5033 * @devh: Hal device
5034 * @entry: Entry of block to be freed
5035 *
5036 * This function frees a block from block pool
5037 */
5038void
5039__vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
5040 struct __vxge_hw_blockpool_entry *entry)
5041{
5042 struct __vxge_hw_blockpool *blockpool;
5043
5044 blockpool = &devh->block_pool;
5045
5046 if (entry->length == blockpool->block_size) {
5047 list_add(&entry->item, &blockpool->free_block_list);
5048 blockpool->pool_size++;
5049 }
5050
5051 __vxge_hw_blockpool_blocks_remove(blockpool);
5052
5053 return;
5054}