blob: 5c617f807b237a64976f07a849c35400e7cb29b5 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 *
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sublicense, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial
16 * portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "nouveau_drv.h"
31
32struct nv50_instmem_priv {
33 uint32_t save1700[5]; /* 0x1700->0x1710 */
34
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100035 struct nouveau_gpuobj *pramin_pt;
36 struct nouveau_gpuobj *pramin_bar;
37 struct nouveau_gpuobj *fb_bar;
Ben Skeggs6ee73862009-12-11 19:24:15 +100038};
39
40#define NV50_INSTMEM_PAGE_SHIFT 12
41#define NV50_INSTMEM_PAGE_SIZE (1 << NV50_INSTMEM_PAGE_SHIFT)
42#define NV50_INSTMEM_PT_SIZE(a) (((a) >> 12) << 3)
43
44/*NOTE: - Assumes 0x1700 already covers the correct MiB of PRAMIN
45 */
46#define BAR0_WI32(g, o, v) do { \
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100047 u32 offset = (g)->vinst + (o); \
48 nv_wr32(dev, NV_RAMIN + (offset & 0xfffff), (v)); \
Ben Skeggs6ee73862009-12-11 19:24:15 +100049} while (0)
50
51int
52nv50_instmem_init(struct drm_device *dev)
53{
54 struct drm_nouveau_private *dev_priv = dev->dev_private;
55 struct nouveau_channel *chan;
56 uint32_t c_offset, c_size, c_ramfc, c_vmpd, c_base, pt_size;
Ben Skeggs494ab822010-03-19 12:49:59 +100057 uint32_t save_nv001700;
58 uint64_t v;
Ben Skeggs6ee73862009-12-11 19:24:15 +100059 struct nv50_instmem_priv *priv;
60 int ret, i;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061
62 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
63 if (!priv)
64 return -ENOMEM;
65 dev_priv->engine.instmem.priv = priv;
66
67 /* Save state, will restore at takedown. */
68 for (i = 0x1700; i <= 0x1710; i += 4)
69 priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
70
71 /* Reserve the last MiB of VRAM, we should probably try to avoid
72 * setting up the below tables over the top of the VBIOS image at
73 * some point.
74 */
75 dev_priv->ramin_rsvd_vram = 1 << 20;
Ben Skeggsa76fb4e2010-03-18 09:45:20 +100076 c_offset = dev_priv->vram_size - dev_priv->ramin_rsvd_vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +100077 c_size = 128 << 10;
78 c_vmpd = ((dev_priv->chipset & 0xf0) == 0x50) ? 0x1400 : 0x200;
79 c_ramfc = ((dev_priv->chipset & 0xf0) == 0x50) ? 0x0 : 0x20;
80 c_base = c_vmpd + 0x4000;
81 pt_size = NV50_INSTMEM_PT_SIZE(dev_priv->ramin_size);
82
83 NV_DEBUG(dev, " Rsvd VRAM base: 0x%08x\n", c_offset);
84 NV_DEBUG(dev, " VBIOS image: 0x%08x\n",
85 (nv_rd32(dev, 0x619f04) & ~0xff) << 8);
86 NV_DEBUG(dev, " Aperture size: %d MiB\n", dev_priv->ramin_size >> 20);
87 NV_DEBUG(dev, " PT size: %d KiB\n", pt_size >> 10);
88
89 /* Determine VM layout, we need to do this first to make sure
90 * we allocate enough memory for all the page tables.
91 */
92 dev_priv->vm_gart_base = roundup(NV50_VM_BLOCK, NV50_VM_BLOCK);
93 dev_priv->vm_gart_size = NV50_VM_BLOCK;
94
95 dev_priv->vm_vram_base = dev_priv->vm_gart_base + dev_priv->vm_gart_size;
Ben Skeggsa76fb4e2010-03-18 09:45:20 +100096 dev_priv->vm_vram_size = dev_priv->vram_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +100097 if (dev_priv->vm_vram_size > NV50_VM_MAX_VRAM)
98 dev_priv->vm_vram_size = NV50_VM_MAX_VRAM;
99 dev_priv->vm_vram_size = roundup(dev_priv->vm_vram_size, NV50_VM_BLOCK);
100 dev_priv->vm_vram_pt_nr = dev_priv->vm_vram_size / NV50_VM_BLOCK;
101
102 dev_priv->vm_end = dev_priv->vm_vram_base + dev_priv->vm_vram_size;
103
104 NV_DEBUG(dev, "NV50VM: GART 0x%016llx-0x%016llx\n",
105 dev_priv->vm_gart_base,
106 dev_priv->vm_gart_base + dev_priv->vm_gart_size - 1);
107 NV_DEBUG(dev, "NV50VM: VRAM 0x%016llx-0x%016llx\n",
108 dev_priv->vm_vram_base,
109 dev_priv->vm_vram_base + dev_priv->vm_vram_size - 1);
110
111 c_size += dev_priv->vm_vram_pt_nr * (NV50_VM_BLOCK / 65536 * 8);
112
113 /* Map BAR0 PRAMIN aperture over the memory we want to use */
114 save_nv001700 = nv_rd32(dev, NV50_PUNK_BAR0_PRAMIN);
115 nv_wr32(dev, NV50_PUNK_BAR0_PRAMIN, (c_offset >> 16));
116
117 /* Create a fake channel, and use it as our "dummy" channels 0/127.
118 * The main reason for creating a channel is so we can use the gpuobj
119 * code. However, it's probably worth noting that NVIDIA also setup
120 * their channels 0/127 with the same values they configure here.
121 * So, there may be some other reason for doing this.
122 *
123 * Have to create the entire channel manually, as the real channel
124 * creation code assumes we have PRAMIN access, and we don't until
125 * we're done here.
126 */
127 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
128 if (!chan)
129 return -ENOMEM;
130 chan->id = 0;
131 chan->dev = dev;
132 chan->file_priv = (struct drm_file *)-2;
133 dev_priv->fifos[0] = dev_priv->fifos[127] = chan;
134
Marcin Slusarz615661f2010-08-22 20:54:08 +0200135 INIT_LIST_HEAD(&chan->ramht_refs);
136
Ben Skeggs6ee73862009-12-11 19:24:15 +1000137 /* Channel's PRAMIN object + heap */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000138 ret = nouveau_gpuobj_new_fake(dev, 0, c_offset, c_size, 0, &chan->ramin);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000139 if (ret)
140 return ret;
141
Ben Skeggsb833ac22010-06-01 15:32:24 +1000142 if (drm_mm_init(&chan->ramin_heap, c_base, c_size - c_base))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143 return -ENOMEM;
144
145 /* RAMFC + zero channel's PRAMIN up to start of VM pagedir */
146 ret = nouveau_gpuobj_new_fake(dev, c_ramfc, c_offset + c_ramfc,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000147 0x4000, 0, &chan->ramfc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 if (ret)
149 return ret;
150
151 for (i = 0; i < c_vmpd; i += 4)
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000152 BAR0_WI32(chan->ramin, i, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000153
154 /* VM page directory */
155 ret = nouveau_gpuobj_new_fake(dev, c_vmpd, c_offset + c_vmpd,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000156 0x4000, 0, &chan->vm_pd);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000157 if (ret)
158 return ret;
159 for (i = 0; i < 0x4000; i += 8) {
160 BAR0_WI32(chan->vm_pd, i + 0x00, 0x00000000);
161 BAR0_WI32(chan->vm_pd, i + 0x04, 0x00000000);
162 }
163
164 /* PRAMIN page table, cheat and map into VM at 0x0000000000.
165 * We map the entire fake channel into the start of the PRAMIN BAR
166 */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000167 ret = nouveau_gpuobj_new(dev, chan, pt_size, 0x1000, 0,
168 &priv->pramin_pt);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 if (ret)
170 return ret;
171
Ben Skeggs76befb82010-02-20 08:06:36 +1000172 v = c_offset | 1;
173 if (dev_priv->vram_sys_base) {
174 v += dev_priv->vram_sys_base;
175 v |= 0x30;
176 }
177
178 i = 0;
179 while (v < dev_priv->vram_sys_base + c_offset + c_size) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000180 BAR0_WI32(priv->pramin_pt, i + 0, lower_32_bits(v));
181 BAR0_WI32(priv->pramin_pt, i + 4, upper_32_bits(v));
Ben Skeggs76befb82010-02-20 08:06:36 +1000182 v += 0x1000;
183 i += 8;
184 }
185
186 while (i < pt_size) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000187 BAR0_WI32(priv->pramin_pt, i + 0, 0x00000000);
188 BAR0_WI32(priv->pramin_pt, i + 4, 0x00000000);
Ben Skeggs76befb82010-02-20 08:06:36 +1000189 i += 8;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000190 }
191
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000192 BAR0_WI32(chan->vm_pd, 0x00, priv->pramin_pt->vinst | 0x63);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193 BAR0_WI32(chan->vm_pd, 0x04, 0x00000000);
194
195 /* VRAM page table(s), mapped into VM at +1GiB */
196 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000197 ret = nouveau_gpuobj_new(dev, chan, NV50_VM_BLOCK / 0x10000 * 8,
198 0, 0, &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000199 if (ret) {
200 NV_ERROR(dev, "Error creating VRAM page tables: %d\n",
201 ret);
202 dev_priv->vm_vram_pt_nr = i;
203 return ret;
204 }
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000205 /*XXX: double-check this is ok */
206 dev_priv->vm_vram_pt[i] = chan->vm_vram_pt[i];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000207
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000208 for (v = 0; v < dev_priv->vm_vram_pt[i]->size; v += 4)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000209 BAR0_WI32(dev_priv->vm_vram_pt[i], v, 0);
210
211 BAR0_WI32(chan->vm_pd, 0x10 + (i*8),
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000212 chan->vm_vram_pt[i]->vinst | 0x61);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213 BAR0_WI32(chan->vm_pd, 0x14 + (i*8), 0);
214 }
215
216 /* DMA object for PRAMIN BAR */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000217 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->pramin_bar);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218 if (ret)
219 return ret;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000220 BAR0_WI32(priv->pramin_bar, 0x00, 0x7fc00000);
221 BAR0_WI32(priv->pramin_bar, 0x04, dev_priv->ramin_size - 1);
222 BAR0_WI32(priv->pramin_bar, 0x08, 0x00000000);
223 BAR0_WI32(priv->pramin_bar, 0x0c, 0x00000000);
224 BAR0_WI32(priv->pramin_bar, 0x10, 0x00000000);
225 BAR0_WI32(priv->pramin_bar, 0x14, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226
227 /* DMA object for FB BAR */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000228 ret = nouveau_gpuobj_new(dev, chan, 6*4, 16, 0, &priv->fb_bar);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000229 if (ret)
230 return ret;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000231 BAR0_WI32(priv->fb_bar, 0x00, 0x7fc00000);
232 BAR0_WI32(priv->fb_bar, 0x04, 0x40000000 +
233 pci_resource_len(dev->pdev, 1) - 1);
234 BAR0_WI32(priv->fb_bar, 0x08, 0x40000000);
235 BAR0_WI32(priv->fb_bar, 0x0c, 0x00000000);
236 BAR0_WI32(priv->fb_bar, 0x10, 0x00000000);
237 BAR0_WI32(priv->fb_bar, 0x14, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000238
239 /* Poke the relevant regs, and pray it works :) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000240 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000242 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243 NV50_PUNK_BAR_CFG_BASE_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000244 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245 NV50_PUNK_BAR1_CTXDMA_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000246 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000247 NV50_PUNK_BAR3_CTXDMA_VALID);
248
249 for (i = 0; i < 8; i++)
250 nv_wr32(dev, 0x1900 + (i*4), 0);
251
Ben Skeggs5125bfd2010-09-01 15:24:33 +1000252 dev_priv->ramin_available = true;
253
Ben Skeggs6ee73862009-12-11 19:24:15 +1000254 /* Assume that praying isn't enough, check that we can re-read the
255 * entire fake channel back from the PRAMIN BAR */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256 for (i = 0; i < c_size; i += 4) {
257 if (nv_rd32(dev, NV_RAMIN + i) != nv_ri32(dev, i)) {
258 NV_ERROR(dev, "Error reading back PRAMIN at 0x%08x\n",
259 i);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260 return -EINVAL;
261 }
262 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263
264 nv_wr32(dev, NV50_PUNK_BAR0_PRAMIN, save_nv001700);
265
266 /* Global PRAMIN heap */
Ben Skeggsb833ac22010-06-01 15:32:24 +1000267 if (drm_mm_init(&dev_priv->ramin_heap, c_size, dev_priv->ramin_size - c_size)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000268 NV_ERROR(dev, "Failed to init RAMIN heap\n");
269 }
270
271 /*XXX: incorrect, but needed to make hash func "work" */
272 dev_priv->ramht_offset = 0x10000;
273 dev_priv->ramht_bits = 9;
Ben Skeggs46d4cae2010-08-13 10:22:41 +1000274 dev_priv->ramht_size = (1 << dev_priv->ramht_bits) * 8;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000275 return 0;
276}
277
278void
279nv50_instmem_takedown(struct drm_device *dev)
280{
281 struct drm_nouveau_private *dev_priv = dev->dev_private;
282 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
283 struct nouveau_channel *chan = dev_priv->fifos[0];
284 int i;
285
286 NV_DEBUG(dev, "\n");
287
288 if (!priv)
289 return;
290
291 /* Restore state from before init */
292 for (i = 0x1700; i <= 0x1710; i += 4)
293 nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
294
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000295 nouveau_gpuobj_ref(NULL, &priv->fb_bar);
296 nouveau_gpuobj_ref(NULL, &priv->pramin_bar);
297 nouveau_gpuobj_ref(NULL, &priv->pramin_pt);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298
299 /* Destroy dummy channel */
300 if (chan) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000301 for (i = 0; i < dev_priv->vm_vram_pt_nr; i++)
302 nouveau_gpuobj_ref(NULL, &chan->vm_vram_pt[i]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303 dev_priv->vm_vram_pt_nr = 0;
304
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000305 nouveau_gpuobj_ref(NULL, &chan->vm_pd);
306 nouveau_gpuobj_ref(NULL, &chan->ramfc);
307 nouveau_gpuobj_ref(NULL, &chan->ramin);
Ben Skeggsb833ac22010-06-01 15:32:24 +1000308 drm_mm_takedown(&chan->ramin_heap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309
310 dev_priv->fifos[0] = dev_priv->fifos[127] = NULL;
311 kfree(chan);
312 }
313
314 dev_priv->engine.instmem.priv = NULL;
315 kfree(priv);
316}
317
318int
319nv50_instmem_suspend(struct drm_device *dev)
320{
321 struct drm_nouveau_private *dev_priv = dev->dev_private;
322 struct nouveau_channel *chan = dev_priv->fifos[0];
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000323 struct nouveau_gpuobj *ramin = chan->ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000324 int i;
325
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000326 ramin->im_backing_suspend = vmalloc(ramin->size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000327 if (!ramin->im_backing_suspend)
328 return -ENOMEM;
329
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000330 for (i = 0; i < ramin->size; i += 4)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000331 ramin->im_backing_suspend[i/4] = nv_ri32(dev, i);
332 return 0;
333}
334
335void
336nv50_instmem_resume(struct drm_device *dev)
337{
338 struct drm_nouveau_private *dev_priv = dev->dev_private;
339 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
340 struct nouveau_channel *chan = dev_priv->fifos[0];
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000341 struct nouveau_gpuobj *ramin = chan->ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000342 int i;
343
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000344 nv_wr32(dev, NV50_PUNK_BAR0_PRAMIN, (ramin->vinst >> 16));
345 for (i = 0; i < ramin->size; i += 4)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000346 BAR0_WI32(ramin, i, ramin->im_backing_suspend[i/4]);
347 vfree(ramin->im_backing_suspend);
348 ramin->im_backing_suspend = NULL;
349
350 /* Poke the relevant regs, and pray it works :) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000351 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000353 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000354 NV50_PUNK_BAR_CFG_BASE_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000355 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000356 NV50_PUNK_BAR1_CTXDMA_VALID);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000357 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000358 NV50_PUNK_BAR3_CTXDMA_VALID);
359
360 for (i = 0; i < 8; i++)
361 nv_wr32(dev, 0x1900 + (i*4), 0);
362}
363
364int
365nv50_instmem_populate(struct drm_device *dev, struct nouveau_gpuobj *gpuobj,
366 uint32_t *sz)
367{
368 int ret;
369
370 if (gpuobj->im_backing)
371 return -EINVAL;
372
Matt Turner3bfc7d22010-02-24 23:27:10 -0500373 *sz = ALIGN(*sz, NV50_INSTMEM_PAGE_SIZE);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000374 if (*sz == 0)
375 return -EINVAL;
376
377 ret = nouveau_bo_new(dev, NULL, *sz, 0, TTM_PL_FLAG_VRAM, 0, 0x0000,
378 true, false, &gpuobj->im_backing);
379 if (ret) {
380 NV_ERROR(dev, "error getting PRAMIN backing pages: %d\n", ret);
381 return ret;
382 }
383
384 ret = nouveau_bo_pin(gpuobj->im_backing, TTM_PL_FLAG_VRAM);
385 if (ret) {
386 NV_ERROR(dev, "error pinning PRAMIN backing VRAM: %d\n", ret);
387 nouveau_bo_ref(NULL, &gpuobj->im_backing);
388 return ret;
389 }
390
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000391 gpuobj->vinst = gpuobj->im_backing->bo.mem.mm_node->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000392 return 0;
393}
394
395void
396nv50_instmem_clear(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
397{
398 struct drm_nouveau_private *dev_priv = dev->dev_private;
399
400 if (gpuobj && gpuobj->im_backing) {
401 if (gpuobj->im_bound)
402 dev_priv->engine.instmem.unbind(dev, gpuobj);
403 nouveau_bo_unpin(gpuobj->im_backing);
404 nouveau_bo_ref(NULL, &gpuobj->im_backing);
405 gpuobj->im_backing = NULL;
406 }
407}
408
409int
410nv50_instmem_bind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
411{
412 struct drm_nouveau_private *dev_priv = dev->dev_private;
413 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000414 struct nouveau_gpuobj *pramin_pt = priv->pramin_pt;
Ben Skeggs76befb82010-02-20 08:06:36 +1000415 uint32_t pte, pte_end;
416 uint64_t vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000417
418 if (!gpuobj->im_backing || !gpuobj->im_pramin || gpuobj->im_bound)
419 return -EINVAL;
420
Ben Skeggsb833ac22010-06-01 15:32:24 +1000421 NV_DEBUG(dev, "st=0x%lx sz=0x%lx\n",
Ben Skeggs6ee73862009-12-11 19:24:15 +1000422 gpuobj->im_pramin->start, gpuobj->im_pramin->size);
423
Ben Skeggs76befb82010-02-20 08:06:36 +1000424 pte = (gpuobj->im_pramin->start >> 12) << 1;
425 pte_end = ((gpuobj->im_pramin->size >> 12) << 1) + pte;
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000426 vram = gpuobj->vinst;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000427
Ben Skeggsb833ac22010-06-01 15:32:24 +1000428 NV_DEBUG(dev, "pramin=0x%lx, pte=%d, pte_end=%d\n",
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429 gpuobj->im_pramin->start, pte, pte_end);
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000430 NV_DEBUG(dev, "first vram page: 0x%010llx\n", gpuobj->vinst);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000431
Ben Skeggs76befb82010-02-20 08:06:36 +1000432 vram |= 1;
433 if (dev_priv->vram_sys_base) {
434 vram += dev_priv->vram_sys_base;
435 vram |= 0x30;
436 }
437
Ben Skeggs6ee73862009-12-11 19:24:15 +1000438 while (pte < pte_end) {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000439 nv_wo32(pramin_pt, (pte * 4) + 0, lower_32_bits(vram));
440 nv_wo32(pramin_pt, (pte * 4) + 4, upper_32_bits(vram));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000441 vram += NV50_INSTMEM_PAGE_SIZE;
Ben Skeggsb3beb162010-09-01 15:24:29 +1000442 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000443 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000444 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000445
Ben Skeggs63187212010-07-08 11:39:18 +1000446 nv50_vm_flush(dev, 4);
447 nv50_vm_flush(dev, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000448
449 gpuobj->im_bound = 1;
450 return 0;
451}
452
453int
454nv50_instmem_unbind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
455{
456 struct drm_nouveau_private *dev_priv = dev->dev_private;
457 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
458 uint32_t pte, pte_end;
459
460 if (gpuobj->im_bound == 0)
461 return -EINVAL;
462
Ben Skeggs76befb82010-02-20 08:06:36 +1000463 pte = (gpuobj->im_pramin->start >> 12) << 1;
464 pte_end = ((gpuobj->im_pramin->size >> 12) << 1) + pte;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000465
Ben Skeggs6ee73862009-12-11 19:24:15 +1000466 while (pte < pte_end) {
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000467 nv_wo32(priv->pramin_pt, (pte * 4) + 0, 0x00000000);
468 nv_wo32(priv->pramin_pt, (pte * 4) + 4, 0x00000000);
Ben Skeggsb3beb162010-09-01 15:24:29 +1000469 pte += 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000470 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000471 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000472
473 gpuobj->im_bound = 0;
474 return 0;
475}
476
477void
Ben Skeggsf56cb862010-07-08 11:29:10 +1000478nv50_instmem_flush(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000479{
Ben Skeggs734ee832010-07-15 11:02:54 +1000480 nv_wr32(dev, 0x00330c, 0x00000001);
Ben Skeggsbf563a62010-07-26 09:11:04 +1000481 if (!nv_wait(0x00330c, 0x00000002, 0x00000000))
Ben Skeggs734ee832010-07-15 11:02:54 +1000482 NV_ERROR(dev, "PRAMIN flush timeout\n");
483}
484
485void
486nv84_instmem_flush(struct drm_device *dev)
487{
Ben Skeggsf56cb862010-07-08 11:29:10 +1000488 nv_wr32(dev, 0x070000, 0x00000001);
Ben Skeggsbf563a62010-07-26 09:11:04 +1000489 if (!nv_wait(0x070000, 0x00000002, 0x00000000))
Ben Skeggsf56cb862010-07-08 11:29:10 +1000490 NV_ERROR(dev, "PRAMIN flush timeout\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000491}
492
Ben Skeggs63187212010-07-08 11:39:18 +1000493void
494nv50_vm_flush(struct drm_device *dev, int engine)
495{
496 nv_wr32(dev, 0x100c80, (engine << 16) | 1);
497 if (!nv_wait(0x100c80, 0x00000001, 0x00000000))
498 NV_ERROR(dev, "vm flush timeout: engine %d\n", engine);
499}
500