blob: 599e490cf62c1164e3b9710d443b488fa1b79ffa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 */
8
9#ifndef _T3_H
10#define _T3_H
11
12#define TG3_64BIT_REG_HIGH 0x00UL
13#define TG3_64BIT_REG_LOW 0x04UL
14
15/* Descriptor block info. */
16#define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
17#define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
18#define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
19#define BDINFO_FLAGS_DISABLED 0x00000002
20#define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
21#define BDINFO_FLAGS_MAXLEN_SHIFT 16
22#define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
23#define TG3_BDINFO_SIZE 0x10UL
24
25#define RX_COPY_THRESHOLD 256
26
Michael Chanb5d37722006-09-27 16:06:21 -070027#define TG3_RX_INTERNAL_RING_SZ_5906 32
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#define RX_STD_MAX_SIZE 1536
30#define RX_STD_MAX_SIZE_5705 512
31#define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
32
33/* First 256 bytes are a mirror of PCI config space. */
34#define TG3PCI_VENDOR 0x00000000
35#define TG3PCI_VENDOR_BROADCOM 0x14e4
36#define TG3PCI_DEVICE 0x00000002
37#define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
38#define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
39#define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
40#define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
Matt Carlsonc88e6682008-11-03 16:49:18 -080041#define TG3PCI_DEVICE_TIGON3_5761S 0x1688
42#define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define TG3PCI_COMMAND 0x00000004
44#define TG3PCI_STATUS 0x00000006
45#define TG3PCI_CCREVID 0x00000008
46#define TG3PCI_CACHELINESZ 0x0000000c
47#define TG3PCI_LATTIMER 0x0000000d
48#define TG3PCI_HEADERTYPE 0x0000000e
49#define TG3PCI_BIST 0x0000000f
50#define TG3PCI_BASE0_LOW 0x00000010
51#define TG3PCI_BASE0_HIGH 0x00000014
52/* 0x18 --> 0x2c unused */
53#define TG3PCI_SUBSYSVENID 0x0000002c
54#define TG3PCI_SUBSYSID 0x0000002e
55#define TG3PCI_ROMADDR 0x00000030
56#define TG3PCI_CAPLIST 0x00000034
57/* 0x35 --> 0x3c unused */
58#define TG3PCI_IRQ_LINE 0x0000003c
59#define TG3PCI_IRQ_PIN 0x0000003d
60#define TG3PCI_MIN_GNT 0x0000003e
61#define TG3PCI_MAX_LAT 0x0000003f
Matt Carlson9974a352007-10-07 23:27:28 -070062/* 0x40 --> 0x64 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define TG3PCI_MSI_DATA 0x00000064
64/* 0x66 --> 0x68 unused */
65#define TG3PCI_MISC_HOST_CTRL 0x00000068
66#define MISC_HOST_CTRL_CLEAR_INT 0x00000001
67#define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
68#define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
69#define MISC_HOST_CTRL_WORD_SWAP 0x00000008
70#define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
71#define MISC_HOST_CTRL_CLKREG_RW 0x00000020
72#define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
73#define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
74#define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
75#define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
76#define MISC_HOST_CTRL_CHIPREV 0xffff0000
77#define MISC_HOST_CTRL_CHIPREV_SHIFT 16
78#define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
79 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
80 MISC_HOST_CTRL_CHIPREV_SHIFT)
81#define CHIPREV_ID_5700_A0 0x7000
82#define CHIPREV_ID_5700_A1 0x7001
83#define CHIPREV_ID_5700_B0 0x7100
84#define CHIPREV_ID_5700_B1 0x7101
85#define CHIPREV_ID_5700_B3 0x7102
86#define CHIPREV_ID_5700_ALTIMA 0x7104
87#define CHIPREV_ID_5700_C0 0x7200
88#define CHIPREV_ID_5701_A0 0x0000
89#define CHIPREV_ID_5701_B0 0x0100
90#define CHIPREV_ID_5701_B2 0x0102
91#define CHIPREV_ID_5701_B5 0x0105
92#define CHIPREV_ID_5703_A0 0x1000
93#define CHIPREV_ID_5703_A1 0x1001
94#define CHIPREV_ID_5703_A2 0x1002
95#define CHIPREV_ID_5703_A3 0x1003
96#define CHIPREV_ID_5704_A0 0x2000
97#define CHIPREV_ID_5704_A1 0x2001
98#define CHIPREV_ID_5704_A2 0x2002
99#define CHIPREV_ID_5704_A3 0x2003
100#define CHIPREV_ID_5705_A0 0x3000
101#define CHIPREV_ID_5705_A1 0x3001
102#define CHIPREV_ID_5705_A2 0x3002
103#define CHIPREV_ID_5705_A3 0x3003
104#define CHIPREV_ID_5750_A0 0x4000
105#define CHIPREV_ID_5750_A1 0x4001
106#define CHIPREV_ID_5750_A3 0x4003
Michael Chan52c0fd82006-06-29 20:15:54 -0700107#define CHIPREV_ID_5750_C2 0x4202
Michael Chanff645be2005-04-21 17:09:53 -0700108#define CHIPREV_ID_5752_A0_HW 0x5000
109#define CHIPREV_ID_5752_A0 0x6000
John W. Linville053d7802005-04-21 17:03:52 -0700110#define CHIPREV_ID_5752_A1 0x6001
Michael Chan7544b092007-05-05 13:08:32 -0700111#define CHIPREV_ID_5714_A2 0x9002
Michael Chanb5d37722006-09-27 16:06:21 -0700112#define CHIPREV_ID_5906_A1 0xc001
Matt Carlsond30cdd22007-10-07 23:28:35 -0700113#define CHIPREV_ID_5784_A0 0x5784000
Matt Carlsonb5af7122007-11-12 21:22:02 -0800114#define CHIPREV_ID_5784_A1 0x5784001
Matt Carlsonce057f02007-11-12 21:08:03 -0800115#define CHIPREV_ID_5761_A0 0x5761000
Matt Carlsonb5af7122007-11-12 21:22:02 -0800116#define CHIPREV_ID_5761_A1 0x5761001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
118#define ASIC_REV_5700 0x07
119#define ASIC_REV_5701 0x00
120#define ASIC_REV_5703 0x01
121#define ASIC_REV_5704 0x02
122#define ASIC_REV_5705 0x03
123#define ASIC_REV_5750 0x04
Michael Chanff645be2005-04-21 17:09:53 -0700124#define ASIC_REV_5752 0x06
Michael Chan4cf78e42005-07-25 12:29:19 -0700125#define ASIC_REV_5780 0x08
Michael Chana4e2b342005-10-26 15:46:52 -0700126#define ASIC_REV_5714 0x09
Michael Chanaf36e6b2006-03-23 01:28:06 -0800127#define ASIC_REV_5755 0x0a
Michael Chand9ab5ad2006-03-20 22:27:35 -0800128#define ASIC_REV_5787 0x0b
Michael Chanb5d37722006-09-27 16:06:21 -0700129#define ASIC_REV_5906 0x0c
Matt Carlson795d01c2007-10-07 23:28:17 -0700130#define ASIC_REV_USE_PROD_ID_REG 0x0f
Matt Carlsond30cdd22007-10-07 23:28:35 -0700131#define ASIC_REV_5784 0x5784
Matt Carlson6b91fa02007-10-10 18:01:09 -0700132#define ASIC_REV_5761 0x5761
Matt Carlson57e69832008-05-25 23:48:31 -0700133#define ASIC_REV_5785 0x5785
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
135#define CHIPREV_5700_AX 0x70
136#define CHIPREV_5700_BX 0x71
137#define CHIPREV_5700_CX 0x72
138#define CHIPREV_5701_AX 0x00
139#define CHIPREV_5703_AX 0x10
140#define CHIPREV_5704_AX 0x20
141#define CHIPREV_5704_BX 0x21
142#define CHIPREV_5750_AX 0x40
143#define CHIPREV_5750_BX 0x41
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700144#define CHIPREV_5784_AX 0x57840
145#define CHIPREV_5761_AX 0x57610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
147#define METAL_REV_A0 0x00
148#define METAL_REV_A1 0x01
149#define METAL_REV_B0 0x00
150#define METAL_REV_B1 0x01
151#define METAL_REV_B2 0x02
152#define TG3PCI_DMA_RW_CTRL 0x0000006c
153#define DMA_RWCTRL_MIN_DMA 0x000000ff
154#define DMA_RWCTRL_MIN_DMA_SHIFT 0
155#define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
156#define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
157#define DMA_RWCTRL_READ_BNDRY_16 0x00000100
158#define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
159#define DMA_RWCTRL_READ_BNDRY_32 0x00000200
160#define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
161#define DMA_RWCTRL_READ_BNDRY_64 0x00000300
162#define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
163#define DMA_RWCTRL_READ_BNDRY_128 0x00000400
164#define DMA_RWCTRL_READ_BNDRY_256 0x00000500
165#define DMA_RWCTRL_READ_BNDRY_512 0x00000600
166#define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
167#define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
168#define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
169#define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
170#define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
171#define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
172#define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
173#define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
174#define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
175#define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
176#define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
177#define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
178#define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
179#define DMA_RWCTRL_ONE_DMA 0x00004000
180#define DMA_RWCTRL_READ_WATER 0x00070000
181#define DMA_RWCTRL_READ_WATER_SHIFT 16
182#define DMA_RWCTRL_WRITE_WATER 0x00380000
183#define DMA_RWCTRL_WRITE_WATER_SHIFT 19
184#define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
185#define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
186#define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
187#define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
188#define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
189#define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
190#define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
191#define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
192#define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
193#define TG3PCI_PCISTATE 0x00000070
194#define PCISTATE_FORCE_RESET 0x00000001
195#define PCISTATE_INT_NOT_ACTIVE 0x00000002
196#define PCISTATE_CONV_PCI_MODE 0x00000004
197#define PCISTATE_BUS_SPEED_HIGH 0x00000008
198#define PCISTATE_BUS_32BIT 0x00000010
199#define PCISTATE_ROM_ENABLE 0x00000020
200#define PCISTATE_ROM_RETRY_ENABLE 0x00000040
201#define PCISTATE_FLAT_VIEW 0x00000100
202#define PCISTATE_RETRY_SAME_DMA 0x00002000
Matt Carlson0d3031d2007-10-10 18:02:43 -0700203#define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
204#define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205#define TG3PCI_CLOCK_CTRL 0x00000074
206#define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
207#define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
208#define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
209#define CLOCK_CTRL_ALTCLK 0x00001000
210#define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
211#define CLOCK_CTRL_44MHZ_CORE 0x00040000
212#define CLOCK_CTRL_625_CORE 0x00100000
213#define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
214#define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
215#define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
216#define TG3PCI_REG_BASE_ADDR 0x00000078
217#define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
218#define TG3PCI_REG_DATA 0x00000080
219#define TG3PCI_MEM_WIN_DATA 0x00000084
220#define TG3PCI_MODE_CTRL 0x00000088
221#define TG3PCI_MISC_CFG 0x0000008c
222#define TG3PCI_MISC_LOCAL_CTRL 0x00000090
223/* 0x94 --> 0x98 unused */
224#define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
225#define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
226#define TG3PCI_SND_PROD_IDX 0x000000a8 /* 64-bit */
227/* 0xb0 --> 0xb8 unused */
228#define TG3PCI_DUAL_MAC_CTRL 0x000000b8
229#define DUAL_MAC_CTRL_CH_MASK 0x00000003
230#define DUAL_MAC_CTRL_ID 0x00000004
Matt Carlson795d01c2007-10-07 23:28:17 -0700231#define TG3PCI_PRODID_ASICREV 0x000000bc
232#define PROD_ID_ASIC_REV_MASK 0x0fffffff
233/* 0xc0 --> 0x100 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
235/* 0x100 --> 0x200 unused */
236
237/* Mailbox registers */
238#define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
239#define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
240#define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
241#define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
242#define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
243#define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
244#define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
245#define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
246#define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
247#define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
248#define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
249#define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
250#define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
251#define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
252#define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
253#define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
254#define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
255#define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
256#define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
257#define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
258#define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
259#define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
260#define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
261#define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
262#define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
263#define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
264#define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
265#define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
266#define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
267#define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
268#define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
269#define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
270#define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
271#define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
272#define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
273#define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
274#define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
275#define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
276#define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
277#define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
278#define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
279#define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
280#define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
281#define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
282#define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
283#define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
284#define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
285#define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
286#define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
287#define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
288#define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
289#define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
290#define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
291#define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
292#define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
293#define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
294#define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
295#define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
296#define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
297#define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
298#define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
299#define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
300#define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
301#define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
302
303/* MAC control registers */
304#define MAC_MODE 0x00000400
305#define MAC_MODE_RESET 0x00000001
306#define MAC_MODE_HALF_DUPLEX 0x00000002
307#define MAC_MODE_PORT_MODE_MASK 0x0000000c
308#define MAC_MODE_PORT_MODE_TBI 0x0000000c
309#define MAC_MODE_PORT_MODE_GMII 0x00000008
310#define MAC_MODE_PORT_MODE_MII 0x00000004
311#define MAC_MODE_PORT_MODE_NONE 0x00000000
312#define MAC_MODE_PORT_INT_LPBACK 0x00000010
313#define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
314#define MAC_MODE_TX_BURSTING 0x00000100
315#define MAC_MODE_MAX_DEFER 0x00000200
316#define MAC_MODE_LINK_POLARITY 0x00000400
317#define MAC_MODE_RXSTAT_ENABLE 0x00000800
318#define MAC_MODE_RXSTAT_CLEAR 0x00001000
319#define MAC_MODE_RXSTAT_FLUSH 0x00002000
320#define MAC_MODE_TXSTAT_ENABLE 0x00004000
321#define MAC_MODE_TXSTAT_CLEAR 0x00008000
322#define MAC_MODE_TXSTAT_FLUSH 0x00010000
323#define MAC_MODE_SEND_CONFIGS 0x00020000
324#define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
325#define MAC_MODE_ACPI_ENABLE 0x00080000
326#define MAC_MODE_MIP_ENABLE 0x00100000
327#define MAC_MODE_TDE_ENABLE 0x00200000
328#define MAC_MODE_RDE_ENABLE 0x00400000
329#define MAC_MODE_FHDE_ENABLE 0x00800000
Matt Carlsonb2aee152008-11-03 16:51:11 -0800330#define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000
Matt Carlson3bda1252008-08-15 14:08:22 -0700331#define MAC_MODE_APE_RX_EN 0x08000000
332#define MAC_MODE_APE_TX_EN 0x10000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333#define MAC_STATUS 0x00000404
334#define MAC_STATUS_PCS_SYNCED 0x00000001
335#define MAC_STATUS_SIGNAL_DET 0x00000002
336#define MAC_STATUS_RCVD_CFG 0x00000004
337#define MAC_STATUS_CFG_CHANGED 0x00000008
338#define MAC_STATUS_SYNC_CHANGED 0x00000010
339#define MAC_STATUS_PORT_DEC_ERR 0x00000400
340#define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
341#define MAC_STATUS_MI_COMPLETION 0x00400000
342#define MAC_STATUS_MI_INTERRUPT 0x00800000
343#define MAC_STATUS_AP_ERROR 0x01000000
344#define MAC_STATUS_ODI_ERROR 0x02000000
345#define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
346#define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
347#define MAC_EVENT 0x00000408
348#define MAC_EVENT_PORT_DECODE_ERR 0x00000400
349#define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
350#define MAC_EVENT_MI_COMPLETION 0x00400000
351#define MAC_EVENT_MI_INTERRUPT 0x00800000
352#define MAC_EVENT_AP_ERROR 0x01000000
353#define MAC_EVENT_ODI_ERROR 0x02000000
354#define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
355#define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
356#define MAC_LED_CTRL 0x0000040c
357#define LED_CTRL_LNKLED_OVERRIDE 0x00000001
358#define LED_CTRL_1000MBPS_ON 0x00000002
359#define LED_CTRL_100MBPS_ON 0x00000004
360#define LED_CTRL_10MBPS_ON 0x00000008
361#define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
362#define LED_CTRL_TRAFFIC_BLINK 0x00000020
363#define LED_CTRL_TRAFFIC_LED 0x00000040
364#define LED_CTRL_1000MBPS_STATUS 0x00000080
365#define LED_CTRL_100MBPS_STATUS 0x00000100
366#define LED_CTRL_10MBPS_STATUS 0x00000200
367#define LED_CTRL_TRAFFIC_STATUS 0x00000400
368#define LED_CTRL_MODE_MAC 0x00000000
369#define LED_CTRL_MODE_PHY_1 0x00000800
370#define LED_CTRL_MODE_PHY_2 0x00001000
371#define LED_CTRL_MODE_SHASTA_MAC 0x00002000
372#define LED_CTRL_MODE_SHARED 0x00004000
373#define LED_CTRL_MODE_COMBO 0x00008000
374#define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
375#define LED_CTRL_BLINK_RATE_SHIFT 19
376#define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
377#define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
378#define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
379#define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
380#define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
381#define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
382#define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
383#define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
384#define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
385#define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
386#define MAC_ACPI_MBUF_PTR 0x00000430
387#define MAC_ACPI_LEN_OFFSET 0x00000434
388#define ACPI_LENOFF_LEN_MASK 0x0000ffff
389#define ACPI_LENOFF_LEN_SHIFT 0
390#define ACPI_LENOFF_OFF_MASK 0x0fff0000
391#define ACPI_LENOFF_OFF_SHIFT 16
392#define MAC_TX_BACKOFF_SEED 0x00000438
393#define TX_BACKOFF_SEED_MASK 0x000003ff
394#define MAC_RX_MTU_SIZE 0x0000043c
395#define RX_MTU_SIZE_MASK 0x0000ffff
396#define MAC_PCS_TEST 0x00000440
397#define PCS_TEST_PATTERN_MASK 0x000fffff
398#define PCS_TEST_PATTERN_SHIFT 0
399#define PCS_TEST_ENABLE 0x00100000
400#define MAC_TX_AUTO_NEG 0x00000444
401#define TX_AUTO_NEG_MASK 0x0000ffff
402#define TX_AUTO_NEG_SHIFT 0
403#define MAC_RX_AUTO_NEG 0x00000448
404#define RX_AUTO_NEG_MASK 0x0000ffff
405#define RX_AUTO_NEG_SHIFT 0
406#define MAC_MI_COM 0x0000044c
407#define MI_COM_CMD_MASK 0x0c000000
408#define MI_COM_CMD_WRITE 0x04000000
409#define MI_COM_CMD_READ 0x08000000
410#define MI_COM_READ_FAILED 0x10000000
411#define MI_COM_START 0x20000000
412#define MI_COM_BUSY 0x20000000
413#define MI_COM_PHY_ADDR_MASK 0x03e00000
414#define MI_COM_PHY_ADDR_SHIFT 21
415#define MI_COM_REG_ADDR_MASK 0x001f0000
416#define MI_COM_REG_ADDR_SHIFT 16
417#define MI_COM_DATA_MASK 0x0000ffff
418#define MAC_MI_STAT 0x00000450
419#define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800420#define MAC_MI_STAT_10MBPS_MODE 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421#define MAC_MI_MODE 0x00000454
422#define MAC_MI_MODE_CLK_10MHZ 0x00000001
423#define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
424#define MAC_MI_MODE_AUTO_POLL 0x00000010
Matt Carlson8ef21422008-05-02 16:47:53 -0700425#define MAC_MI_MODE_500KHZ_CONST 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426#define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
427#define MAC_AUTO_POLL_STATUS 0x00000458
428#define MAC_AUTO_POLL_ERROR 0x00000001
429#define MAC_TX_MODE 0x0000045c
430#define TX_MODE_RESET 0x00000001
431#define TX_MODE_ENABLE 0x00000002
432#define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
433#define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
434#define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
435#define MAC_TX_STATUS 0x00000460
436#define TX_STATUS_XOFFED 0x00000001
437#define TX_STATUS_SENT_XOFF 0x00000002
438#define TX_STATUS_SENT_XON 0x00000004
439#define TX_STATUS_LINK_UP 0x00000008
440#define TX_STATUS_ODI_UNDERRUN 0x00000010
441#define TX_STATUS_ODI_OVERRUN 0x00000020
442#define MAC_TX_LENGTHS 0x00000464
443#define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
444#define TX_LENGTHS_SLOT_TIME_SHIFT 0
445#define TX_LENGTHS_IPG_MASK 0x00000f00
446#define TX_LENGTHS_IPG_SHIFT 8
447#define TX_LENGTHS_IPG_CRS_MASK 0x00003000
448#define TX_LENGTHS_IPG_CRS_SHIFT 12
449#define MAC_RX_MODE 0x00000468
450#define RX_MODE_RESET 0x00000001
451#define RX_MODE_ENABLE 0x00000002
452#define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
453#define RX_MODE_KEEP_MAC_CTRL 0x00000008
454#define RX_MODE_KEEP_PAUSE 0x00000010
455#define RX_MODE_ACCEPT_OVERSIZED 0x00000020
456#define RX_MODE_ACCEPT_RUNTS 0x00000040
457#define RX_MODE_LEN_CHECK 0x00000080
458#define RX_MODE_PROMISC 0x00000100
459#define RX_MODE_NO_CRC_CHECK 0x00000200
460#define RX_MODE_KEEP_VLAN_TAG 0x00000400
Michael Chanaf36e6b2006-03-23 01:28:06 -0800461#define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462#define MAC_RX_STATUS 0x0000046c
463#define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
464#define RX_STATUS_XOFF_RCVD 0x00000002
465#define RX_STATUS_XON_RCVD 0x00000004
466#define MAC_HASH_REG_0 0x00000470
467#define MAC_HASH_REG_1 0x00000474
468#define MAC_HASH_REG_2 0x00000478
469#define MAC_HASH_REG_3 0x0000047c
470#define MAC_RCV_RULE_0 0x00000480
471#define MAC_RCV_VALUE_0 0x00000484
472#define MAC_RCV_RULE_1 0x00000488
473#define MAC_RCV_VALUE_1 0x0000048c
474#define MAC_RCV_RULE_2 0x00000490
475#define MAC_RCV_VALUE_2 0x00000494
476#define MAC_RCV_RULE_3 0x00000498
477#define MAC_RCV_VALUE_3 0x0000049c
478#define MAC_RCV_RULE_4 0x000004a0
479#define MAC_RCV_VALUE_4 0x000004a4
480#define MAC_RCV_RULE_5 0x000004a8
481#define MAC_RCV_VALUE_5 0x000004ac
482#define MAC_RCV_RULE_6 0x000004b0
483#define MAC_RCV_VALUE_6 0x000004b4
484#define MAC_RCV_RULE_7 0x000004b8
485#define MAC_RCV_VALUE_7 0x000004bc
486#define MAC_RCV_RULE_8 0x000004c0
487#define MAC_RCV_VALUE_8 0x000004c4
488#define MAC_RCV_RULE_9 0x000004c8
489#define MAC_RCV_VALUE_9 0x000004cc
490#define MAC_RCV_RULE_10 0x000004d0
491#define MAC_RCV_VALUE_10 0x000004d4
492#define MAC_RCV_RULE_11 0x000004d8
493#define MAC_RCV_VALUE_11 0x000004dc
494#define MAC_RCV_RULE_12 0x000004e0
495#define MAC_RCV_VALUE_12 0x000004e4
496#define MAC_RCV_RULE_13 0x000004e8
497#define MAC_RCV_VALUE_13 0x000004ec
498#define MAC_RCV_RULE_14 0x000004f0
499#define MAC_RCV_VALUE_14 0x000004f4
500#define MAC_RCV_RULE_15 0x000004f8
501#define MAC_RCV_VALUE_15 0x000004fc
502#define RCV_RULE_DISABLE_MASK 0x7fffffff
503#define MAC_RCV_RULE_CFG 0x00000500
504#define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
505#define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
506/* 0x508 --> 0x520 unused */
507#define MAC_HASHREGU_0 0x00000520
508#define MAC_HASHREGU_1 0x00000524
509#define MAC_HASHREGU_2 0x00000528
510#define MAC_HASHREGU_3 0x0000052c
511#define MAC_EXTADDR_0_HIGH 0x00000530
512#define MAC_EXTADDR_0_LOW 0x00000534
513#define MAC_EXTADDR_1_HIGH 0x00000538
514#define MAC_EXTADDR_1_LOW 0x0000053c
515#define MAC_EXTADDR_2_HIGH 0x00000540
516#define MAC_EXTADDR_2_LOW 0x00000544
517#define MAC_EXTADDR_3_HIGH 0x00000548
518#define MAC_EXTADDR_3_LOW 0x0000054c
519#define MAC_EXTADDR_4_HIGH 0x00000550
520#define MAC_EXTADDR_4_LOW 0x00000554
521#define MAC_EXTADDR_5_HIGH 0x00000558
522#define MAC_EXTADDR_5_LOW 0x0000055c
523#define MAC_EXTADDR_6_HIGH 0x00000560
524#define MAC_EXTADDR_6_LOW 0x00000564
525#define MAC_EXTADDR_7_HIGH 0x00000568
526#define MAC_EXTADDR_7_LOW 0x0000056c
527#define MAC_EXTADDR_8_HIGH 0x00000570
528#define MAC_EXTADDR_8_LOW 0x00000574
529#define MAC_EXTADDR_9_HIGH 0x00000578
530#define MAC_EXTADDR_9_LOW 0x0000057c
531#define MAC_EXTADDR_10_HIGH 0x00000580
532#define MAC_EXTADDR_10_LOW 0x00000584
533#define MAC_EXTADDR_11_HIGH 0x00000588
534#define MAC_EXTADDR_11_LOW 0x0000058c
535#define MAC_SERDES_CFG 0x00000590
536#define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
537#define MAC_SERDES_STAT 0x00000594
Matt Carlsona9daf362008-05-25 23:49:44 -0700538/* 0x598 --> 0x5a0 unused */
539#define MAC_PHYCFG1 0x000005a0
540#define MAC_PHYCFG1_RGMII_INT 0x00000001
541#define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
542#define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
543#define MAC_PHYCFG1_TXC_DRV 0x20000000
544#define MAC_PHYCFG2 0x000005a4
545#define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800546#define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0
547#define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0
548#define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100
549#define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000
550#define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0
551#define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00
552#define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600
553#define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400
554#define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800
555#define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000
556#define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000
557#define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000
558#define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000
559#define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000
560#define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000
561#define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000
562#define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000
563#define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000
564#define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000
565#define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000
566#define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000
567#define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000
568#define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000
569#define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000
570#define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000
571#define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000
572#define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000
573#define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000
574#define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000
575#define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000
576#define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000
577#define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000
578#define MAC_PHYCFG2_ACT_MASK_50610 0x01000000
579#define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000
580#define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000
581#define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000
582#define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000
583#define MAC_PHYCFG2_ACT_COMP_50610 0x00000000
584#define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000
585#define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000
586#define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000
587#define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000
588#define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000
589#define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000
590#define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000
591#define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000
592#define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000
593#define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000
594#define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000
595#define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000
596#define MAC_PHYCFG2_50610_LED_MODES \
597 (MAC_PHYCFG2_EMODE_MASK_50610 | \
598 MAC_PHYCFG2_EMODE_COMP_50610 | \
599 MAC_PHYCFG2_FMODE_MASK_50610 | \
600 MAC_PHYCFG2_FMODE_COMP_50610 | \
601 MAC_PHYCFG2_GMODE_MASK_50610 | \
602 MAC_PHYCFG2_GMODE_COMP_50610 | \
603 MAC_PHYCFG2_ACT_MASK_50610 | \
604 MAC_PHYCFG2_ACT_COMP_50610 | \
605 MAC_PHYCFG2_QUAL_MASK_50610 | \
606 MAC_PHYCFG2_QUAL_COMP_50610)
607#define MAC_PHYCFG2_AC131_LED_MODES \
608 (MAC_PHYCFG2_EMODE_MASK_AC131 | \
609 MAC_PHYCFG2_EMODE_COMP_AC131 | \
610 MAC_PHYCFG2_FMODE_MASK_AC131 | \
611 MAC_PHYCFG2_FMODE_COMP_AC131 | \
612 MAC_PHYCFG2_GMODE_MASK_AC131 | \
613 MAC_PHYCFG2_GMODE_COMP_AC131 | \
614 MAC_PHYCFG2_ACT_MASK_AC131 | \
615 MAC_PHYCFG2_ACT_COMP_AC131 | \
616 MAC_PHYCFG2_QUAL_MASK_AC131 | \
617 MAC_PHYCFG2_QUAL_COMP_AC131)
618#define MAC_PHYCFG2_RTL8211C_LED_MODES \
619 (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
620 MAC_PHYCFG2_EMODE_COMP_RT8211 | \
621 MAC_PHYCFG2_FMODE_MASK_RT8211 | \
622 MAC_PHYCFG2_FMODE_COMP_RT8211 | \
623 MAC_PHYCFG2_GMODE_MASK_RT8211 | \
624 MAC_PHYCFG2_GMODE_COMP_RT8211 | \
625 MAC_PHYCFG2_ACT_MASK_RT8211 | \
626 MAC_PHYCFG2_ACT_COMP_RT8211 | \
627 MAC_PHYCFG2_QUAL_MASK_RT8211 | \
628 MAC_PHYCFG2_QUAL_COMP_RT8211)
629#define MAC_PHYCFG2_RTL8201E_LED_MODES \
630 (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
631 MAC_PHYCFG2_EMODE_COMP_RT8201 | \
632 MAC_PHYCFG2_FMODE_MASK_RT8201 | \
633 MAC_PHYCFG2_FMODE_COMP_RT8201 | \
634 MAC_PHYCFG2_GMODE_MASK_RT8201 | \
635 MAC_PHYCFG2_GMODE_COMP_RT8201 | \
636 MAC_PHYCFG2_ACT_MASK_RT8201 | \
637 MAC_PHYCFG2_ACT_COMP_RT8201 | \
638 MAC_PHYCFG2_QUAL_MASK_RT8201 | \
639 MAC_PHYCFG2_QUAL_COMP_RT8201)
Matt Carlsona9daf362008-05-25 23:49:44 -0700640#define MAC_EXT_RGMII_MODE 0x000005a8
641#define MAC_RGMII_MODE_TX_ENABLE 0x00000001
642#define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
643#define MAC_RGMII_MODE_TX_RESET 0x00000004
644#define MAC_RGMII_MODE_RX_INT_B 0x00000100
645#define MAC_RGMII_MODE_RX_QUALITY 0x00000200
646#define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
647#define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
648/* 0x5ac --> 0x5b0 unused */
Michael Chana4e2b342005-10-26 15:46:52 -0700649#define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
650#define SERDES_RX_SIG_DETECT 0x00000400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651#define SG_DIG_CTRL 0x000005b0
652#define SG_DIG_USING_HW_AUTONEG 0x80000000
653#define SG_DIG_SOFT_RESET 0x40000000
654#define SG_DIG_DISABLE_LINKRDY 0x20000000
655#define SG_DIG_CRC16_CLEAR_N 0x01000000
656#define SG_DIG_EN10B 0x00800000
657#define SG_DIG_CLEAR_STATUS 0x00400000
658#define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
659#define SG_DIG_LOCAL_LINK_STATUS 0x00100000
660#define SG_DIG_SPEED_STATUS_MASK 0x000c0000
661#define SG_DIG_SPEED_STATUS_SHIFT 18
662#define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
663#define SG_DIG_RESTART_AUTONEG 0x00010000
664#define SG_DIG_FIBER_MODE 0x00008000
665#define SG_DIG_REMOTE_FAULT_MASK 0x00006000
666#define SG_DIG_PAUSE_MASK 0x00001800
Matt Carlsonc98f6e32007-12-20 20:08:32 -0800667#define SG_DIG_PAUSE_CAP 0x00000800
668#define SG_DIG_ASYM_PAUSE 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669#define SG_DIG_GBIC_ENABLE 0x00000400
670#define SG_DIG_CHECK_END_ENABLE 0x00000200
671#define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
672#define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
673#define SG_DIG_GMII_INPUT_SELECT 0x00000040
674#define SG_DIG_MRADV_CRC16_SELECT 0x00000020
675#define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
676#define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
677#define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
678#define SG_DIG_REMOTE_LOOPBACK 0x00000002
679#define SG_DIG_LOOPBACK 0x00000001
Matt Carlsonc98f6e32007-12-20 20:08:32 -0800680#define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
681 SG_DIG_LOCAL_DUPLEX_STATUS | \
682 SG_DIG_LOCAL_LINK_STATUS | \
683 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
684 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685#define SG_DIG_STATUS 0x000005b4
686#define SG_DIG_CRC16_BUS_MASK 0xffff0000
687#define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
688#define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
689#define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
690#define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
691#define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
692#define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
693#define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
694#define SG_DIG_COMMA_DETECTOR 0x00000008
695#define SG_DIG_MAC_ACK_STATUS 0x00000004
696#define SG_DIG_AUTONEG_COMPLETE 0x00000002
697#define SG_DIG_AUTONEG_ERROR 0x00000001
698/* 0x5b8 --> 0x600 unused */
699#define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
700#define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
701/* 0x624 --> 0x800 unused */
702#define MAC_TX_STATS_OCTETS 0x00000800
703#define MAC_TX_STATS_RESV1 0x00000804
704#define MAC_TX_STATS_COLLISIONS 0x00000808
705#define MAC_TX_STATS_XON_SENT 0x0000080c
706#define MAC_TX_STATS_XOFF_SENT 0x00000810
707#define MAC_TX_STATS_RESV2 0x00000814
708#define MAC_TX_STATS_MAC_ERRORS 0x00000818
709#define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
710#define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
711#define MAC_TX_STATS_DEFERRED 0x00000824
712#define MAC_TX_STATS_RESV3 0x00000828
713#define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
714#define MAC_TX_STATS_LATE_COL 0x00000830
715#define MAC_TX_STATS_RESV4_1 0x00000834
716#define MAC_TX_STATS_RESV4_2 0x00000838
717#define MAC_TX_STATS_RESV4_3 0x0000083c
718#define MAC_TX_STATS_RESV4_4 0x00000840
719#define MAC_TX_STATS_RESV4_5 0x00000844
720#define MAC_TX_STATS_RESV4_6 0x00000848
721#define MAC_TX_STATS_RESV4_7 0x0000084c
722#define MAC_TX_STATS_RESV4_8 0x00000850
723#define MAC_TX_STATS_RESV4_9 0x00000854
724#define MAC_TX_STATS_RESV4_10 0x00000858
725#define MAC_TX_STATS_RESV4_11 0x0000085c
726#define MAC_TX_STATS_RESV4_12 0x00000860
727#define MAC_TX_STATS_RESV4_13 0x00000864
728#define MAC_TX_STATS_RESV4_14 0x00000868
729#define MAC_TX_STATS_UCAST 0x0000086c
730#define MAC_TX_STATS_MCAST 0x00000870
731#define MAC_TX_STATS_BCAST 0x00000874
732#define MAC_TX_STATS_RESV5_1 0x00000878
733#define MAC_TX_STATS_RESV5_2 0x0000087c
734#define MAC_RX_STATS_OCTETS 0x00000880
735#define MAC_RX_STATS_RESV1 0x00000884
736#define MAC_RX_STATS_FRAGMENTS 0x00000888
737#define MAC_RX_STATS_UCAST 0x0000088c
738#define MAC_RX_STATS_MCAST 0x00000890
739#define MAC_RX_STATS_BCAST 0x00000894
740#define MAC_RX_STATS_FCS_ERRORS 0x00000898
741#define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
742#define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
743#define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
744#define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
745#define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
746#define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
747#define MAC_RX_STATS_JABBERS 0x000008b4
748#define MAC_RX_STATS_UNDERSIZE 0x000008b8
749/* 0x8bc --> 0xc00 unused */
750
751/* Send data initiator control registers */
752#define SNDDATAI_MODE 0x00000c00
753#define SNDDATAI_MODE_RESET 0x00000001
754#define SNDDATAI_MODE_ENABLE 0x00000002
755#define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
756#define SNDDATAI_STATUS 0x00000c04
757#define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
758#define SNDDATAI_STATSCTRL 0x00000c08
759#define SNDDATAI_SCTRL_ENABLE 0x00000001
760#define SNDDATAI_SCTRL_FASTUPD 0x00000002
761#define SNDDATAI_SCTRL_CLEAR 0x00000004
762#define SNDDATAI_SCTRL_FLUSH 0x00000008
763#define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
764#define SNDDATAI_STATSENAB 0x00000c0c
765#define SNDDATAI_STATSINCMASK 0x00000c10
Michael Chanb5d37722006-09-27 16:06:21 -0700766#define ISO_PKT_TX 0x00000c20
767/* 0xc24 --> 0xc80 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768#define SNDDATAI_COS_CNT_0 0x00000c80
769#define SNDDATAI_COS_CNT_1 0x00000c84
770#define SNDDATAI_COS_CNT_2 0x00000c88
771#define SNDDATAI_COS_CNT_3 0x00000c8c
772#define SNDDATAI_COS_CNT_4 0x00000c90
773#define SNDDATAI_COS_CNT_5 0x00000c94
774#define SNDDATAI_COS_CNT_6 0x00000c98
775#define SNDDATAI_COS_CNT_7 0x00000c9c
776#define SNDDATAI_COS_CNT_8 0x00000ca0
777#define SNDDATAI_COS_CNT_9 0x00000ca4
778#define SNDDATAI_COS_CNT_10 0x00000ca8
779#define SNDDATAI_COS_CNT_11 0x00000cac
780#define SNDDATAI_COS_CNT_12 0x00000cb0
781#define SNDDATAI_COS_CNT_13 0x00000cb4
782#define SNDDATAI_COS_CNT_14 0x00000cb8
783#define SNDDATAI_COS_CNT_15 0x00000cbc
784#define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
785#define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
786#define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
787#define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
788#define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
789#define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
790#define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
791#define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
792/* 0xce0 --> 0x1000 unused */
793
794/* Send data completion control registers */
795#define SNDDATAC_MODE 0x00001000
796#define SNDDATAC_MODE_RESET 0x00000001
797#define SNDDATAC_MODE_ENABLE 0x00000002
Matt Carlson9936bcf2007-10-10 18:03:07 -0700798#define SNDDATAC_MODE_CDELAY 0x00000010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799/* 0x1004 --> 0x1400 unused */
800
801/* Send BD ring selector */
802#define SNDBDS_MODE 0x00001400
803#define SNDBDS_MODE_RESET 0x00000001
804#define SNDBDS_MODE_ENABLE 0x00000002
805#define SNDBDS_MODE_ATTN_ENABLE 0x00000004
806#define SNDBDS_STATUS 0x00001404
807#define SNDBDS_STATUS_ERROR_ATTN 0x00000004
808#define SNDBDS_HWDIAG 0x00001408
809/* 0x140c --> 0x1440 */
810#define SNDBDS_SEL_CON_IDX_0 0x00001440
811#define SNDBDS_SEL_CON_IDX_1 0x00001444
812#define SNDBDS_SEL_CON_IDX_2 0x00001448
813#define SNDBDS_SEL_CON_IDX_3 0x0000144c
814#define SNDBDS_SEL_CON_IDX_4 0x00001450
815#define SNDBDS_SEL_CON_IDX_5 0x00001454
816#define SNDBDS_SEL_CON_IDX_6 0x00001458
817#define SNDBDS_SEL_CON_IDX_7 0x0000145c
818#define SNDBDS_SEL_CON_IDX_8 0x00001460
819#define SNDBDS_SEL_CON_IDX_9 0x00001464
820#define SNDBDS_SEL_CON_IDX_10 0x00001468
821#define SNDBDS_SEL_CON_IDX_11 0x0000146c
822#define SNDBDS_SEL_CON_IDX_12 0x00001470
823#define SNDBDS_SEL_CON_IDX_13 0x00001474
824#define SNDBDS_SEL_CON_IDX_14 0x00001478
825#define SNDBDS_SEL_CON_IDX_15 0x0000147c
826/* 0x1480 --> 0x1800 unused */
827
828/* Send BD initiator control registers */
829#define SNDBDI_MODE 0x00001800
830#define SNDBDI_MODE_RESET 0x00000001
831#define SNDBDI_MODE_ENABLE 0x00000002
832#define SNDBDI_MODE_ATTN_ENABLE 0x00000004
833#define SNDBDI_STATUS 0x00001804
834#define SNDBDI_STATUS_ERROR_ATTN 0x00000004
835#define SNDBDI_IN_PROD_IDX_0 0x00001808
836#define SNDBDI_IN_PROD_IDX_1 0x0000180c
837#define SNDBDI_IN_PROD_IDX_2 0x00001810
838#define SNDBDI_IN_PROD_IDX_3 0x00001814
839#define SNDBDI_IN_PROD_IDX_4 0x00001818
840#define SNDBDI_IN_PROD_IDX_5 0x0000181c
841#define SNDBDI_IN_PROD_IDX_6 0x00001820
842#define SNDBDI_IN_PROD_IDX_7 0x00001824
843#define SNDBDI_IN_PROD_IDX_8 0x00001828
844#define SNDBDI_IN_PROD_IDX_9 0x0000182c
845#define SNDBDI_IN_PROD_IDX_10 0x00001830
846#define SNDBDI_IN_PROD_IDX_11 0x00001834
847#define SNDBDI_IN_PROD_IDX_12 0x00001838
848#define SNDBDI_IN_PROD_IDX_13 0x0000183c
849#define SNDBDI_IN_PROD_IDX_14 0x00001840
850#define SNDBDI_IN_PROD_IDX_15 0x00001844
851/* 0x1848 --> 0x1c00 unused */
852
853/* Send BD completion control registers */
854#define SNDBDC_MODE 0x00001c00
855#define SNDBDC_MODE_RESET 0x00000001
856#define SNDBDC_MODE_ENABLE 0x00000002
857#define SNDBDC_MODE_ATTN_ENABLE 0x00000004
858/* 0x1c04 --> 0x2000 unused */
859
860/* Receive list placement control registers */
861#define RCVLPC_MODE 0x00002000
862#define RCVLPC_MODE_RESET 0x00000001
863#define RCVLPC_MODE_ENABLE 0x00000002
864#define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
865#define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
866#define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
867#define RCVLPC_STATUS 0x00002004
868#define RCVLPC_STATUS_CLASS0 0x00000004
869#define RCVLPC_STATUS_MAPOOR 0x00000008
870#define RCVLPC_STATUS_STAT_OFLOW 0x00000010
871#define RCVLPC_LOCK 0x00002008
872#define RCVLPC_LOCK_REQ_MASK 0x0000ffff
873#define RCVLPC_LOCK_REQ_SHIFT 0
874#define RCVLPC_LOCK_GRANT_MASK 0xffff0000
875#define RCVLPC_LOCK_GRANT_SHIFT 16
876#define RCVLPC_NON_EMPTY_BITS 0x0000200c
877#define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
878#define RCVLPC_CONFIG 0x00002010
879#define RCVLPC_STATSCTRL 0x00002014
880#define RCVLPC_STATSCTRL_ENABLE 0x00000001
881#define RCVLPC_STATSCTRL_FASTUPD 0x00000002
882#define RCVLPC_STATS_ENABLE 0x00002018
Michael Chan16613942006-06-29 20:15:13 -0700883#define RCVLPC_STATSENAB_DACK_FIX 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884#define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
885#define RCVLPC_STATS_INCMASK 0x0000201c
886/* 0x2020 --> 0x2100 unused */
887#define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
888#define SELLST_TAIL 0x00000004
889#define SELLST_CONT 0x00000008
890#define SELLST_UNUSED 0x0000000c
891#define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
892#define RCVLPC_DROP_FILTER_CNT 0x00002240
893#define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
894#define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
895#define RCVLPC_NO_RCV_BD_CNT 0x0000224c
896#define RCVLPC_IN_DISCARDS_CNT 0x00002250
897#define RCVLPC_IN_ERRORS_CNT 0x00002254
898#define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
899/* 0x225c --> 0x2400 unused */
900
901/* Receive Data and Receive BD Initiator Control */
902#define RCVDBDI_MODE 0x00002400
903#define RCVDBDI_MODE_RESET 0x00000001
904#define RCVDBDI_MODE_ENABLE 0x00000002
905#define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
906#define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
907#define RCVDBDI_MODE_INV_RING_SZ 0x00000010
908#define RCVDBDI_STATUS 0x00002404
909#define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
910#define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
911#define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
912#define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
913/* 0x240c --> 0x2440 unused */
914#define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
915#define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
916#define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
917#define RCVDBDI_JUMBO_CON_IDX 0x00002470
918#define RCVDBDI_STD_CON_IDX 0x00002474
919#define RCVDBDI_MINI_CON_IDX 0x00002478
920/* 0x247c --> 0x2480 unused */
921#define RCVDBDI_BD_PROD_IDX_0 0x00002480
922#define RCVDBDI_BD_PROD_IDX_1 0x00002484
923#define RCVDBDI_BD_PROD_IDX_2 0x00002488
924#define RCVDBDI_BD_PROD_IDX_3 0x0000248c
925#define RCVDBDI_BD_PROD_IDX_4 0x00002490
926#define RCVDBDI_BD_PROD_IDX_5 0x00002494
927#define RCVDBDI_BD_PROD_IDX_6 0x00002498
928#define RCVDBDI_BD_PROD_IDX_7 0x0000249c
929#define RCVDBDI_BD_PROD_IDX_8 0x000024a0
930#define RCVDBDI_BD_PROD_IDX_9 0x000024a4
931#define RCVDBDI_BD_PROD_IDX_10 0x000024a8
932#define RCVDBDI_BD_PROD_IDX_11 0x000024ac
933#define RCVDBDI_BD_PROD_IDX_12 0x000024b0
934#define RCVDBDI_BD_PROD_IDX_13 0x000024b4
935#define RCVDBDI_BD_PROD_IDX_14 0x000024b8
936#define RCVDBDI_BD_PROD_IDX_15 0x000024bc
937#define RCVDBDI_HWDIAG 0x000024c0
938/* 0x24c4 --> 0x2800 unused */
939
940/* Receive Data Completion Control */
941#define RCVDCC_MODE 0x00002800
942#define RCVDCC_MODE_RESET 0x00000001
943#define RCVDCC_MODE_ENABLE 0x00000002
944#define RCVDCC_MODE_ATTN_ENABLE 0x00000004
945/* 0x2804 --> 0x2c00 unused */
946
947/* Receive BD Initiator Control Registers */
948#define RCVBDI_MODE 0x00002c00
949#define RCVBDI_MODE_RESET 0x00000001
950#define RCVBDI_MODE_ENABLE 0x00000002
951#define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
952#define RCVBDI_STATUS 0x00002c04
953#define RCVBDI_STATUS_RCB_ATTN 0x00000004
954#define RCVBDI_JUMBO_PROD_IDX 0x00002c08
955#define RCVBDI_STD_PROD_IDX 0x00002c0c
956#define RCVBDI_MINI_PROD_IDX 0x00002c10
957#define RCVBDI_MINI_THRESH 0x00002c14
958#define RCVBDI_STD_THRESH 0x00002c18
959#define RCVBDI_JUMBO_THRESH 0x00002c1c
960/* 0x2c20 --> 0x3000 unused */
961
962/* Receive BD Completion Control Registers */
963#define RCVCC_MODE 0x00003000
964#define RCVCC_MODE_RESET 0x00000001
965#define RCVCC_MODE_ENABLE 0x00000002
966#define RCVCC_MODE_ATTN_ENABLE 0x00000004
967#define RCVCC_STATUS 0x00003004
968#define RCVCC_STATUS_ERROR_ATTN 0x00000004
969#define RCVCC_JUMP_PROD_IDX 0x00003008
970#define RCVCC_STD_PROD_IDX 0x0000300c
971#define RCVCC_MINI_PROD_IDX 0x00003010
972/* 0x3014 --> 0x3400 unused */
973
974/* Receive list selector control registers */
975#define RCVLSC_MODE 0x00003400
976#define RCVLSC_MODE_RESET 0x00000001
977#define RCVLSC_MODE_ENABLE 0x00000002
978#define RCVLSC_MODE_ATTN_ENABLE 0x00000004
979#define RCVLSC_STATUS 0x00003404
980#define RCVLSC_STATUS_ERROR_ATTN 0x00000004
Matt Carlsond30cdd22007-10-07 23:28:35 -0700981/* 0x3408 --> 0x3600 unused */
982
983/* CPMU registers */
984#define TG3_CPMU_CTRL 0x00003600
985#define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
986#define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
Matt Carlson9936bcf2007-10-10 18:03:07 -0700987#define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700988#define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
Matt Carlson9acb9612007-11-12 21:10:06 -0800989#define TG3_CPMU_LSPD_10MB_CLK 0x00003604
990#define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
991#define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
992/* 0x3608 --> 0x360c unused */
Matt Carlsonce057f02007-11-12 21:08:03 -0800993
994#define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
995#define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
996#define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
997#define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
Matt Carlson9acb9612007-11-12 21:10:06 -0800998#define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
999#define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
1000#define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
1001/* 0x3614 --> 0x361c unused */
1002
1003#define TG3_CPMU_HST_ACC 0x0000361c
1004#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
1005#define CPMU_HST_ACC_MACCLK_6_25 0x00130000
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08001006/* 0x3620 --> 0x3630 unused */
1007
1008#define TG3_CPMU_CLCK_STAT 0x00003630
1009#define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
1010#define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
1011#define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
1012#define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
1013/* 0x3634 --> 0x365c unused */
Matt Carlson9936bcf2007-10-10 18:03:07 -07001014
1015#define TG3_CPMU_MUTEX_REQ 0x0000365c
1016#define CPMU_MUTEX_REQ_DRIVER 0x00001000
1017#define TG3_CPMU_MUTEX_GNT 0x00003660
1018#define CPMU_MUTEX_GNT_DRIVER 0x00001000
1019/* 0x3664 --> 0x3800 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
1021/* Mbuf cluster free registers */
1022#define MBFREE_MODE 0x00003800
1023#define MBFREE_MODE_RESET 0x00000001
1024#define MBFREE_MODE_ENABLE 0x00000002
1025#define MBFREE_STATUS 0x00003804
1026/* 0x3808 --> 0x3c00 unused */
1027
1028/* Host coalescing control registers */
1029#define HOSTCC_MODE 0x00003c00
1030#define HOSTCC_MODE_RESET 0x00000001
1031#define HOSTCC_MODE_ENABLE 0x00000002
1032#define HOSTCC_MODE_ATTN 0x00000004
1033#define HOSTCC_MODE_NOW 0x00000008
1034#define HOSTCC_MODE_FULL_STATUS 0x00000000
1035#define HOSTCC_MODE_64BYTE 0x00000080
1036#define HOSTCC_MODE_32BYTE 0x00000100
1037#define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
1038#define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
1039#define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
1040#define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
1041#define HOSTCC_STATUS 0x00003c04
1042#define HOSTCC_STATUS_ERROR_ATTN 0x00000004
1043#define HOSTCC_RXCOL_TICKS 0x00003c08
1044#define LOW_RXCOL_TICKS 0x00000032
David S. Miller15f98502005-05-18 22:49:26 -07001045#define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046#define DEFAULT_RXCOL_TICKS 0x00000048
1047#define HIGH_RXCOL_TICKS 0x00000096
Michael Chand244c892005-07-05 14:42:33 -07001048#define MAX_RXCOL_TICKS 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049#define HOSTCC_TXCOL_TICKS 0x00003c0c
1050#define LOW_TXCOL_TICKS 0x00000096
David S. Miller15f98502005-05-18 22:49:26 -07001051#define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052#define DEFAULT_TXCOL_TICKS 0x0000012c
1053#define HIGH_TXCOL_TICKS 0x00000145
Michael Chand244c892005-07-05 14:42:33 -07001054#define MAX_TXCOL_TICKS 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055#define HOSTCC_RXMAX_FRAMES 0x00003c10
1056#define LOW_RXMAX_FRAMES 0x00000005
1057#define DEFAULT_RXMAX_FRAMES 0x00000008
1058#define HIGH_RXMAX_FRAMES 0x00000012
Michael Chand244c892005-07-05 14:42:33 -07001059#define MAX_RXMAX_FRAMES 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060#define HOSTCC_TXMAX_FRAMES 0x00003c14
1061#define LOW_TXMAX_FRAMES 0x00000035
1062#define DEFAULT_TXMAX_FRAMES 0x0000004b
1063#define HIGH_TXMAX_FRAMES 0x00000052
Michael Chand244c892005-07-05 14:42:33 -07001064#define MAX_TXMAX_FRAMES 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065#define HOSTCC_RXCOAL_TICK_INT 0x00003c18
1066#define DEFAULT_RXCOAL_TICK_INT 0x00000019
David S. Miller15f98502005-05-18 22:49:26 -07001067#define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
Michael Chand244c892005-07-05 14:42:33 -07001068#define MAX_RXCOAL_TICK_INT 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069#define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
1070#define DEFAULT_TXCOAL_TICK_INT 0x00000019
David S. Miller15f98502005-05-18 22:49:26 -07001071#define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
Michael Chand244c892005-07-05 14:42:33 -07001072#define MAX_TXCOAL_TICK_INT 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073#define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
1074#define DEFAULT_RXCOAL_MAXF_INT 0x00000005
Michael Chand244c892005-07-05 14:42:33 -07001075#define MAX_RXCOAL_MAXF_INT 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076#define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
1077#define DEFAULT_TXCOAL_MAXF_INT 0x00000005
Michael Chand244c892005-07-05 14:42:33 -07001078#define MAX_TXCOAL_MAXF_INT 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079#define HOSTCC_STAT_COAL_TICKS 0x00003c28
1080#define DEFAULT_STAT_COAL_TICKS 0x000f4240
Michael Chand244c892005-07-05 14:42:33 -07001081#define MAX_STAT_COAL_TICKS 0xd693d400
1082#define MIN_STAT_COAL_TICKS 0x00000064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083/* 0x3c2c --> 0x3c30 unused */
1084#define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
1085#define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
1086#define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
1087#define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
1088#define HOSTCC_FLOW_ATTN 0x00003c48
1089/* 0x3c4c --> 0x3c50 unused */
1090#define HOSTCC_JUMBO_CON_IDX 0x00003c50
1091#define HOSTCC_STD_CON_IDX 0x00003c54
1092#define HOSTCC_MINI_CON_IDX 0x00003c58
1093/* 0x3c5c --> 0x3c80 unused */
1094#define HOSTCC_RET_PROD_IDX_0 0x00003c80
1095#define HOSTCC_RET_PROD_IDX_1 0x00003c84
1096#define HOSTCC_RET_PROD_IDX_2 0x00003c88
1097#define HOSTCC_RET_PROD_IDX_3 0x00003c8c
1098#define HOSTCC_RET_PROD_IDX_4 0x00003c90
1099#define HOSTCC_RET_PROD_IDX_5 0x00003c94
1100#define HOSTCC_RET_PROD_IDX_6 0x00003c98
1101#define HOSTCC_RET_PROD_IDX_7 0x00003c9c
1102#define HOSTCC_RET_PROD_IDX_8 0x00003ca0
1103#define HOSTCC_RET_PROD_IDX_9 0x00003ca4
1104#define HOSTCC_RET_PROD_IDX_10 0x00003ca8
1105#define HOSTCC_RET_PROD_IDX_11 0x00003cac
1106#define HOSTCC_RET_PROD_IDX_12 0x00003cb0
1107#define HOSTCC_RET_PROD_IDX_13 0x00003cb4
1108#define HOSTCC_RET_PROD_IDX_14 0x00003cb8
1109#define HOSTCC_RET_PROD_IDX_15 0x00003cbc
1110#define HOSTCC_SND_CON_IDX_0 0x00003cc0
1111#define HOSTCC_SND_CON_IDX_1 0x00003cc4
1112#define HOSTCC_SND_CON_IDX_2 0x00003cc8
1113#define HOSTCC_SND_CON_IDX_3 0x00003ccc
1114#define HOSTCC_SND_CON_IDX_4 0x00003cd0
1115#define HOSTCC_SND_CON_IDX_5 0x00003cd4
1116#define HOSTCC_SND_CON_IDX_6 0x00003cd8
1117#define HOSTCC_SND_CON_IDX_7 0x00003cdc
1118#define HOSTCC_SND_CON_IDX_8 0x00003ce0
1119#define HOSTCC_SND_CON_IDX_9 0x00003ce4
1120#define HOSTCC_SND_CON_IDX_10 0x00003ce8
1121#define HOSTCC_SND_CON_IDX_11 0x00003cec
1122#define HOSTCC_SND_CON_IDX_12 0x00003cf0
1123#define HOSTCC_SND_CON_IDX_13 0x00003cf4
1124#define HOSTCC_SND_CON_IDX_14 0x00003cf8
1125#define HOSTCC_SND_CON_IDX_15 0x00003cfc
1126/* 0x3d00 --> 0x4000 unused */
1127
1128/* Memory arbiter control registers */
1129#define MEMARB_MODE 0x00004000
1130#define MEMARB_MODE_RESET 0x00000001
1131#define MEMARB_MODE_ENABLE 0x00000002
1132#define MEMARB_STATUS 0x00004004
1133#define MEMARB_TRAP_ADDR_LOW 0x00004008
1134#define MEMARB_TRAP_ADDR_HIGH 0x0000400c
1135/* 0x4010 --> 0x4400 unused */
1136
1137/* Buffer manager control registers */
1138#define BUFMGR_MODE 0x00004400
1139#define BUFMGR_MODE_RESET 0x00000001
1140#define BUFMGR_MODE_ENABLE 0x00000002
1141#define BUFMGR_MODE_ATTN_ENABLE 0x00000004
1142#define BUFMGR_MODE_BM_TEST 0x00000008
1143#define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
1144#define BUFMGR_STATUS 0x00004404
1145#define BUFMGR_STATUS_ERROR 0x00000004
1146#define BUFMGR_STATUS_MBLOW 0x00000010
1147#define BUFMGR_MB_POOL_ADDR 0x00004408
1148#define BUFMGR_MB_POOL_SIZE 0x0000440c
1149#define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
1150#define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
1151#define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
1152#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
Michael Chanfdfec172005-07-25 12:31:48 -07001153#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154#define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
1155#define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
1156#define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
Michael Chanb5d37722006-09-27 16:06:21 -07001157#define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
Michael Chanfdfec172005-07-25 12:31:48 -07001159#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160#define BUFMGR_MB_HIGH_WATER 0x00004418
1161#define DEFAULT_MB_HIGH_WATER 0x00000060
1162#define DEFAULT_MB_HIGH_WATER_5705 0x00000060
Michael Chanb5d37722006-09-27 16:06:21 -07001163#define DEFAULT_MB_HIGH_WATER_5906 0x00000010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164#define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
Michael Chanfdfec172005-07-25 12:31:48 -07001165#define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166#define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1167#define BUFMGR_MB_ALLOC_BIT 0x10000000
1168#define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1169#define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1170#define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1171#define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1172#define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1173#define BUFMGR_DMA_LOW_WATER 0x00004434
1174#define DEFAULT_DMA_LOW_WATER 0x00000005
1175#define BUFMGR_DMA_HIGH_WATER 0x00004438
1176#define DEFAULT_DMA_HIGH_WATER 0x0000000a
1177#define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1178#define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1179#define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1180#define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1181#define BUFMGR_HWDIAG_0 0x0000444c
1182#define BUFMGR_HWDIAG_1 0x00004450
1183#define BUFMGR_HWDIAG_2 0x00004454
1184/* 0x4458 --> 0x4800 unused */
1185
1186/* Read DMA control registers */
1187#define RDMAC_MODE 0x00004800
1188#define RDMAC_MODE_RESET 0x00000001
1189#define RDMAC_MODE_ENABLE 0x00000002
1190#define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1191#define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1192#define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1193#define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1194#define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1195#define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1196#define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1197#define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1198#define RDMAC_MODE_SPLIT_ENABLE 0x00000800
Matt Carlsond30cdd22007-10-07 23:28:35 -07001199#define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200#define RDMAC_MODE_SPLIT_RESET 0x00001000
Matt Carlsond30cdd22007-10-07 23:28:35 -07001201#define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1202#define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203#define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1204#define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
1205#define RDMAC_STATUS 0x00004804
1206#define RDMAC_STATUS_TGTABORT 0x00000004
1207#define RDMAC_STATUS_MSTABORT 0x00000008
1208#define RDMAC_STATUS_PARITYERR 0x00000010
1209#define RDMAC_STATUS_ADDROFLOW 0x00000020
1210#define RDMAC_STATUS_FIFOOFLOW 0x00000040
1211#define RDMAC_STATUS_FIFOURUN 0x00000080
1212#define RDMAC_STATUS_FIFOOREAD 0x00000100
1213#define RDMAC_STATUS_LNGREAD 0x00000200
1214/* 0x4808 --> 0x4c00 unused */
1215
1216/* Write DMA control registers */
1217#define WDMAC_MODE 0x00004c00
1218#define WDMAC_MODE_RESET 0x00000001
1219#define WDMAC_MODE_ENABLE 0x00000002
1220#define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1221#define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1222#define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1223#define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1224#define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1225#define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1226#define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1227#define WDMAC_MODE_LNGREAD_ENAB 0x00000200
1228#define WDMAC_MODE_RX_ACCEL 0x00000400
Matt Carlsonf51f3562008-05-25 23:45:08 -07001229#define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230#define WDMAC_STATUS 0x00004c04
1231#define WDMAC_STATUS_TGTABORT 0x00000004
1232#define WDMAC_STATUS_MSTABORT 0x00000008
1233#define WDMAC_STATUS_PARITYERR 0x00000010
1234#define WDMAC_STATUS_ADDROFLOW 0x00000020
1235#define WDMAC_STATUS_FIFOOFLOW 0x00000040
1236#define WDMAC_STATUS_FIFOURUN 0x00000080
1237#define WDMAC_STATUS_FIFOOREAD 0x00000100
1238#define WDMAC_STATUS_LNGREAD 0x00000200
1239/* 0x4c08 --> 0x5000 unused */
1240
1241/* Per-cpu register offsets (arm9) */
1242#define CPU_MODE 0x00000000
1243#define CPU_MODE_RESET 0x00000001
1244#define CPU_MODE_HALT 0x00000400
1245#define CPU_STATE 0x00000004
1246#define CPU_EVTMASK 0x00000008
1247/* 0xc --> 0x1c reserved */
1248#define CPU_PC 0x0000001c
1249#define CPU_INSN 0x00000020
1250#define CPU_SPAD_UFLOW 0x00000024
1251#define CPU_WDOG_CLEAR 0x00000028
1252#define CPU_WDOG_VECTOR 0x0000002c
1253#define CPU_WDOG_PC 0x00000030
1254#define CPU_HW_BP 0x00000034
1255/* 0x38 --> 0x44 unused */
1256#define CPU_WDOG_SAVED_STATE 0x00000044
1257#define CPU_LAST_BRANCH_ADDR 0x00000048
1258#define CPU_SPAD_UFLOW_SET 0x0000004c
1259/* 0x50 --> 0x200 unused */
1260#define CPU_R0 0x00000200
1261#define CPU_R1 0x00000204
1262#define CPU_R2 0x00000208
1263#define CPU_R3 0x0000020c
1264#define CPU_R4 0x00000210
1265#define CPU_R5 0x00000214
1266#define CPU_R6 0x00000218
1267#define CPU_R7 0x0000021c
1268#define CPU_R8 0x00000220
1269#define CPU_R9 0x00000224
1270#define CPU_R10 0x00000228
1271#define CPU_R11 0x0000022c
1272#define CPU_R12 0x00000230
1273#define CPU_R13 0x00000234
1274#define CPU_R14 0x00000238
1275#define CPU_R15 0x0000023c
1276#define CPU_R16 0x00000240
1277#define CPU_R17 0x00000244
1278#define CPU_R18 0x00000248
1279#define CPU_R19 0x0000024c
1280#define CPU_R20 0x00000250
1281#define CPU_R21 0x00000254
1282#define CPU_R22 0x00000258
1283#define CPU_R23 0x0000025c
1284#define CPU_R24 0x00000260
1285#define CPU_R25 0x00000264
1286#define CPU_R26 0x00000268
1287#define CPU_R27 0x0000026c
1288#define CPU_R28 0x00000270
1289#define CPU_R29 0x00000274
1290#define CPU_R30 0x00000278
1291#define CPU_R31 0x0000027c
1292/* 0x280 --> 0x400 unused */
1293
1294#define RX_CPU_BASE 0x00005000
Chris Elmquist091465d2005-12-20 13:25:19 -08001295#define RX_CPU_MODE 0x00005000
1296#define RX_CPU_STATE 0x00005004
1297#define RX_CPU_PGMCTR 0x0000501c
1298#define RX_CPU_HWBKPT 0x00005034
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299#define TX_CPU_BASE 0x00005400
Chris Elmquist091465d2005-12-20 13:25:19 -08001300#define TX_CPU_MODE 0x00005400
1301#define TX_CPU_STATE 0x00005404
1302#define TX_CPU_PGMCTR 0x0000541c
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Michael Chanb5d37722006-09-27 16:06:21 -07001304#define VCPU_STATUS 0x00005100
1305#define VCPU_STATUS_INIT_DONE 0x04000000
1306#define VCPU_STATUS_DRV_RESET 0x08000000
1307
Matt Carlson8ed5d972007-05-07 00:25:49 -07001308#define VCPU_CFGSHDW 0x00005104
Matt Carlson0527ba32007-10-10 18:03:30 -07001309#define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
1310#define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
Matt Carlson8ed5d972007-05-07 00:25:49 -07001311#define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1312
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313/* Mailboxes */
Michael Chanb5d37722006-09-27 16:06:21 -07001314#define GRCMBOX_BASE 0x00005600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315#define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1316#define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1317#define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1318#define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1319#define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1320#define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1321#define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1322#define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1323#define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1324#define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1325#define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1326#define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1327#define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1328#define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1329#define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1330#define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1331#define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1332#define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1333#define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1334#define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1335#define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1336#define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1337#define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1338#define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1339#define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1340#define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1341#define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1342#define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1343#define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1344#define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1345#define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1346#define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1347#define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1348#define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1349#define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1350#define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1351#define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1352#define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1353#define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1354#define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1355#define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1356#define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1357#define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1358#define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1359#define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1360#define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1361#define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1362#define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1363#define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1364#define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1365#define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1366#define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1367#define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1368#define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1369#define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1370#define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1371#define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1372#define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1373#define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1374#define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1375#define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1376#define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1377#define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1378#define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1379#define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1380#define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1381#define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1382#define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1383/* 0x5a10 --> 0x5c00 */
1384
1385/* Flow Through queues */
1386#define FTQ_RESET 0x00005c00
1387/* 0x5c04 --> 0x5c10 unused */
1388#define FTQ_DMA_NORM_READ_CTL 0x00005c10
1389#define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1390#define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1391#define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1392#define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1393#define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1394#define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1395#define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1396#define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1397#define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1398#define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1399#define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1400#define FTQ_SEND_BD_COMP_CTL 0x00005c40
1401#define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1402#define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1403#define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1404#define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1405#define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1406#define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1407#define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1408#define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1409#define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1410#define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1411#define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1412#define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1413#define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1414#define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1415#define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1416#define FTQ_SWTYPE1_CTL 0x00005c80
1417#define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1418#define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1419#define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1420#define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1421#define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1422#define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1423#define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1424#define FTQ_HOST_COAL_CTL 0x00005ca0
1425#define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1426#define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1427#define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1428#define FTQ_MAC_TX_CTL 0x00005cb0
1429#define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1430#define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1431#define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1432#define FTQ_MB_FREE_CTL 0x00005cc0
1433#define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1434#define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1435#define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1436#define FTQ_RCVBD_COMP_CTL 0x00005cd0
1437#define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1438#define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1439#define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1440#define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1441#define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1442#define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1443#define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1444#define FTQ_RCVDATA_INI_CTL 0x00005cf0
1445#define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1446#define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1447#define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1448#define FTQ_RCVDATA_COMP_CTL 0x00005d00
1449#define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1450#define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1451#define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1452#define FTQ_SWTYPE2_CTL 0x00005d10
1453#define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1454#define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1455#define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1456/* 0x5d20 --> 0x6000 unused */
1457
1458/* Message signaled interrupt registers */
1459#define MSGINT_MODE 0x00006000
1460#define MSGINT_MODE_RESET 0x00000001
1461#define MSGINT_MODE_ENABLE 0x00000002
1462#define MSGINT_STATUS 0x00006004
1463#define MSGINT_FIFO 0x00006008
1464/* 0x600c --> 0x6400 unused */
1465
1466/* DMA completion registers */
1467#define DMAC_MODE 0x00006400
1468#define DMAC_MODE_RESET 0x00000001
1469#define DMAC_MODE_ENABLE 0x00000002
1470/* 0x6404 --> 0x6800 unused */
1471
1472/* GRC registers */
1473#define GRC_MODE 0x00006800
1474#define GRC_MODE_UPD_ON_COAL 0x00000001
1475#define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1476#define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1477#define GRC_MODE_BSWAP_DATA 0x00000010
1478#define GRC_MODE_WSWAP_DATA 0x00000020
1479#define GRC_MODE_SPLITHDR 0x00000100
1480#define GRC_MODE_NOFRM_CRACKING 0x00000200
1481#define GRC_MODE_INCL_CRC 0x00000400
1482#define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1483#define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1484#define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1485#define GRC_MODE_FORCE_PCI32BIT 0x00008000
1486#define GRC_MODE_HOST_STACKUP 0x00010000
1487#define GRC_MODE_HOST_SENDBDS 0x00020000
1488#define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1489#define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
1490#define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1491#define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1492#define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1493#define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1494#define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1495#define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1496#define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
1497#define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
1498#define GRC_MISC_CFG 0x00006804
1499#define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1500#define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1501#define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1502#define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1503#define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1504#define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1505#define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1506#define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1507#define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1508#define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1509#define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1510#define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1511#define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1512#define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1513#define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
Michael Chan60189dd2006-12-17 17:08:07 -08001514#define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515#define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1516#define GRC_LOCAL_CTRL 0x00006808
1517#define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1518#define GRC_LCLCTRL_CLEARINT 0x00000002
1519#define GRC_LCLCTRL_SETINT 0x00000004
1520#define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
Michael Chanaf36e6b2006-03-23 01:28:06 -08001521#define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
Michael Chana4e2b342005-10-26 15:46:52 -07001522#define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1523#define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
Michael Chan3e7d83b2005-04-21 17:10:36 -07001524#define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1525#define GRC_LCLCTRL_GPIO_OE3 0x00000040
1526#define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527#define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1528#define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1529#define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1530#define GRC_LCLCTRL_GPIO_OE0 0x00000800
1531#define GRC_LCLCTRL_GPIO_OE1 0x00001000
1532#define GRC_LCLCTRL_GPIO_OE2 0x00002000
1533#define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1534#define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1535#define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1536#define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1537#define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1538#define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1539#define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1540#define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1541#define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1542#define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1543#define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1544#define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1545#define GRC_LCLCTRL_BANK_SELECT 0x00200000
1546#define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1547#define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1548#define GRC_TIMER 0x0000680c
1549#define GRC_RX_CPU_EVENT 0x00006810
Matt Carlson7c5026a2008-05-02 16:49:29 -07001550#define GRC_RX_CPU_DRIVER_EVENT 0x00004000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551#define GRC_RX_TIMER_REF 0x00006814
1552#define GRC_RX_CPU_SEM 0x00006818
1553#define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1554#define GRC_TX_CPU_EVENT 0x00006820
1555#define GRC_TX_TIMER_REF 0x00006824
1556#define GRC_TX_CPU_SEM 0x00006828
1557#define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1558#define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1559#define GRC_EEPROM_ADDR 0x00006838
1560#define EEPROM_ADDR_WRITE 0x00000000
1561#define EEPROM_ADDR_READ 0x80000000
1562#define EEPROM_ADDR_COMPLETE 0x40000000
1563#define EEPROM_ADDR_FSM_RESET 0x20000000
1564#define EEPROM_ADDR_DEVID_MASK 0x1c000000
1565#define EEPROM_ADDR_DEVID_SHIFT 26
1566#define EEPROM_ADDR_START 0x02000000
1567#define EEPROM_ADDR_CLKPERD_SHIFT 16
1568#define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1569#define EEPROM_ADDR_ADDR_SHIFT 0
1570#define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1571#define EEPROM_CHIP_SIZE (64 * 1024)
1572#define GRC_EEPROM_DATA 0x0000683c
1573#define GRC_EEPROM_CTRL 0x00006840
1574#define GRC_MDI_CTRL 0x00006844
1575#define GRC_SEEPROM_DELAY 0x00006848
Michael Chanb5d37722006-09-27 16:06:21 -07001576/* 0x684c --> 0x6890 unused */
1577#define GRC_VCPU_EXT_CTRL 0x00006890
1578#define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1579#define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
Michael Chand9ab5ad2006-03-20 22:27:35 -08001580#define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581
1582/* 0x6c00 --> 0x7000 unused */
1583
1584/* NVRAM Control registers */
1585#define NVRAM_CMD 0x00007000
1586#define NVRAM_CMD_RESET 0x00000001
1587#define NVRAM_CMD_DONE 0x00000008
1588#define NVRAM_CMD_GO 0x00000010
1589#define NVRAM_CMD_WR 0x00000020
1590#define NVRAM_CMD_RD 0x00000000
1591#define NVRAM_CMD_ERASE 0x00000040
1592#define NVRAM_CMD_FIRST 0x00000080
1593#define NVRAM_CMD_LAST 0x00000100
1594#define NVRAM_CMD_WREN 0x00010000
1595#define NVRAM_CMD_WRDI 0x00020000
1596#define NVRAM_STAT 0x00007004
1597#define NVRAM_WRDATA 0x00007008
1598#define NVRAM_ADDR 0x0000700c
1599#define NVRAM_ADDR_MSK 0x00ffffff
1600#define NVRAM_RDDATA 0x00007010
1601#define NVRAM_CFG1 0x00007014
1602#define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1603#define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1604#define NVRAM_CFG1_PASS_THRU 0x00000004
1605#define NVRAM_CFG1_STATUS_BITS 0x00000070
1606#define NVRAM_CFG1_BIT_BANG 0x00000008
1607#define NVRAM_CFG1_FLASH_SIZE 0x02000000
1608#define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1609#define NVRAM_CFG1_VENDOR_MASK 0x03000003
1610#define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1611#define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1612#define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1613#define FLASH_VENDOR_ST 0x03000001
1614#define FLASH_VENDOR_SAIFUN 0x01000003
1615#define FLASH_VENDOR_SST_SMALL 0x00000001
1616#define FLASH_VENDOR_SST_LARGE 0x02000001
Michael Chan361b4ac2005-04-21 17:11:21 -07001617#define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1618#define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1619#define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1620#define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1621#define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1622#define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1623#define FLASH_5752VENDOR_ST_M45PE40 0x02400001
Michael Chan1b277772006-03-20 22:27:48 -08001624#define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1625#define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1626#define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
Michael Chand3c7b882006-03-23 01:28:25 -08001627#define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
Matt Carlson70b65a22007-07-11 19:48:50 -07001628#define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
Michael Chand3c7b882006-03-23 01:28:25 -08001629#define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1630#define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
Michael Chan1b277772006-03-20 22:27:48 -08001631#define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1632#define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1633#define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1634#define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
Matt Carlson6b91fa02007-10-10 18:01:09 -07001635#define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1636#define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1637#define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1638#define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1639#define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1640#define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1641#define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1642#define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1643#define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1644#define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1645#define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1646#define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1647#define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1648#define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1649#define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1650#define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
Michael Chan361b4ac2005-04-21 17:11:21 -07001651#define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
1652#define FLASH_5752PAGE_SIZE_256 0x00000000
1653#define FLASH_5752PAGE_SIZE_512 0x10000000
1654#define FLASH_5752PAGE_SIZE_1K 0x20000000
1655#define FLASH_5752PAGE_SIZE_2K 0x30000000
1656#define FLASH_5752PAGE_SIZE_4K 0x40000000
1657#define FLASH_5752PAGE_SIZE_264 0x50000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658#define NVRAM_CFG2 0x00007018
1659#define NVRAM_CFG3 0x0000701c
1660#define NVRAM_SWARB 0x00007020
1661#define SWARB_REQ_SET0 0x00000001
1662#define SWARB_REQ_SET1 0x00000002
1663#define SWARB_REQ_SET2 0x00000004
1664#define SWARB_REQ_SET3 0x00000008
1665#define SWARB_REQ_CLR0 0x00000010
1666#define SWARB_REQ_CLR1 0x00000020
1667#define SWARB_REQ_CLR2 0x00000040
1668#define SWARB_REQ_CLR3 0x00000080
1669#define SWARB_GNT0 0x00000100
1670#define SWARB_GNT1 0x00000200
1671#define SWARB_GNT2 0x00000400
1672#define SWARB_GNT3 0x00000800
1673#define SWARB_REQ0 0x00001000
1674#define SWARB_REQ1 0x00002000
1675#define SWARB_REQ2 0x00004000
1676#define SWARB_REQ3 0x00008000
1677#define NVRAM_ACCESS 0x00007024
1678#define ACCESS_ENABLE 0x00000001
1679#define ACCESS_WR_ENABLE 0x00000002
1680#define NVRAM_WRITE1 0x00007028
Matt Carlson6b91fa02007-10-10 18:01:09 -07001681/* 0x702c unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
Matt Carlson6b91fa02007-10-10 18:01:09 -07001683#define NVRAM_ADDR_LOCKOUT 0x00007030
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001684/* 0x7034 --> 0x7500 unused */
1685
1686#define OTP_MODE 0x00007500
1687#define OTP_MODE_OTP_THRU_GRC 0x00000001
1688#define OTP_CTRL 0x00007504
1689#define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
1690#define OTP_CTRL_OTP_CMD_READ 0x00000000
1691#define OTP_CTRL_OTP_CMD_INIT 0x00000008
1692#define OTP_CTRL_OTP_CMD_START 0x00000001
1693#define OTP_STATUS 0x00007508
1694#define OTP_STATUS_CMD_DONE 0x00000001
1695#define OTP_ADDRESS 0x0000750c
1696#define OTP_ADDRESS_MAGIC1 0x000000a0
1697#define OTP_ADDRESS_MAGIC2 0x00000080
1698/* 0x7510 unused */
1699
1700#define OTP_READ_DATA 0x00007514
1701/* 0x7518 --> 0x7c04 unused */
Matt Carlson6b91fa02007-10-10 18:01:09 -07001702
Michael Chanb5d37722006-09-27 16:06:21 -07001703#define PCIE_TRANSACTION_CFG 0x00007c04
1704#define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
1705#define PCIE_TRANS_CFG_LOM 0x00000020
1706
Matt Carlson8ed5d972007-05-07 00:25:49 -07001707#define PCIE_PWR_MGMT_THRESH 0x00007d28
1708#define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001710
1711/* OTP bit definitions */
1712#define TG3_OTP_AGCTGT_MASK 0x000000e0
1713#define TG3_OTP_AGCTGT_SHIFT 1
1714#define TG3_OTP_HPFFLTR_MASK 0x00000300
1715#define TG3_OTP_HPFFLTR_SHIFT 1
1716#define TG3_OTP_HPFOVER_MASK 0x00000400
1717#define TG3_OTP_HPFOVER_SHIFT 1
1718#define TG3_OTP_LPFDIS_MASK 0x00000800
1719#define TG3_OTP_LPFDIS_SHIFT 11
1720#define TG3_OTP_VDAC_MASK 0xff000000
1721#define TG3_OTP_VDAC_SHIFT 24
1722#define TG3_OTP_10BTAMP_MASK 0x0000f000
1723#define TG3_OTP_10BTAMP_SHIFT 8
1724#define TG3_OTP_ROFF_MASK 0x00e00000
1725#define TG3_OTP_ROFF_SHIFT 11
1726#define TG3_OTP_RCOFF_MASK 0x001c0000
1727#define TG3_OTP_RCOFF_SHIFT 16
1728
1729#define TG3_OTP_DEFAULT 0x286c1640
1730
1731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732#define TG3_EEPROM_MAGIC 0x669955aa
Michael Chanb16250e2006-09-27 16:10:14 -07001733#define TG3_EEPROM_MAGIC_FW 0xa5000000
1734#define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
Matt Carlsona5767de2007-11-12 21:10:58 -08001735#define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
1736#define TG3_EEPROM_SB_FORMAT_1 0x00200000
1737#define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
1738#define TG3_EEPROM_SB_REVISION_0 0x00000000
1739#define TG3_EEPROM_SB_REVISION_2 0x00020000
1740#define TG3_EEPROM_SB_REVISION_3 0x00030000
Michael Chanb16250e2006-09-27 16:10:14 -07001741#define TG3_EEPROM_MAGIC_HW 0xabcd
1742#define TG3_EEPROM_MAGIC_HW_MSK 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Matt Carlson9c8a6202007-10-21 16:16:08 -07001744#define TG3_NVM_DIR_START 0x18
1745#define TG3_NVM_DIR_END 0x78
1746#define TG3_NVM_DIRENT_SIZE 0xc
1747#define TG3_NVM_DIRTYPE_SHIFT 24
1748#define TG3_NVM_DIRTYPE_ASFINI 1
1749
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750/* 32K Window into NIC internal memory */
1751#define NIC_SRAM_WIN_BASE 0x00008000
1752
1753/* Offsets into first 32k of NIC internal memory. */
1754#define NIC_SRAM_PAGE_ZERO 0x00000000
1755#define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
1756#define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
1757#define NIC_SRAM_STATS_BLK 0x00000300
1758#define NIC_SRAM_STATUS_BLK 0x00000b00
1759
1760#define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
1761#define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
1762#define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
1763
1764#define NIC_SRAM_DATA_SIG 0x00000b54
1765#define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
1766
1767#define NIC_SRAM_DATA_CFG 0x00000b58
1768#define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
1769#define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
1770#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
1771#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
1772#define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
1773#define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
1774#define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
1775#define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
1776#define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
1777#define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
1778#define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
1779#define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
1780#define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
1781#define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
Matt Carlson0d3031d2007-10-10 18:02:43 -07001782#define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
1784#define NIC_SRAM_DATA_VER 0x00000b5c
1785#define NIC_SRAM_DATA_VER_SHIFT 16
1786
1787#define NIC_SRAM_DATA_PHY_ID 0x00000b74
1788#define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
1789#define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
1790
1791#define NIC_SRAM_FW_CMD_MBOX 0x00000b78
1792#define FWCMD_NICDRV_ALIVE 0x00000001
1793#define FWCMD_NICDRV_PAUSE_FW 0x00000002
1794#define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
1795#define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
1796#define FWCMD_NICDRV_FIX_DMAR 0x00000005
1797#define FWCMD_NICDRV_FIX_DMAW 0x00000006
Matt Carlson7c5026a2008-05-02 16:49:29 -07001798#define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
Michael Chan28fbef72005-10-26 15:48:35 -07001799#define FWCMD_NICDRV_ALIVE2 0x0000000d
Michael Chan130b8e42006-09-27 16:00:40 -07001800#define FWCMD_NICDRV_ALIVE3 0x0000000e
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801#define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
1802#define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
1803#define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
1804#define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
1805#define DRV_STATE_START 0x00000001
1806#define DRV_STATE_START_DONE 0x80000001
1807#define DRV_STATE_UNLOAD 0x00000002
1808#define DRV_STATE_UNLOAD_DONE 0x80000002
1809#define DRV_STATE_WOL 0x00000003
1810#define DRV_STATE_SUSPEND 0x00000004
1811
1812#define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
1813
1814#define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
1815#define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
1816
Michael Chan6921d202005-12-13 21:15:53 -08001817#define NIC_SRAM_WOL_MBOX 0x00000d30
1818#define WOL_SIGNATURE 0x474c0000
1819#define WOL_DRV_STATE_SHUTDOWN 0x00000001
1820#define WOL_DRV_WOL 0x00000002
1821#define WOL_SET_MAGIC_PKT 0x00000004
1822
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823#define NIC_SRAM_DATA_CFG_2 0x00000d38
1824
1825#define SHASTA_EXT_LED_MODE_MASK 0x00018000
1826#define SHASTA_EXT_LED_LEGACY 0x00000000
1827#define SHASTA_EXT_LED_SHARED 0x00008000
1828#define SHASTA_EXT_LED_MAC 0x00010000
1829#define SHASTA_EXT_LED_COMBO 0x00018000
1830
Matt Carlson8ed5d972007-05-07 00:25:49 -07001831#define NIC_SRAM_DATA_CFG_3 0x00000d3c
1832#define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
1833
Matt Carlsona9daf362008-05-25 23:49:44 -07001834#define NIC_SRAM_DATA_CFG_4 0x00000d60
1835#define NIC_SRAM_GMII_MODE 0x00000002
1836#define NIC_SRAM_RGMII_STD_IBND_DISABLE 0x00000004
1837#define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
1838#define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
1839
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840#define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
1841
1842#define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
1843#define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
1844#define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
1845#define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
1846#define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
1847#define NIC_SRAM_MBUF_POOL_BASE 0x00008000
1848#define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
1849#define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
1850#define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
1851#define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
1852
1853/* Currently this is fixed. */
1854#define PHY_ADDR 0x01
1855
1856/* Tigon3 specific PHY MII registers. */
1857#define TG3_BMCR_SPEED1000 0x0040
1858
1859#define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
1860#define MII_TG3_CTRL_ADV_1000_HALF 0x0100
1861#define MII_TG3_CTRL_ADV_1000_FULL 0x0200
1862#define MII_TG3_CTRL_AS_MASTER 0x0800
1863#define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
1864
1865#define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
1866#define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
1867#define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
Michael Chan6921d202005-12-13 21:15:53 -08001868#define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869#define MII_TG3_EXT_CTRL_TBI 0x8000
1870
1871#define MII_TG3_EXT_STAT 0x11 /* Extended status register */
1872#define MII_TG3_EXT_STAT_LPASS 0x0100
1873
1874#define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
1875
Michael Chan715116a2006-09-27 16:09:25 -07001876#define MII_TG3_EPHY_PTEST 0x17 /* 5906 PHY register */
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001877#define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
1878
1879#define MII_TG3_DSP_TAP1 0x0001
1880#define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
1881#define MII_TG3_DSP_AADJ1CH0 0x001f
1882#define MII_TG3_DSP_AADJ1CH3 0x601f
1883#define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
1884#define MII_TG3_DSP_EXP8 0x0708
1885#define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
1886#define MII_TG3_DSP_EXP8_AEDW 0x0200
1887#define MII_TG3_DSP_EXP75 0x0f75
1888#define MII_TG3_DSP_EXP96 0x0f96
1889#define MII_TG3_DSP_EXP97 0x0f97
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890
1891#define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
1892
Matt Carlson0a459aa2008-11-03 16:54:15 -08001893#define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010
1894#define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
1895#define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180
1896#define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002
1897
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001898#define MII_TG3_AUXCTL_MISC_WREN 0x8000
1899#define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
1900#define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001901#define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
1902
1903#define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
1904#define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
1905#define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001906
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907#define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
1908#define MII_TG3_AUX_STAT_LPASS 0x0004
1909#define MII_TG3_AUX_STAT_SPDMASK 0x0700
1910#define MII_TG3_AUX_STAT_10HALF 0x0100
1911#define MII_TG3_AUX_STAT_10FULL 0x0200
1912#define MII_TG3_AUX_STAT_100HALF 0x0300
1913#define MII_TG3_AUX_STAT_100_4 0x0400
1914#define MII_TG3_AUX_STAT_100FULL 0x0500
1915#define MII_TG3_AUX_STAT_1000HALF 0x0600
1916#define MII_TG3_AUX_STAT_1000FULL 0x0700
Michael Chan715116a2006-09-27 16:09:25 -07001917#define MII_TG3_AUX_STAT_100 0x0008
1918#define MII_TG3_AUX_STAT_FULL 0x0001
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919
1920#define MII_TG3_ISTAT 0x1a /* IRQ status register */
1921#define MII_TG3_IMASK 0x1b /* IRQ mask register */
1922
Matt Carlson662f38d2007-11-12 21:16:17 -08001923#define MII_TG3_MISC_SHDW 0x1c
1924#define MII_TG3_MISC_SHDW_WREN 0x8000
1925#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
1926
1927#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
1928
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929/* ISTAT/IMASK event bits */
1930#define MII_TG3_INT_LINKCHG 0x0002
1931#define MII_TG3_INT_SPEEDCHG 0x0004
1932#define MII_TG3_INT_DUPLEXCHG 0x0008
1933#define MII_TG3_INT_ANEG_PAGE_RX 0x0400
1934
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001935#define MII_TG3_MISC_SHDW 0x1c
1936#define MII_TG3_MISC_SHDW_WREN 0x8000
1937#define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
1938#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
1939
1940#define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
1941#define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
1942#define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
1943#define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
1944#define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
1945
1946#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
1947#define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
1948
Michael Chan715116a2006-09-27 16:09:25 -07001949#define MII_TG3_EPHY_TEST 0x1f /* 5906 PHY register */
1950#define MII_TG3_EPHY_SHADOW_EN 0x80
1951
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001952#define MII_TG3_EPHYTST_MISCCTRL 0x10 /* 5906 EPHY misc ctrl shadow register */
1953#define MII_TG3_EPHYTST_MISCCTRL_MDIX 0x4000
1954
Michael Chanc1d2a192007-01-08 19:57:20 -08001955#define MII_TG3_TEST1 0x1e
1956#define MII_TG3_TEST1_TRIM_EN 0x0010
Michael Chan569a5df2007-02-13 12:18:15 -08001957#define MII_TG3_TEST1_CRC_EN 0x8000
Michael Chanc1d2a192007-01-08 19:57:20 -08001958
Matt Carlson0d3031d2007-10-10 18:02:43 -07001959/* APE registers. Accessible through BAR1 */
1960#define TG3_APE_EVENT 0x000c
1961#define APE_EVENT_1 0x00000001
1962#define TG3_APE_LOCK_REQ 0x002c
1963#define APE_LOCK_REQ_DRIVER 0x00001000
1964#define TG3_APE_LOCK_GRANT 0x004c
1965#define APE_LOCK_GRANT_DRIVER 0x00001000
1966#define TG3_APE_SEG_SIG 0x4000
1967#define APE_SEG_SIG_MAGIC 0x41504521
1968
1969/* APE shared memory. Accessible through BAR1 */
1970#define TG3_APE_FW_STATUS 0x400c
1971#define APE_FW_STATUS_READY 0x00000100
1972#define TG3_APE_HOST_SEG_SIG 0x4200
1973#define APE_HOST_SEG_SIG_MAGIC 0x484f5354
1974#define TG3_APE_HOST_SEG_LEN 0x4204
1975#define APE_HOST_SEG_LEN_MAGIC 0x0000001c
1976#define TG3_APE_HOST_INIT_COUNT 0x4208
1977#define TG3_APE_HOST_DRIVER_ID 0x420c
1978#define APE_HOST_DRIVER_ID_MAGIC 0xf0035100
1979#define TG3_APE_HOST_BEHAVIOR 0x4210
1980#define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
1981#define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
1982#define APE_HOST_HEARTBEAT_INT_DISABLE 0
1983#define APE_HOST_HEARTBEAT_INT_5SEC 5000
1984#define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
1985
1986#define TG3_APE_EVENT_STATUS 0x4300
1987
1988#define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
1989#define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
1990#define APE_EVENT_STATUS_STATE_START 0x00010000
1991#define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
1992#define APE_EVENT_STATUS_STATE_WOL 0x00030000
1993#define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
1994#define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
1995
1996/* APE convenience enumerations. */
Matt Carlson77b483f2008-08-15 14:07:24 -07001997#define TG3_APE_LOCK_GRC 1
Matt Carlson0d3031d2007-10-10 18:02:43 -07001998#define TG3_APE_LOCK_MEM 4
1999
Matt Carlsona5767de2007-11-12 21:10:58 -08002000#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
2001
Matt Carlson0d3031d2007-10-10 18:02:43 -07002002
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003/* There are two ways to manage the TX descriptors on the tigon3.
2004 * Either the descriptors are in host DMA'able memory, or they
2005 * exist only in the cards on-chip SRAM. All 16 send bds are under
2006 * the same mode, they may not be configured individually.
2007 *
2008 * This driver always uses host memory TX descriptors.
2009 *
2010 * To use host memory TX descriptors:
2011 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
2012 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
2013 * 2) Allocate DMA'able memory.
2014 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2015 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
2016 * obtained in step 2
2017 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
2018 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
2019 * of TX descriptors. Leave flags field clear.
2020 * 4) Access TX descriptors via host memory. The chip
2021 * will refetch into local SRAM as needed when producer
2022 * index mailboxes are updated.
2023 *
2024 * To use on-chip TX descriptors:
2025 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
2026 * Make sure GRC_MODE_HOST_SENDBDS is clear.
2027 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2028 * a) Set TG3_BDINFO_HOST_ADDR to zero.
2029 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
2030 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
2031 * 3) Access TX descriptors directly in on-chip SRAM
2032 * using normal {read,write}l(). (and not using
2033 * pointer dereferencing of ioremap()'d memory like
2034 * the broken Broadcom driver does)
2035 *
2036 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
2037 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
2038 */
2039struct tg3_tx_buffer_desc {
2040 u32 addr_hi;
2041 u32 addr_lo;
2042
2043 u32 len_flags;
2044#define TXD_FLAG_TCPUDP_CSUM 0x0001
2045#define TXD_FLAG_IP_CSUM 0x0002
2046#define TXD_FLAG_END 0x0004
2047#define TXD_FLAG_IP_FRAG 0x0008
2048#define TXD_FLAG_IP_FRAG_END 0x0010
2049#define TXD_FLAG_VLAN 0x0040
2050#define TXD_FLAG_COAL_NOW 0x0080
2051#define TXD_FLAG_CPU_PRE_DMA 0x0100
2052#define TXD_FLAG_CPU_POST_DMA 0x0200
2053#define TXD_FLAG_ADD_SRC_ADDR 0x1000
2054#define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
2055#define TXD_FLAG_NO_CRC 0x8000
2056#define TXD_LEN_SHIFT 16
2057
2058 u32 vlan_tag;
2059#define TXD_VLAN_TAG_SHIFT 0
2060#define TXD_MSS_SHIFT 16
2061};
2062
2063#define TXD_ADDR 0x00UL /* 64-bit */
2064#define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
2065#define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
2066#define TXD_SIZE 0x10UL
2067
2068struct tg3_rx_buffer_desc {
2069 u32 addr_hi;
2070 u32 addr_lo;
2071
2072 u32 idx_len;
2073#define RXD_IDX_MASK 0xffff0000
2074#define RXD_IDX_SHIFT 16
2075#define RXD_LEN_MASK 0x0000ffff
2076#define RXD_LEN_SHIFT 0
2077
2078 u32 type_flags;
2079#define RXD_TYPE_SHIFT 16
2080#define RXD_FLAGS_SHIFT 0
2081
2082#define RXD_FLAG_END 0x0004
2083#define RXD_FLAG_MINI 0x0800
2084#define RXD_FLAG_JUMBO 0x0020
2085#define RXD_FLAG_VLAN 0x0040
2086#define RXD_FLAG_ERROR 0x0400
2087#define RXD_FLAG_IP_CSUM 0x1000
2088#define RXD_FLAG_TCPUDP_CSUM 0x2000
2089#define RXD_FLAG_IS_TCP 0x4000
2090
2091 u32 ip_tcp_csum;
2092#define RXD_IPCSUM_MASK 0xffff0000
2093#define RXD_IPCSUM_SHIFT 16
2094#define RXD_TCPCSUM_MASK 0x0000ffff
2095#define RXD_TCPCSUM_SHIFT 0
2096
2097 u32 err_vlan;
2098
2099#define RXD_VLAN_MASK 0x0000ffff
2100
2101#define RXD_ERR_BAD_CRC 0x00010000
2102#define RXD_ERR_COLLISION 0x00020000
2103#define RXD_ERR_LINK_LOST 0x00040000
2104#define RXD_ERR_PHY_DECODE 0x00080000
2105#define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
2106#define RXD_ERR_MAC_ABRT 0x00200000
2107#define RXD_ERR_TOO_SMALL 0x00400000
2108#define RXD_ERR_NO_RESOURCES 0x00800000
2109#define RXD_ERR_HUGE_FRAME 0x01000000
2110#define RXD_ERR_MASK 0xffff0000
2111
2112 u32 reserved;
2113 u32 opaque;
2114#define RXD_OPAQUE_INDEX_MASK 0x0000ffff
2115#define RXD_OPAQUE_INDEX_SHIFT 0
2116#define RXD_OPAQUE_RING_STD 0x00010000
2117#define RXD_OPAQUE_RING_JUMBO 0x00020000
2118#define RXD_OPAQUE_RING_MINI 0x00040000
2119#define RXD_OPAQUE_RING_MASK 0x00070000
2120};
2121
2122struct tg3_ext_rx_buffer_desc {
2123 struct {
2124 u32 addr_hi;
2125 u32 addr_lo;
2126 } addrlist[3];
2127 u32 len2_len1;
2128 u32 resv_len3;
2129 struct tg3_rx_buffer_desc std;
2130};
2131
2132/* We only use this when testing out the DMA engine
2133 * at probe time. This is the internal format of buffer
2134 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2135 */
2136struct tg3_internal_buffer_desc {
2137 u32 addr_hi;
2138 u32 addr_lo;
2139 u32 nic_mbuf;
2140 /* XXX FIX THIS */
2141#ifdef __BIG_ENDIAN
2142 u16 cqid_sqid;
2143 u16 len;
2144#else
2145 u16 len;
2146 u16 cqid_sqid;
2147#endif
2148 u32 flags;
2149 u32 __cookie1;
2150 u32 __cookie2;
2151 u32 __cookie3;
2152};
2153
2154#define TG3_HW_STATUS_SIZE 0x50
2155struct tg3_hw_status {
2156 u32 status;
2157#define SD_STATUS_UPDATED 0x00000001
2158#define SD_STATUS_LINK_CHG 0x00000002
2159#define SD_STATUS_ERROR 0x00000004
2160
2161 u32 status_tag;
2162
2163#ifdef __BIG_ENDIAN
2164 u16 rx_consumer;
2165 u16 rx_jumbo_consumer;
2166#else
2167 u16 rx_jumbo_consumer;
2168 u16 rx_consumer;
2169#endif
2170
2171#ifdef __BIG_ENDIAN
2172 u16 reserved;
2173 u16 rx_mini_consumer;
2174#else
2175 u16 rx_mini_consumer;
2176 u16 reserved;
2177#endif
2178 struct {
2179#ifdef __BIG_ENDIAN
2180 u16 tx_consumer;
2181 u16 rx_producer;
2182#else
2183 u16 rx_producer;
2184 u16 tx_consumer;
2185#endif
2186 } idx[16];
2187};
2188
2189typedef struct {
2190 u32 high, low;
2191} tg3_stat64_t;
2192
2193struct tg3_hw_stats {
2194 u8 __reserved0[0x400-0x300];
2195
2196 /* Statistics maintained by Receive MAC. */
2197 tg3_stat64_t rx_octets;
2198 u64 __reserved1;
2199 tg3_stat64_t rx_fragments;
2200 tg3_stat64_t rx_ucast_packets;
2201 tg3_stat64_t rx_mcast_packets;
2202 tg3_stat64_t rx_bcast_packets;
2203 tg3_stat64_t rx_fcs_errors;
2204 tg3_stat64_t rx_align_errors;
2205 tg3_stat64_t rx_xon_pause_rcvd;
2206 tg3_stat64_t rx_xoff_pause_rcvd;
2207 tg3_stat64_t rx_mac_ctrl_rcvd;
2208 tg3_stat64_t rx_xoff_entered;
2209 tg3_stat64_t rx_frame_too_long_errors;
2210 tg3_stat64_t rx_jabbers;
2211 tg3_stat64_t rx_undersize_packets;
2212 tg3_stat64_t rx_in_length_errors;
2213 tg3_stat64_t rx_out_length_errors;
2214 tg3_stat64_t rx_64_or_less_octet_packets;
2215 tg3_stat64_t rx_65_to_127_octet_packets;
2216 tg3_stat64_t rx_128_to_255_octet_packets;
2217 tg3_stat64_t rx_256_to_511_octet_packets;
2218 tg3_stat64_t rx_512_to_1023_octet_packets;
2219 tg3_stat64_t rx_1024_to_1522_octet_packets;
2220 tg3_stat64_t rx_1523_to_2047_octet_packets;
2221 tg3_stat64_t rx_2048_to_4095_octet_packets;
2222 tg3_stat64_t rx_4096_to_8191_octet_packets;
2223 tg3_stat64_t rx_8192_to_9022_octet_packets;
2224
2225 u64 __unused0[37];
2226
2227 /* Statistics maintained by Transmit MAC. */
2228 tg3_stat64_t tx_octets;
2229 u64 __reserved2;
2230 tg3_stat64_t tx_collisions;
2231 tg3_stat64_t tx_xon_sent;
2232 tg3_stat64_t tx_xoff_sent;
2233 tg3_stat64_t tx_flow_control;
2234 tg3_stat64_t tx_mac_errors;
2235 tg3_stat64_t tx_single_collisions;
2236 tg3_stat64_t tx_mult_collisions;
2237 tg3_stat64_t tx_deferred;
2238 u64 __reserved3;
2239 tg3_stat64_t tx_excessive_collisions;
2240 tg3_stat64_t tx_late_collisions;
2241 tg3_stat64_t tx_collide_2times;
2242 tg3_stat64_t tx_collide_3times;
2243 tg3_stat64_t tx_collide_4times;
2244 tg3_stat64_t tx_collide_5times;
2245 tg3_stat64_t tx_collide_6times;
2246 tg3_stat64_t tx_collide_7times;
2247 tg3_stat64_t tx_collide_8times;
2248 tg3_stat64_t tx_collide_9times;
2249 tg3_stat64_t tx_collide_10times;
2250 tg3_stat64_t tx_collide_11times;
2251 tg3_stat64_t tx_collide_12times;
2252 tg3_stat64_t tx_collide_13times;
2253 tg3_stat64_t tx_collide_14times;
2254 tg3_stat64_t tx_collide_15times;
2255 tg3_stat64_t tx_ucast_packets;
2256 tg3_stat64_t tx_mcast_packets;
2257 tg3_stat64_t tx_bcast_packets;
2258 tg3_stat64_t tx_carrier_sense_errors;
2259 tg3_stat64_t tx_discards;
2260 tg3_stat64_t tx_errors;
2261
2262 u64 __unused1[31];
2263
2264 /* Statistics maintained by Receive List Placement. */
2265 tg3_stat64_t COS_rx_packets[16];
2266 tg3_stat64_t COS_rx_filter_dropped;
2267 tg3_stat64_t dma_writeq_full;
2268 tg3_stat64_t dma_write_prioq_full;
2269 tg3_stat64_t rxbds_empty;
2270 tg3_stat64_t rx_discards;
2271 tg3_stat64_t rx_errors;
2272 tg3_stat64_t rx_threshold_hit;
2273
2274 u64 __unused2[9];
2275
2276 /* Statistics maintained by Send Data Initiator. */
2277 tg3_stat64_t COS_out_packets[16];
2278 tg3_stat64_t dma_readq_full;
2279 tg3_stat64_t dma_read_prioq_full;
2280 tg3_stat64_t tx_comp_queue_full;
2281
2282 /* Statistics maintained by Host Coalescing. */
2283 tg3_stat64_t ring_set_send_prod_index;
2284 tg3_stat64_t ring_status_update;
2285 tg3_stat64_t nic_irqs;
2286 tg3_stat64_t nic_avoided_irqs;
2287 tg3_stat64_t nic_tx_threshold_hit;
2288
2289 u8 __reserved4[0xb00-0x9c0];
2290};
2291
2292/* 'mapping' is superfluous as the chip does not write into
2293 * the tx/rx post rings so we could just fetch it from there.
2294 * But the cache behavior is better how we are doing it now.
2295 */
2296struct ring_info {
2297 struct sk_buff *skb;
2298 DECLARE_PCI_UNMAP_ADDR(mapping)
2299};
2300
2301struct tx_ring_info {
2302 struct sk_buff *skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 u32 prev_vlan_tag;
2304};
2305
2306struct tg3_config_info {
2307 u32 flags;
2308};
2309
2310struct tg3_link_config {
2311 /* Describes what we're trying to get. */
2312 u32 advertising;
2313 u16 speed;
2314 u8 duplex;
2315 u8 autoneg;
Matt Carlson8d018622007-12-20 20:05:44 -08002316 u8 flowctrl;
2317#define TG3_FLOW_CTRL_TX 0x01
2318#define TG3_FLOW_CTRL_RX 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319
2320 /* Describes what we actually have. */
Matt Carlson8d018622007-12-20 20:05:44 -08002321 u8 active_flowctrl;
2322
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323 u8 active_duplex;
2324#define SPEED_INVALID 0xffff
2325#define DUPLEX_INVALID 0xff
2326#define AUTONEG_INVALID 0xff
Matt Carlson8d018622007-12-20 20:05:44 -08002327 u16 active_speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328
2329 /* When we go in and out of low power mode we need
2330 * to swap with this state.
2331 */
2332 int phy_is_low_power;
2333 u16 orig_speed;
2334 u8 orig_duplex;
2335 u8 orig_autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002336 u32 orig_advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337};
2338
2339struct tg3_bufmgr_config {
2340 u32 mbuf_read_dma_low_water;
2341 u32 mbuf_mac_rx_low_water;
2342 u32 mbuf_high_water;
2343
2344 u32 mbuf_read_dma_low_water_jumbo;
2345 u32 mbuf_mac_rx_low_water_jumbo;
2346 u32 mbuf_high_water_jumbo;
2347
2348 u32 dma_low_water;
2349 u32 dma_high_water;
2350};
2351
2352struct tg3_ethtool_stats {
2353 /* Statistics maintained by Receive MAC. */
2354 u64 rx_octets;
2355 u64 rx_fragments;
2356 u64 rx_ucast_packets;
2357 u64 rx_mcast_packets;
2358 u64 rx_bcast_packets;
2359 u64 rx_fcs_errors;
2360 u64 rx_align_errors;
2361 u64 rx_xon_pause_rcvd;
2362 u64 rx_xoff_pause_rcvd;
2363 u64 rx_mac_ctrl_rcvd;
2364 u64 rx_xoff_entered;
2365 u64 rx_frame_too_long_errors;
2366 u64 rx_jabbers;
2367 u64 rx_undersize_packets;
2368 u64 rx_in_length_errors;
2369 u64 rx_out_length_errors;
2370 u64 rx_64_or_less_octet_packets;
2371 u64 rx_65_to_127_octet_packets;
2372 u64 rx_128_to_255_octet_packets;
2373 u64 rx_256_to_511_octet_packets;
2374 u64 rx_512_to_1023_octet_packets;
2375 u64 rx_1024_to_1522_octet_packets;
2376 u64 rx_1523_to_2047_octet_packets;
2377 u64 rx_2048_to_4095_octet_packets;
2378 u64 rx_4096_to_8191_octet_packets;
2379 u64 rx_8192_to_9022_octet_packets;
2380
2381 /* Statistics maintained by Transmit MAC. */
2382 u64 tx_octets;
2383 u64 tx_collisions;
2384 u64 tx_xon_sent;
2385 u64 tx_xoff_sent;
2386 u64 tx_flow_control;
2387 u64 tx_mac_errors;
2388 u64 tx_single_collisions;
2389 u64 tx_mult_collisions;
2390 u64 tx_deferred;
2391 u64 tx_excessive_collisions;
2392 u64 tx_late_collisions;
2393 u64 tx_collide_2times;
2394 u64 tx_collide_3times;
2395 u64 tx_collide_4times;
2396 u64 tx_collide_5times;
2397 u64 tx_collide_6times;
2398 u64 tx_collide_7times;
2399 u64 tx_collide_8times;
2400 u64 tx_collide_9times;
2401 u64 tx_collide_10times;
2402 u64 tx_collide_11times;
2403 u64 tx_collide_12times;
2404 u64 tx_collide_13times;
2405 u64 tx_collide_14times;
2406 u64 tx_collide_15times;
2407 u64 tx_ucast_packets;
2408 u64 tx_mcast_packets;
2409 u64 tx_bcast_packets;
2410 u64 tx_carrier_sense_errors;
2411 u64 tx_discards;
2412 u64 tx_errors;
2413
2414 /* Statistics maintained by Receive List Placement. */
2415 u64 dma_writeq_full;
2416 u64 dma_write_prioq_full;
2417 u64 rxbds_empty;
2418 u64 rx_discards;
2419 u64 rx_errors;
2420 u64 rx_threshold_hit;
2421
2422 /* Statistics maintained by Send Data Initiator. */
2423 u64 dma_readq_full;
2424 u64 dma_read_prioq_full;
2425 u64 tx_comp_queue_full;
2426
2427 /* Statistics maintained by Host Coalescing. */
2428 u64 ring_set_send_prod_index;
2429 u64 ring_status_update;
2430 u64 nic_irqs;
2431 u64 nic_avoided_irqs;
2432 u64 nic_tx_threshold_hit;
2433};
2434
2435struct tg3 {
2436 /* begin "general, frequently-used members" cacheline section */
2437
David S. Millerf47c11e2005-06-24 20:18:35 -07002438 /* If the IRQ handler (which runs lockless) needs to be
2439 * quiesced, the following bitmask state is used. The
2440 * SYNC flag is set by non-IRQ context code to initiate
2441 * the quiescence.
2442 *
2443 * When the IRQ handler notices that SYNC is set, it
2444 * disables interrupts and returns.
2445 *
2446 * When all outstanding IRQ handlers have returned after
2447 * the SYNC flag has been set, the setter can be assured
2448 * that interrupts will no longer get run.
2449 *
2450 * In this way all SMP driver locks are never acquired
2451 * in hw IRQ context, only sw IRQ context or lower.
2452 */
2453 unsigned int irq_sync;
2454
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 /* SMP locking strategy:
2456 *
Michael Chan00b70502006-06-17 21:58:45 -07002457 * lock: Held during reset, PHY access, timer, and when
2458 * updating tg3_flags and tg3_flags2.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 *
Michael Chan1b2a7202006-08-07 21:46:02 -07002460 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2461 * netif_tx_lock when it needs to call
2462 * netif_wake_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 *
David S. Millerf47c11e2005-06-24 20:18:35 -07002464 * Both of these locks are to be held with BH safety.
Michael Chan00b70502006-06-17 21:58:45 -07002465 *
2466 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2467 * are running lockless, it is necessary to completely
2468 * quiesce the chip with tg3_netif_stop and tg3_full_lock
2469 * before reconfiguring the device.
2470 *
2471 * indirect_lock: Held when accessing registers indirectly
2472 * with IRQ disabling.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 */
2474 spinlock_t lock;
2475 spinlock_t indirect_lock;
2476
Michael Chan20094932005-08-09 20:16:32 -07002477 u32 (*read32) (struct tg3 *, u32);
2478 void (*write32) (struct tg3 *, u32, u32);
Michael Chan09ee9292005-08-09 20:17:00 -07002479 u32 (*read32_mbox) (struct tg3 *, u32);
Michael Chan20094932005-08-09 20:16:32 -07002480 void (*write32_mbox) (struct tg3 *, u32,
2481 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 void __iomem *regs;
Matt Carlson0d3031d2007-10-10 18:02:43 -07002483 void __iomem *aperegs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 struct net_device *dev;
2485 struct pci_dev *pdev;
2486
2487 struct tg3_hw_status *hw_status;
2488 dma_addr_t status_mapping;
David S. Millerfac9b832005-05-18 22:46:34 -07002489 u32 last_tag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490
2491 u32 msg_enable;
2492
2493 /* begin "tx thread" cacheline section */
Michael Chan20094932005-08-09 20:16:32 -07002494 void (*write32_tx_mbox) (struct tg3 *, u32,
2495 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 u32 tx_prod;
2497 u32 tx_cons;
2498 u32 tx_pending;
2499
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 struct tg3_tx_buffer_desc *tx_ring;
2501 struct tx_ring_info *tx_buffers;
2502 dma_addr_t tx_desc_mapping;
2503
2504 /* begin "rx thread" cacheline section */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002505 struct napi_struct napi;
Michael Chan20094932005-08-09 20:16:32 -07002506 void (*write32_rx_mbox) (struct tg3 *, u32,
2507 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 u32 rx_rcb_ptr;
2509 u32 rx_std_ptr;
2510 u32 rx_jumbo_ptr;
2511 u32 rx_pending;
2512 u32 rx_jumbo_pending;
2513#if TG3_VLAN_TAG_USED
2514 struct vlan_group *vlgrp;
2515#endif
2516
2517 struct tg3_rx_buffer_desc *rx_std;
2518 struct ring_info *rx_std_buffers;
2519 dma_addr_t rx_std_mapping;
Michael Chanf92905d2006-06-29 20:14:29 -07002520 u32 rx_std_max_post;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521
2522 struct tg3_rx_buffer_desc *rx_jumbo;
2523 struct ring_info *rx_jumbo_buffers;
2524 dma_addr_t rx_jumbo_mapping;
2525
2526 struct tg3_rx_buffer_desc *rx_rcb;
2527 dma_addr_t rx_rcb_mapping;
2528
Michael Chan7e72aad2005-07-25 12:31:17 -07002529 u32 rx_pkt_buf_sz;
2530
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 /* begin "everything else" cacheline(s) section */
2532 struct net_device_stats net_stats;
2533 struct net_device_stats net_stats_prev;
2534 struct tg3_ethtool_stats estats;
2535 struct tg3_ethtool_stats estats_prev;
2536
Matt Carlson4ba526c2008-08-15 14:10:04 -07002537 union {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 unsigned long phy_crc_errors;
Matt Carlson4ba526c2008-08-15 14:10:04 -07002539 unsigned long last_event_jiffies;
2540 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541
2542 u32 rx_offset;
2543 u32 tg3_flags;
David S. Millerfac9b832005-05-18 22:46:34 -07002544#define TG3_FLAG_TAGGED_STATUS 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545#define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
2546#define TG3_FLAG_RX_CHECKSUMS 0x00000004
2547#define TG3_FLAG_USE_LINKCHG_REG 0x00000008
2548#define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
2549#define TG3_FLAG_ENABLE_ASF 0x00000020
Matt Carlson8ed5d972007-05-07 00:25:49 -07002550#define TG3_FLAG_ASPM_WORKAROUND 0x00000040
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551#define TG3_FLAG_POLL_SERDES 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552#define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553#define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
2554#define TG3_FLAG_WOL_SPEED_100MB 0x00000400
2555#define TG3_FLAG_WOL_ENABLE 0x00000800
2556#define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
2557#define TG3_FLAG_NVRAM 0x00002000
2558#define TG3_FLAG_NVRAM_BUFFERED 0x00004000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559#define TG3_FLAG_PCIX_MODE 0x00020000
2560#define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
2561#define TG3_FLAG_PCI_32BIT 0x00080000
Michael Chanbbadf502006-04-06 21:46:34 -07002562#define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
Michael Chandf3e6542006-05-26 17:48:07 -07002563#define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
Gary Zambranoa85feb82007-05-05 11:52:19 -07002564#define TG3_FLAG_WOL_CAP 0x00400000
Michael Chan0f893dc2005-07-25 12:30:38 -07002565#define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566#define TG3_FLAG_10_100_ONLY 0x01000000
2567#define TG3_FLAG_PAUSE_AUTONEG 0x02000000
Matt Carlson795d01c2007-10-07 23:28:17 -07002568#define TG3_FLAG_CPMU_PRESENT 0x04000000
Michael Chan4a29cc22006-03-19 13:21:12 -08002569#define TG3_FLAG_40BIT_DMA_BUG 0x08000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002570#define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
Michael Chan7544b092007-05-05 13:08:32 -07002571#define TG3_FLAG_SUPPORT_MSI 0x20000000
Michael Chand18edcb2007-03-24 20:57:11 -07002572#define TG3_FLAG_CHIP_RESETTING 0x40000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573#define TG3_FLAG_INIT_COMPLETE 0x80000000
2574 u32 tg3_flags2;
2575#define TG3_FLG2_RESTART_TIMER 0x00000001
Michael Chan7f62ad52007-02-20 23:25:40 -08002576#define TG3_FLG2_TSO_BUG 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577#define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
2578#define TG3_FLG2_IS_5788 0x00000008
2579#define TG3_FLG2_MAX_RXPEND_64 0x00000010
2580#define TG3_FLG2_TSO_CAPABLE 0x00000020
2581#define TG3_FLG2_PHY_ADC_BUG 0x00000040
2582#define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
2583#define TG3_FLG2_PHY_BER_BUG 0x00000100
2584#define TG3_FLG2_PCI_EXPRESS 0x00000200
2585#define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
2586#define TG3_FLG2_HW_AUTONEG 0x00000800
Michael Chan9d26e212006-12-07 00:21:14 -08002587#define TG3_FLG2_IS_NIC 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588#define TG3_FLG2_PHY_SERDES 0x00002000
2589#define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
2590#define TG3_FLG2_FLASH 0x00008000
Michael Chan5a6f3072006-03-20 22:28:05 -08002591#define TG3_FLG2_HW_TSO_1 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592#define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
2593#define TG3_FLG2_5705_PLUS 0x00040000
John W. Linville6708e5c2005-04-21 17:00:52 -07002594#define TG3_FLG2_5750_PLUS 0x00080000
Michael Chane6af3012005-04-21 17:12:05 -07002595#define TG3_FLG2_PROTECTED_NVRAM 0x00100000
Michael Chan88b06bc2005-04-21 17:13:25 -07002596#define TG3_FLG2_USING_MSI 0x00200000
Michael Chan0f893dc2005-07-25 12:30:38 -07002597#define TG3_FLG2_JUMBO_CAPABLE 0x00400000
Michael Chan747e8f82005-07-25 12:33:22 -07002598#define TG3_FLG2_MII_SERDES 0x00800000
2599#define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
2600 TG3_FLG2_MII_SERDES)
2601#define TG3_FLG2_PARALLEL_DETECT 0x01000000
Michael Chan68929142005-08-09 20:17:14 -07002602#define TG3_FLG2_ICH_WORKAROUND 0x02000000
Michael Chana4e2b342005-10-26 15:46:52 -07002603#define TG3_FLG2_5780_CLASS 0x04000000
Michael Chan5a6f3072006-03-20 22:28:05 -08002604#define TG3_FLG2_HW_TSO_2 0x08000000
2605#define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | TG3_FLG2_HW_TSO_2)
Michael Chanfcfa0a32006-03-20 22:28:41 -08002606#define TG3_FLG2_1SHOT_MSI 0x10000000
Michael Chanc424cb22006-04-29 18:56:34 -07002607#define TG3_FLG2_PHY_JITTER_BUG 0x20000000
David S. Millerf49639e2006-06-09 11:58:36 -07002608#define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
Michael Chanc1d2a192007-01-08 19:57:20 -08002609#define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000
Matt Carlson6b91fa02007-10-10 18:01:09 -07002610 u32 tg3_flags3;
2611#define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
Matt Carlson0d3031d2007-10-10 18:02:43 -07002612#define TG3_FLG3_ENABLE_APE 0x00000002
Matt Carlson41588ba2008-04-19 18:12:33 -07002613#define TG3_FLG3_5701_DMA_BUG 0x00000008
Matt Carlsondd477002008-05-25 23:45:58 -07002614#define TG3_FLG3_USE_PHYLIB 0x00000010
Matt Carlson158d7ab2008-05-29 01:37:54 -07002615#define TG3_FLG3_MDIOBUS_INITED 0x00000020
2616#define TG3_FLG3_MDIOBUS_PAUSED 0x00000040
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002617#define TG3_FLG3_PHY_CONNECTED 0x00000080
Matt Carlsona9daf362008-05-25 23:49:44 -07002618#define TG3_FLG3_RGMII_STD_IBND_DISABLE 0x00000100
2619#define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200
2620#define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 struct timer_list timer;
2623 u16 timer_counter;
2624 u16 timer_multiplier;
2625 u32 timer_offset;
2626 u16 asf_counter;
2627 u16 asf_multiplier;
2628
Michael Chan3d3ebe72006-09-27 15:59:15 -07002629 /* 1 second counter for transient serdes link events */
2630 u32 serdes_counter;
2631#define SERDES_AN_TIMEOUT_5704S 2
2632#define SERDES_PARALLEL_DET_TIMEOUT 1
2633#define SERDES_AN_TIMEOUT_5714S 1
2634
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635 struct tg3_link_config link_config;
2636 struct tg3_bufmgr_config bufmgr_config;
2637
2638 /* cache h/w values, often passed straight to h/w */
2639 u32 rx_mode;
2640 u32 tx_mode;
2641 u32 mac_mode;
2642 u32 mi_mode;
2643 u32 misc_host_ctrl;
2644 u32 grc_mode;
2645 u32 grc_local_ctrl;
2646 u32 dma_rwctrl;
2647 u32 coalesce_mode;
Matt Carlson8ed5d972007-05-07 00:25:49 -07002648 u32 pwrmgmt_thresh;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649
2650 /* PCI block */
Matt Carlson795d01c2007-10-07 23:28:17 -07002651 u32 pci_chip_rev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652 u8 pci_cacheline_sz;
2653 u8 pci_lat_timer;
2654 u8 pci_hdr_type;
2655 u8 pci_bist;
2656
2657 int pm_cap;
Michael Chan4cf78e42005-07-25 12:29:19 -07002658 int msi_cap;
Matt Carlson9974a352007-10-07 23:27:28 -07002659 int pcix_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002661 struct mii_bus *mdio_bus;
Matt Carlson158d7ab2008-05-29 01:37:54 -07002662 int mdio_irq[PHY_MAX_ADDR];
2663
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664 /* PHY info */
2665 u32 phy_id;
2666#define PHY_ID_MASK 0xfffffff0
2667#define PHY_ID_BCM5400 0x60008040
2668#define PHY_ID_BCM5401 0x60008050
2669#define PHY_ID_BCM5411 0x60008070
2670#define PHY_ID_BCM5701 0x60008110
2671#define PHY_ID_BCM5703 0x60008160
2672#define PHY_ID_BCM5704 0x60008190
2673#define PHY_ID_BCM5705 0x600081a0
2674#define PHY_ID_BCM5750 0x60008180
Michael Chan85e94ce2005-04-21 17:05:28 -07002675#define PHY_ID_BCM5752 0x60008100
Michael Chana4e2b342005-10-26 15:46:52 -07002676#define PHY_ID_BCM5714 0x60008340
Michael Chan4cf78e42005-07-25 12:29:19 -07002677#define PHY_ID_BCM5780 0x60008350
Michael Chanaf36e6b2006-03-23 01:28:06 -08002678#define PHY_ID_BCM5755 0xbc050cc0
Michael Chand9ab5ad2006-03-20 22:27:35 -08002679#define PHY_ID_BCM5787 0xbc050ce0
Michael Chan126a3362006-09-27 16:03:07 -07002680#define PHY_ID_BCM5756 0xbc050ed0
Matt Carlsond30cdd22007-10-07 23:28:35 -07002681#define PHY_ID_BCM5784 0xbc050fa0
Matt Carlson9936bcf2007-10-10 18:03:07 -07002682#define PHY_ID_BCM5761 0xbc050fd0
Michael Chanb5d37722006-09-27 16:06:21 -07002683#define PHY_ID_BCM5906 0xdc00ac40
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684#define PHY_ID_BCM8002 0x60010140
2685#define PHY_ID_INVALID 0xffffffff
2686#define PHY_ID_REV_MASK 0x0000000f
2687#define PHY_REV_BCM5401_B0 0x1
2688#define PHY_REV_BCM5401_B2 0x3
2689#define PHY_REV_BCM5401_C0 0x6
2690#define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
Matt Carlsona9daf362008-05-25 23:49:44 -07002691#define TG3_PHY_ID_BCM50610 0x143bd60
2692#define TG3_PHY_ID_BCMAC131 0x143bc70
Matt Carlsonfcb389d2008-11-03 16:55:44 -08002693#define TG3_PHY_ID_RTL8211C 0x001cc910
2694#define TG3_PHY_ID_RTL8201E 0x00008200
Matt Carlson0a459aa2008-11-03 16:54:15 -08002695#define TG3_PHY_OUI_MASK 0xfffffc00
2696#define TG3_PHY_OUI_1 0x00206000
2697#define TG3_PHY_OUI_2 0x0143bc00
2698#define TG3_PHY_OUI_3 0x03625c00
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699
2700 u32 led_ctrl;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002701 u32 phy_otp;
Matt Carlson8a6eac92007-10-21 16:17:55 -07002702 u16 pci_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
2704 char board_part_number[24];
Matt Carlson9c8a6202007-10-21 16:16:08 -07002705#define TG3_VER_SIZE 32
2706 char fw_ver[TG3_VER_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 u32 nic_sram_data_cfg;
2708 u32 pci_clock_ctrl;
2709 struct pci_dev *pdev_peer;
2710
2711 /* This macro assumes the passed PHY ID is already masked
2712 * with PHY_ID_MASK.
2713 */
2714#define KNOWN_PHY_ID(X) \
2715 ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
2716 (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
2717 (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
2718 (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
Michael Chana4e2b342005-10-26 15:46:52 -07002719 (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \
Michael Chand9ab5ad2006-03-20 22:27:35 -08002720 (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \
Michael Chan126a3362006-09-27 16:03:07 -07002721 (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \
Matt Carlson9936bcf2007-10-10 18:03:07 -07002722 (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM5761 || \
2723 (X) == PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724
2725 struct tg3_hw_stats *hw_stats;
2726 dma_addr_t stats_mapping;
2727 struct work_struct reset_task;
2728
Michael Chanec41c7d2006-01-17 02:40:55 -08002729 int nvram_lock_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730 u32 nvram_size;
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002731#define TG3_NVRAM_SIZE_64KB 0x00010000
2732#define TG3_NVRAM_SIZE_128KB 0x00020000
2733#define TG3_NVRAM_SIZE_256KB 0x00040000
2734#define TG3_NVRAM_SIZE_512KB 0x00080000
2735#define TG3_NVRAM_SIZE_1MB 0x00100000
2736#define TG3_NVRAM_SIZE_2MB 0x00200000
2737
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738 u32 nvram_pagesize;
2739 u32 nvram_jedecnum;
2740
2741#define JEDEC_ATMEL 0x1f
2742#define JEDEC_ST 0x20
2743#define JEDEC_SAIFUN 0x4f
2744#define JEDEC_SST 0xbf
2745
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002746#define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
Linus Torvalds1da177e2005-04-16 15:20:36 -07002747#define ATMEL_AT24C64_PAGE_SIZE (32)
2748
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002749#define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750#define ATMEL_AT24C512_PAGE_SIZE (128)
2751
2752#define ATMEL_AT45DB0X1B_PAGE_POS 9
2753#define ATMEL_AT45DB0X1B_PAGE_SIZE 264
2754
2755#define ATMEL_AT25F512_PAGE_SIZE 256
2756
2757#define ST_M45PEX0_PAGE_SIZE 256
2758
2759#define SAIFUN_SA25F0XX_PAGE_SIZE 256
2760
2761#define SST_25VF0X0_PAGE_SIZE 4098
2762
David S. Miller15f98502005-05-18 22:49:26 -07002763 struct ethtool_coalesce coal;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764};
2765
2766#endif /* !(_T3_H) */