blob: b4c20e4f87cd63f0718b785470478fdb74b5f8fd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle98de9202007-07-28 00:49:58 +01006 * Copyright (C) 2003, 04, 07 Ralf Baechle <ralf@linux-mips.org>
Ralf Baechlea3c49462006-03-13 16:16:29 +00007 * Copyright (C) MIPS Technologies, Inc.
8 * written by Ralf Baechle <ralf@linux-mips.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10#ifndef _ASM_HAZARDS_H
11#define _ASM_HAZARDS_H
12
Ralf Baechle36396f32006-09-25 15:49:49 +010013#ifdef __ASSEMBLY__
Ralf Baechled7d86aa2006-09-08 04:13:49 +020014#define ASMMACRO(name, code...) .macro name; code; .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#else
16
Ralf Baechle572afc22007-09-21 13:05:44 +010017#include <asm/cpu-features.h>
18
Ralf Baechled7d86aa2006-09-08 04:13:49 +020019#define ASMMACRO(name, code...) \
20__asm__(".macro " #name "; " #code "; .endm"); \
21 \
22static inline void name(void) \
23{ \
24 __asm__ __volatile__ (#name); \
25}
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Ralf Baechle98de9202007-07-28 00:49:58 +010027/*
28 * MIPS R2 instruction hazard barrier. Needs to be called as a subroutine.
29 */
30extern void mips_ihb(void);
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#endif
33
Ralf Baechled7d86aa2006-09-08 04:13:49 +020034ASMMACRO(_ssnop,
35 sll $0, $0, 1
36 )
37
38ASMMACRO(_ehb,
39 sll $0, $0, 3
40 )
41
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/*
Ralf Baechled7d86aa2006-09-08 04:13:49 +020043 * TLB hazards
44 */
David Daneybd6d85c2008-12-11 15:33:22 -080045#if defined(CONFIG_CPU_MIPSR2) && !defined(CONFIG_CPU_CAVIUM_OCTEON)
Ralf Baechled7d86aa2006-09-08 04:13:49 +020046
47/*
48 * MIPSR2 defines ehb for hazard avoidance
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 */
50
Ralf Baechled7d86aa2006-09-08 04:13:49 +020051ASMMACRO(mtc0_tlbw_hazard,
52 _ehb
53 )
54ASMMACRO(tlbw_use_hazard,
55 _ehb
56 )
57ASMMACRO(tlb_probe_hazard,
58 _ehb
59 )
60ASMMACRO(irq_enable_hazard,
Ralf Baechle7605b392007-03-20 13:56:50 +000061 _ehb
Ralf Baechled7d86aa2006-09-08 04:13:49 +020062 )
63ASMMACRO(irq_disable_hazard,
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 _ehb
Ralf Baechled7d86aa2006-09-08 04:13:49 +020065 )
66ASMMACRO(back_to_back_c0_hazard,
67 _ehb
68 )
Ralf Baechle7043ad42005-12-22 13:41:29 +010069/*
70 * gcc has a tradition of misscompiling the previous construct using the
71 * address of a label as argument to inline assembler. Gas otoh has the
72 * annoying difference between la and dla which are only usable for 32-bit
73 * rsp. 64-bit code, so can't be used without conditional compilation.
74 * The alterantive is switching the assembler to 64-bit code which happens
75 * to work right even for 32-bit code ...
76 */
Ralf Baechlecc61c1f2005-07-12 18:35:38 +000077#define instruction_hazard() \
78do { \
Ralf Baechle7043ad42005-12-22 13:41:29 +010079 unsigned long tmp; \
80 \
Ralf Baechlecc61c1f2005-07-12 18:35:38 +000081 __asm__ __volatile__( \
Ralf Baechle7043ad42005-12-22 13:41:29 +010082 " .set mips64r2 \n" \
83 " dla %0, 1f \n" \
Ralf Baechlecc61c1f2005-07-12 18:35:38 +000084 " jr.hb %0 \n" \
Ralf Baechle7043ad42005-12-22 13:41:29 +010085 " .set mips0 \n" \
86 "1: \n" \
87 : "=r" (tmp)); \
Ralf Baechlecc61c1f2005-07-12 18:35:38 +000088} while (0)
89
Kevin Cernekee1c7c4452011-11-16 01:25:40 +000090#elif (defined(CONFIG_CPU_MIPSR1) && !defined(CONFIG_MIPS_ALCHEMY)) || \
91 defined(CONFIG_CPU_BMIPS)
Ralf Baechle572afc22007-09-21 13:05:44 +010092
93/*
94 * These are slightly complicated by the fact that we guarantee R1 kernels to
95 * run fine on R2 processors.
96 */
97ASMMACRO(mtc0_tlbw_hazard,
98 _ssnop; _ssnop; _ehb
99 )
100ASMMACRO(tlbw_use_hazard,
101 _ssnop; _ssnop; _ssnop; _ehb
102 )
103ASMMACRO(tlb_probe_hazard,
104 _ssnop; _ssnop; _ssnop; _ehb
105 )
106ASMMACRO(irq_enable_hazard,
107 _ssnop; _ssnop; _ssnop; _ehb
108 )
109ASMMACRO(irq_disable_hazard,
110 _ssnop; _ssnop; _ssnop; _ehb
111 )
112ASMMACRO(back_to_back_c0_hazard,
113 _ssnop; _ssnop; _ssnop; _ehb
114 )
115/*
116 * gcc has a tradition of misscompiling the previous construct using the
117 * address of a label as argument to inline assembler. Gas otoh has the
118 * annoying difference between la and dla which are only usable for 32-bit
119 * rsp. 64-bit code, so can't be used without conditional compilation.
120 * The alterantive is switching the assembler to 64-bit code which happens
121 * to work right even for 32-bit code ...
122 */
123#define __instruction_hazard() \
124do { \
125 unsigned long tmp; \
126 \
127 __asm__ __volatile__( \
128 " .set mips64r2 \n" \
129 " dla %0, 1f \n" \
130 " jr.hb %0 \n" \
131 " .set mips0 \n" \
132 "1: \n" \
133 : "=r" (tmp)); \
134} while (0)
135
136#define instruction_hazard() \
137do { \
138 if (cpu_has_mips_r2) \
139 __instruction_hazard(); \
140} while (0)
141
Manuel Lauss42a4f172010-07-15 21:45:04 +0200142#elif defined(CONFIG_MIPS_ALCHEMY) || defined(CONFIG_CPU_CAVIUM_OCTEON) || \
Kevin Cernekee15fb0a12011-11-10 22:30:25 -0800143 defined(CONFIG_CPU_LOONGSON2) || defined(CONFIG_CPU_R10000) || \
144 defined(CONFIG_CPU_R5500)
Ralf Baechled7d86aa2006-09-08 04:13:49 +0200145
146/*
147 * R10000 rocks - all hazards handled in hardware, so this becomes a nobrainer.
148 */
149
150ASMMACRO(mtc0_tlbw_hazard,
151 )
152ASMMACRO(tlbw_use_hazard,
153 )
154ASMMACRO(tlb_probe_hazard,
155 )
156ASMMACRO(irq_enable_hazard,
157 )
158ASMMACRO(irq_disable_hazard,
159 )
160ASMMACRO(back_to_back_c0_hazard,
161 )
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000162#define instruction_hazard() do { } while (0)
Ralf Baechled7d86aa2006-09-08 04:13:49 +0200163
164#elif defined(CONFIG_CPU_RM9000)
165
166/*
167 * RM9000 hazards. When the JTLB is updated by tlbwi or tlbwr, a subsequent
168 * use of the JTLB for instructions should not occur for 4 cpu cycles and use
169 * for data translations should not occur for 3 cpu cycles.
170 */
171
172ASMMACRO(mtc0_tlbw_hazard,
173 _ssnop; _ssnop; _ssnop; _ssnop
174 )
175ASMMACRO(tlbw_use_hazard,
176 _ssnop; _ssnop; _ssnop; _ssnop
177 )
178ASMMACRO(tlb_probe_hazard,
179 _ssnop; _ssnop; _ssnop; _ssnop
180 )
181ASMMACRO(irq_enable_hazard,
182 )
183ASMMACRO(irq_disable_hazard,
184 )
185ASMMACRO(back_to_back_c0_hazard,
186 )
187#define instruction_hazard() do { } while (0)
188
189#elif defined(CONFIG_CPU_SB1)
190
191/*
192 * Mostly like R4000 for historic reasons
193 */
194ASMMACRO(mtc0_tlbw_hazard,
195 )
196ASMMACRO(tlbw_use_hazard,
197 )
198ASMMACRO(tlb_probe_hazard,
199 )
200ASMMACRO(irq_enable_hazard,
201 )
202ASMMACRO(irq_disable_hazard,
203 _ssnop; _ssnop; _ssnop
204 )
205ASMMACRO(back_to_back_c0_hazard,
206 )
207#define instruction_hazard() do { } while (0)
208
209#else
210
211/*
212 * Finally the catchall case for all other processors including R4000, R4400,
213 * R4600, R4700, R5000, RM7000, NEC VR41xx etc.
214 *
215 * The taken branch will result in a two cycle penalty for the two killed
216 * instructions on R4000 / R4400. Other processors only have a single cycle
217 * hazard so this is nice trick to have an optimal code for a range of
218 * processors.
219 */
220ASMMACRO(mtc0_tlbw_hazard,
Yoichi Yuasa3f318372007-01-24 22:22:06 +0900221 nop; nop
Ralf Baechled7d86aa2006-09-08 04:13:49 +0200222 )
223ASMMACRO(tlbw_use_hazard,
224 nop; nop; nop
225 )
226ASMMACRO(tlb_probe_hazard,
227 nop; nop; nop
228 )
229ASMMACRO(irq_enable_hazard,
Ralf Baechle7b0fdaa2007-09-03 16:22:26 +0200230 _ssnop; _ssnop; _ssnop;
Ralf Baechled7d86aa2006-09-08 04:13:49 +0200231 )
232ASMMACRO(irq_disable_hazard,
233 nop; nop; nop
234 )
235ASMMACRO(back_to_back_c0_hazard,
236 _ssnop; _ssnop; _ssnop;
237 )
238#define instruction_hazard() do { } while (0)
239
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000240#endif
241
Chris Dearman0b624952007-05-08 16:09:13 +0100242
243/* FPU hazards */
244
245#if defined(CONFIG_CPU_SB1)
246ASMMACRO(enable_fpu_hazard,
247 .set push;
248 .set mips64;
249 .set noreorder;
250 _ssnop;
Ralf Baechle21a151d2007-10-11 23:46:15 +0100251 bnezl $0, .+4;
Ralf Baechlea1b53a72007-05-09 17:49:53 +0100252 _ssnop;
Chris Dearman0b624952007-05-08 16:09:13 +0100253 .set pop
254)
255ASMMACRO(disable_fpu_hazard,
256)
257
258#elif defined(CONFIG_CPU_MIPSR2)
259ASMMACRO(enable_fpu_hazard,
260 _ehb
261)
262ASMMACRO(disable_fpu_hazard,
263 _ehb
264)
265#else
266ASMMACRO(enable_fpu_hazard,
267 nop; nop; nop; nop
268)
269ASMMACRO(disable_fpu_hazard,
270 _ehb
271)
272#endif
273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274#endif /* _ASM_HAZARDS_H */