blob: 4e3888d9f71b0f8e55d8fcf281ff82ea0147710a [file] [log] [blame]
buzbee67bf8852011-08-17 17:51:35 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/*
18 * This file contains codegen for the Thumb2 ISA and is intended to be
19 * includes by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 */
24
buzbeece302932011-10-04 14:32:18 -070025#define SLOW_FIELD_PATH (cUnit->enableDebug & (1 << kDebugSlowFieldPath))
26#define SLOW_INVOKE_PATH (cUnit->enableDebug & (1 << kDebugSlowInvokePath))
27#define SLOW_STRING_PATH (cUnit->enableDebug & (1 << kDebugSlowStringPath))
28#define SLOW_TYPE_PATH (cUnit->enableDebug & (1 << kDebugSlowTypePath))
29#define EXERCISE_SLOWEST_FIELD_PATH (cUnit->enableDebug & \
30 (1 << kDebugSlowestFieldPath))
31#define EXERCISE_SLOWEST_STRING_PATH (cUnit->enableDebug & \
32 (1 << kDebugSlowestStringPath))
33
34STATIC RegLocation getRetLoc(CompilationUnit* cUnit);
buzbee34cd9e52011-09-08 14:31:52 -070035
36std::string fieldNameFromIndex(const Method* method, uint32_t fieldIdx)
37{
38 art::ClassLinker* class_linker = art::Runtime::Current()->GetClassLinker();
39 const art::DexFile& dex_file = class_linker->FindDexFile(
40 method->GetDeclaringClass()->GetDexCache());
41 const art::DexFile::FieldId& field_id = dex_file.GetFieldId(fieldIdx);
Elliott Hughes2bb97f92011-09-11 15:43:37 -070042 std::string class_name = dex_file.dexStringByTypeIdx(field_id.class_idx_);
buzbee34cd9e52011-09-08 14:31:52 -070043 std::string field_name = dex_file.dexStringById(field_id.name_idx_);
44 return class_name + "." + field_name;
45}
46
Elliott Hughes81bc5092011-09-30 17:25:59 -070047void warnIfUnresolved(CompilationUnit* cUnit, int fieldIdx, Field* field) {
48 if (field == NULL) {
49 LOG(INFO) << "Field " << fieldNameFromIndex(cUnit->method, fieldIdx)
50 << " unresolved at compile time";
51 } else {
52 // We also use the slow path for wide volatile fields.
53 }
54}
55
buzbee67bf8852011-08-17 17:51:35 -070056/*
57 * Construct an s4 from two consecutive half-words of switch data.
58 * This needs to check endianness because the DEX optimizer only swaps
59 * half-words in instruction stream.
60 *
61 * "switchData" must be 32-bit aligned.
62 */
63#if __BYTE_ORDER == __LITTLE_ENDIAN
buzbeeed3e9302011-09-23 17:34:19 -070064STATIC inline s4 s4FromSwitchData(const void* switchData) {
buzbee67bf8852011-08-17 17:51:35 -070065 return *(s4*) switchData;
66}
67#else
buzbeeed3e9302011-09-23 17:34:19 -070068STATIC inline s4 s4FromSwitchData(const void* switchData) {
buzbee67bf8852011-08-17 17:51:35 -070069 u2* data = switchData;
70 return data[0] | (((s4) data[1]) << 16);
71}
72#endif
73
buzbeeed3e9302011-09-23 17:34:19 -070074STATIC ArmLIR* callRuntimeHelper(CompilationUnit* cUnit, int reg)
buzbeeec5adf32011-09-11 15:25:43 -070075{
buzbee6181f792011-09-29 11:14:04 -070076 oatClobberCalleeSave(cUnit);
buzbeeec5adf32011-09-11 15:25:43 -070077 return opReg(cUnit, kOpBlx, reg);
78}
79
buzbee1b4c8592011-08-31 10:43:51 -070080/* Generate unconditional branch instructions */
buzbeeed3e9302011-09-23 17:34:19 -070081STATIC ArmLIR* genUnconditionalBranch(CompilationUnit* cUnit, ArmLIR* target)
buzbee1b4c8592011-08-31 10:43:51 -070082{
83 ArmLIR* branch = opNone(cUnit, kOpUncondBr);
84 branch->generic.target = (LIR*) target;
85 return branch;
86}
87
buzbee67bf8852011-08-17 17:51:35 -070088/*
89 * Generate a Thumb2 IT instruction, which can nullify up to
90 * four subsequent instructions based on a condition and its
91 * inverse. The condition applies to the first instruction, which
92 * is executed if the condition is met. The string "guide" consists
93 * of 0 to 3 chars, and applies to the 2nd through 4th instruction.
94 * A "T" means the instruction is executed if the condition is
95 * met, and an "E" means the instruction is executed if the condition
96 * is not met.
97 */
buzbeeed3e9302011-09-23 17:34:19 -070098STATIC ArmLIR* genIT(CompilationUnit* cUnit, ArmConditionCode code,
buzbee67bf8852011-08-17 17:51:35 -070099 const char* guide)
100{
101 int mask;
102 int condBit = code & 1;
103 int altBit = condBit ^ 1;
104 int mask3 = 0;
105 int mask2 = 0;
106 int mask1 = 0;
107
108 //Note: case fallthroughs intentional
109 switch(strlen(guide)) {
110 case 3:
111 mask1 = (guide[2] == 'T') ? condBit : altBit;
112 case 2:
113 mask2 = (guide[1] == 'T') ? condBit : altBit;
114 case 1:
115 mask3 = (guide[0] == 'T') ? condBit : altBit;
116 break;
117 case 0:
118 break;
119 default:
120 LOG(FATAL) << "OAT: bad case in genIT";
121 }
122 mask = (mask3 << 3) | (mask2 << 2) | (mask1 << 1) |
123 (1 << (3 - strlen(guide)));
124 return newLIR2(cUnit, kThumb2It, code, mask);
125}
126
127/*
128 * Insert a kArmPseudoCaseLabel at the beginning of the Dalvik
129 * offset vaddr. This label will be used to fix up the case
130 * branch table during the assembly phase. Be sure to set
131 * all resource flags on this to prevent code motion across
132 * target boundaries. KeyVal is just there for debugging.
133 */
buzbeeed3e9302011-09-23 17:34:19 -0700134STATIC ArmLIR* insertCaseLabel(CompilationUnit* cUnit, int vaddr, int keyVal)
buzbee67bf8852011-08-17 17:51:35 -0700135{
136 ArmLIR* lir;
137 for (lir = (ArmLIR*)cUnit->firstLIRInsn; lir; lir = NEXT_LIR(lir)) {
138 if ((lir->opcode == kArmPseudoDalvikByteCodeBoundary) &&
139 (lir->generic.dalvikOffset == vaddr)) {
140 ArmLIR* newLabel = (ArmLIR*)oatNew(sizeof(ArmLIR), true);
141 newLabel->generic.dalvikOffset = vaddr;
142 newLabel->opcode = kArmPseudoCaseLabel;
143 newLabel->operands[0] = keyVal;
144 oatInsertLIRAfter((LIR*)lir, (LIR*)newLabel);
145 return newLabel;
146 }
147 }
148 oatCodegenDump(cUnit);
149 LOG(FATAL) << "Error: didn't find vaddr 0x" << std::hex << vaddr;
150 return NULL; // Quiet gcc
151}
152
buzbeeed3e9302011-09-23 17:34:19 -0700153STATIC void markPackedCaseLabels(CompilationUnit* cUnit, SwitchTable *tabRec)
buzbee67bf8852011-08-17 17:51:35 -0700154{
155 const u2* table = tabRec->table;
156 int baseVaddr = tabRec->vaddr;
157 int *targets = (int*)&table[4];
158 int entries = table[1];
159 int lowKey = s4FromSwitchData(&table[2]);
160 for (int i = 0; i < entries; i++) {
161 tabRec->targets[i] = insertCaseLabel(cUnit, baseVaddr + targets[i],
162 i + lowKey);
163 }
164}
165
buzbeeed3e9302011-09-23 17:34:19 -0700166STATIC void markSparseCaseLabels(CompilationUnit* cUnit, SwitchTable *tabRec)
buzbee67bf8852011-08-17 17:51:35 -0700167{
168 const u2* table = tabRec->table;
169 int baseVaddr = tabRec->vaddr;
170 int entries = table[1];
171 int* keys = (int*)&table[2];
172 int* targets = &keys[entries];
173 for (int i = 0; i < entries; i++) {
174 tabRec->targets[i] = insertCaseLabel(cUnit, baseVaddr + targets[i],
175 keys[i]);
176 }
177}
178
179void oatProcessSwitchTables(CompilationUnit* cUnit)
180{
181 GrowableListIterator iterator;
182 oatGrowableListIteratorInit(&cUnit->switchTables, &iterator);
183 while (true) {
184 SwitchTable *tabRec = (SwitchTable *) oatGrowableListIteratorNext(
185 &iterator);
186 if (tabRec == NULL) break;
187 if (tabRec->table[0] == kPackedSwitchSignature)
188 markPackedCaseLabels(cUnit, tabRec);
189 else if (tabRec->table[0] == kSparseSwitchSignature)
190 markSparseCaseLabels(cUnit, tabRec);
191 else {
192 LOG(FATAL) << "Invalid switch table";
193 }
194 }
195}
196
buzbeeed3e9302011-09-23 17:34:19 -0700197STATIC void dumpSparseSwitchTable(const u2* table)
buzbee67bf8852011-08-17 17:51:35 -0700198 /*
199 * Sparse switch data format:
200 * ushort ident = 0x0200 magic value
201 * ushort size number of entries in the table; > 0
202 * int keys[size] keys, sorted low-to-high; 32-bit aligned
203 * int targets[size] branch targets, relative to switch opcode
204 *
205 * Total size is (2+size*4) 16-bit code units.
206 */
207{
208 u2 ident = table[0];
209 int entries = table[1];
210 int* keys = (int*)&table[2];
211 int* targets = &keys[entries];
212 LOG(INFO) << "Sparse switch table - ident:0x" << std::hex << ident <<
213 ", entries: " << std::dec << entries;
214 for (int i = 0; i < entries; i++) {
215 LOG(INFO) << " Key[" << keys[i] << "] -> 0x" << std::hex <<
216 targets[i];
217 }
218}
219
buzbeeed3e9302011-09-23 17:34:19 -0700220STATIC void dumpPackedSwitchTable(const u2* table)
buzbee67bf8852011-08-17 17:51:35 -0700221 /*
222 * Packed switch data format:
223 * ushort ident = 0x0100 magic value
224 * ushort size number of entries in the table
225 * int first_key first (and lowest) switch case value
226 * int targets[size] branch targets, relative to switch opcode
227 *
228 * Total size is (4+size*2) 16-bit code units.
229 */
230{
231 u2 ident = table[0];
232 int* targets = (int*)&table[4];
233 int entries = table[1];
234 int lowKey = s4FromSwitchData(&table[2]);
235 LOG(INFO) << "Packed switch table - ident:0x" << std::hex << ident <<
236 ", entries: " << std::dec << entries << ", lowKey: " << lowKey;
237 for (int i = 0; i < entries; i++) {
238 LOG(INFO) << " Key[" << (i + lowKey) << "] -> 0x" << std::hex <<
239 targets[i];
240 }
241}
242
243/*
244 * The sparse table in the literal pool is an array of <key,displacement>
245 * pairs. For each set, we'll load them as a pair using ldmia.
246 * This means that the register number of the temp we use for the key
247 * must be lower than the reg for the displacement.
248 *
249 * The test loop will look something like:
250 *
251 * adr rBase, <table>
252 * ldr rVal, [rSP, vRegOff]
253 * mov rIdx, #tableSize
254 * lp:
255 * ldmia rBase!, {rKey, rDisp}
256 * sub rIdx, #1
257 * cmp rVal, rKey
258 * ifeq
259 * add rPC, rDisp ; This is the branch from which we compute displacement
260 * cbnz rIdx, lp
261 */
buzbeeed3e9302011-09-23 17:34:19 -0700262STATIC void genSparseSwitch(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700263 RegLocation rlSrc)
264{
265 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
266 if (cUnit->printMe) {
267 dumpSparseSwitchTable(table);
268 }
269 // Add the table to the list - we'll process it later
270 SwitchTable *tabRec = (SwitchTable *)oatNew(sizeof(SwitchTable),
271 true);
272 tabRec->table = table;
273 tabRec->vaddr = mir->offset;
274 int size = table[1];
275 tabRec->targets = (ArmLIR* *)oatNew(size * sizeof(ArmLIR*), true);
276 oatInsertGrowableList(&cUnit->switchTables, (intptr_t)tabRec);
277
278 // Get the switch value
279 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
280 int rBase = oatAllocTemp(cUnit);
281 /* Allocate key and disp temps */
282 int rKey = oatAllocTemp(cUnit);
283 int rDisp = oatAllocTemp(cUnit);
284 // Make sure rKey's register number is less than rDisp's number for ldmia
285 if (rKey > rDisp) {
286 int tmp = rDisp;
287 rDisp = rKey;
288 rKey = tmp;
289 }
290 // Materialize a pointer to the switch table
buzbee03fa2632011-09-20 17:10:57 -0700291 newLIR3(cUnit, kThumb2Adr, rBase, 0, (intptr_t)tabRec);
buzbee67bf8852011-08-17 17:51:35 -0700292 // Set up rIdx
293 int rIdx = oatAllocTemp(cUnit);
294 loadConstant(cUnit, rIdx, size);
295 // Establish loop branch target
296 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
297 target->defMask = ENCODE_ALL;
298 // Load next key/disp
299 newLIR2(cUnit, kThumb2LdmiaWB, rBase, (1 << rKey) | (1 << rDisp));
300 opRegReg(cUnit, kOpCmp, rKey, rlSrc.lowReg);
301 // Go if match. NOTE: No instruction set switch here - must stay Thumb2
302 genIT(cUnit, kArmCondEq, "");
303 ArmLIR* switchBranch = newLIR1(cUnit, kThumb2AddPCR, rDisp);
304 tabRec->bxInst = switchBranch;
305 // Needs to use setflags encoding here
306 newLIR3(cUnit, kThumb2SubsRRI12, rIdx, rIdx, 1);
307 ArmLIR* branch = opCondBranch(cUnit, kArmCondNe);
308 branch->generic.target = (LIR*)target;
309}
310
311
buzbeeed3e9302011-09-23 17:34:19 -0700312STATIC void genPackedSwitch(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700313 RegLocation rlSrc)
314{
315 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
316 if (cUnit->printMe) {
317 dumpPackedSwitchTable(table);
318 }
319 // Add the table to the list - we'll process it later
320 SwitchTable *tabRec = (SwitchTable *)oatNew(sizeof(SwitchTable),
321 true);
322 tabRec->table = table;
323 tabRec->vaddr = mir->offset;
324 int size = table[1];
325 tabRec->targets = (ArmLIR* *)oatNew(size * sizeof(ArmLIR*), true);
326 oatInsertGrowableList(&cUnit->switchTables, (intptr_t)tabRec);
327
328 // Get the switch value
329 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
330 int tableBase = oatAllocTemp(cUnit);
331 // Materialize a pointer to the switch table
buzbee03fa2632011-09-20 17:10:57 -0700332 newLIR3(cUnit, kThumb2Adr, tableBase, 0, (intptr_t)tabRec);
buzbee67bf8852011-08-17 17:51:35 -0700333 int lowKey = s4FromSwitchData(&table[2]);
334 int keyReg;
335 // Remove the bias, if necessary
336 if (lowKey == 0) {
337 keyReg = rlSrc.lowReg;
338 } else {
339 keyReg = oatAllocTemp(cUnit);
340 opRegRegImm(cUnit, kOpSub, keyReg, rlSrc.lowReg, lowKey);
341 }
342 // Bounds check - if < 0 or >= size continue following switch
343 opRegImm(cUnit, kOpCmp, keyReg, size-1);
344 ArmLIR* branchOver = opCondBranch(cUnit, kArmCondHi);
345
346 // Load the displacement from the switch table
347 int dispReg = oatAllocTemp(cUnit);
348 loadBaseIndexed(cUnit, tableBase, keyReg, dispReg, 2, kWord);
349
350 // ..and go! NOTE: No instruction set switch here - must stay Thumb2
351 ArmLIR* switchBranch = newLIR1(cUnit, kThumb2AddPCR, dispReg);
352 tabRec->bxInst = switchBranch;
353
354 /* branchOver target here */
355 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
356 target->defMask = ENCODE_ALL;
357 branchOver->generic.target = (LIR*)target;
358}
359
360/*
361 * Array data table format:
362 * ushort ident = 0x0300 magic value
363 * ushort width width of each element in the table
364 * uint size number of elements in the table
365 * ubyte data[size*width] table of data values (may contain a single-byte
366 * padding at the end)
367 *
368 * Total size is 4+(width * size + 1)/2 16-bit code units.
369 */
buzbeeed3e9302011-09-23 17:34:19 -0700370STATIC void genFillArrayData(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700371 RegLocation rlSrc)
372{
373 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
374 // Add the table to the list - we'll process it later
375 FillArrayData *tabRec = (FillArrayData *)
376 oatNew(sizeof(FillArrayData), true);
377 tabRec->table = table;
378 tabRec->vaddr = mir->offset;
379 u2 width = tabRec->table[1];
380 u4 size = tabRec->table[2] | (((u4)tabRec->table[3]) << 16);
381 tabRec->size = (size * width) + 8;
382
383 oatInsertGrowableList(&cUnit->fillArrayData, (intptr_t)tabRec);
384
385 // Making a call - use explicit registers
386 oatFlushAllRegs(cUnit); /* Everything to home location */
387 loadValueDirectFixed(cUnit, rlSrc, r0);
388 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -0700389 OFFSETOF_MEMBER(Thread, pHandleFillArrayDataFromCode), rLR);
buzbeee6d61962011-08-27 11:58:19 -0700390 // Materialize a pointer to the fill data image
buzbee03fa2632011-09-20 17:10:57 -0700391 newLIR3(cUnit, kThumb2Adr, r1, 0, (intptr_t)tabRec);
Ian Rogersff1ed472011-09-20 13:46:24 -0700392 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700393}
394
395/*
396 * Mark garbage collection card. Skip if the value we're storing is null.
397 */
buzbeeed3e9302011-09-23 17:34:19 -0700398STATIC void markGCCard(CompilationUnit* cUnit, int valReg, int tgtAddrReg)
buzbee67bf8852011-08-17 17:51:35 -0700399{
Elliott Hughes5ee7a8b2011-09-13 16:40:07 -0700400#ifdef CONCURRENT_GARBAGE_COLLECTOR
buzbee0d966cf2011-09-08 17:34:58 -0700401 // TODO: re-enable when concurrent collector is active
buzbee67bf8852011-08-17 17:51:35 -0700402 int regCardBase = oatAllocTemp(cUnit);
403 int regCardNo = oatAllocTemp(cUnit);
404 ArmLIR* branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbeec143c552011-08-20 17:38:58 -0700405 loadWordDisp(cUnit, rSELF, Thread::CardTableOffset().Int32Value(),
buzbee67bf8852011-08-17 17:51:35 -0700406 regCardBase);
407 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
408 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
409 kUnsignedByte);
410 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
411 target->defMask = ENCODE_ALL;
412 branchOver->generic.target = (LIR*)target;
413 oatFreeTemp(cUnit, regCardBase);
414 oatFreeTemp(cUnit, regCardNo);
Elliott Hughes0f4c41d2011-09-04 14:58:03 -0700415#endif
buzbee67bf8852011-08-17 17:51:35 -0700416}
417
buzbee34cd9e52011-09-08 14:31:52 -0700418/*
419 * Helper function for Iget/put when field not resolved at compile time.
420 * Will trash call temps and return with the field offset in r0.
421 */
Elliott Hughes81bc5092011-09-30 17:25:59 -0700422STATIC void getFieldOffset(CompilationUnit* cUnit, MIR* mir, Field* fieldPtr)
buzbee34cd9e52011-09-08 14:31:52 -0700423{
424 int fieldIdx = mir->dalvikInsn.vC;
buzbee6181f792011-09-29 11:14:04 -0700425 oatFlushAllRegs(cUnit);
Elliott Hughes81bc5092011-09-30 17:25:59 -0700426 warnIfUnresolved(cUnit, fieldIdx, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700427 oatLockCallTemps(cUnit); // Explicit register usage
428 loadCurrMethodDirect(cUnit, r1); // arg1 <= Method*
429 loadWordDisp(cUnit, r1,
430 Method::DexCacheResolvedFieldsOffset().Int32Value(), r0);
431 loadWordDisp(cUnit, r0, art::Array::DataOffset().Int32Value() +
432 sizeof(int32_t*)* fieldIdx, r0);
433 /*
434 * For testing, omit the test for run-time resolution. This will
435 * force all accesses to go through the runtime resolution path.
436 */
buzbeece302932011-10-04 14:32:18 -0700437 ArmLIR* branchOver = NULL;
438 if (!EXERCISE_SLOWEST_FIELD_PATH) {
439 branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
440 }
buzbee34cd9e52011-09-08 14:31:52 -0700441 // Resolve
442 loadWordDisp(cUnit, rSELF,
Brian Carlstrom845490b2011-09-19 15:56:53 -0700443 OFFSETOF_MEMBER(Thread, pFindInstanceFieldFromCode), rLR);
buzbee34cd9e52011-09-08 14:31:52 -0700444 loadConstant(cUnit, r0, fieldIdx);
Ian Rogers28ad40d2011-10-27 15:19:26 -0700445 callRuntimeHelper(cUnit, rLR); // FindInstanceFieldFromCoderesolveTypeFromCode(idx, method)
buzbee34cd9e52011-09-08 14:31:52 -0700446 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
447 target->defMask = ENCODE_ALL;
buzbeece302932011-10-04 14:32:18 -0700448 if (!EXERCISE_SLOWEST_FIELD_PATH) {
449 branchOver->generic.target = (LIR*)target;
450 }
buzbee34cd9e52011-09-08 14:31:52 -0700451 // Free temps (except for r0)
452 oatFreeTemp(cUnit, r1);
453 oatFreeTemp(cUnit, r2);
454 oatFreeTemp(cUnit, r3);
455 loadWordDisp(cUnit, r0, art::Field::OffsetOffset().Int32Value(), r0);
456}
457
buzbeeed3e9302011-09-23 17:34:19 -0700458STATIC void genIGet(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -0700459 RegLocation rlDest, RegLocation rlObj)
460{
buzbeec143c552011-08-20 17:38:58 -0700461 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
462 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700463 RegLocation rlResult;
464 RegisterClass regClass = oatRegClassBySize(size);
buzbee34cd9e52011-09-08 14:31:52 -0700465 if (SLOW_FIELD_PATH || fieldPtr == NULL) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700466 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700467 // Field offset in r0
468 rlObj = loadValue(cUnit, rlObj, kCoreReg);
469 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
buzbee5ade1d22011-09-09 14:44:52 -0700470 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee58f92742011-10-01 11:22:17 -0700471 loadBaseIndexed(cUnit, rlObj.lowReg, r0, rlResult.lowReg, 0, kWord);
buzbee67bf8852011-08-17 17:51:35 -0700472 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700473 storeValue(cUnit, rlDest, rlResult);
474 } else {
475#if ANDROID_SMP != 0
Elliott Hughes1d3f1142011-09-13 12:00:00 -0700476 bool isVolatile = fieldPtr->IsVolatile();
buzbee34cd9e52011-09-08 14:31:52 -0700477#else
478 bool isVolatile = false;
479#endif
480 int fieldOffset = fieldPtr->GetOffset().Int32Value();
481 rlObj = loadValue(cUnit, rlObj, kCoreReg);
482 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
buzbee5ade1d22011-09-09 14:44:52 -0700483 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee34cd9e52011-09-08 14:31:52 -0700484 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
buzbee58f92742011-10-01 11:22:17 -0700485 kWord, rlObj.sRegLow);
buzbee34cd9e52011-09-08 14:31:52 -0700486 if (isVolatile) {
487 oatGenMemBarrier(cUnit, kSY);
488 }
489 storeValue(cUnit, rlDest, rlResult);
buzbee67bf8852011-08-17 17:51:35 -0700490 }
buzbee67bf8852011-08-17 17:51:35 -0700491}
492
buzbeeed3e9302011-09-23 17:34:19 -0700493STATIC void genIPut(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -0700494 RegLocation rlSrc, RegLocation rlObj, bool isObject)
495{
buzbeec143c552011-08-20 17:38:58 -0700496 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
497 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700498 RegisterClass regClass = oatRegClassBySize(size);
buzbee34cd9e52011-09-08 14:31:52 -0700499 if (SLOW_FIELD_PATH || fieldPtr == NULL) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700500 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700501 // Field offset in r0
502 rlObj = loadValue(cUnit, rlObj, kCoreReg);
503 rlSrc = loadValue(cUnit, rlSrc, regClass);
buzbee5ade1d22011-09-09 14:44:52 -0700504 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee67bf8852011-08-17 17:51:35 -0700505 oatGenMemBarrier(cUnit, kSY);
buzbee58f92742011-10-01 11:22:17 -0700506 storeBaseIndexed(cUnit, rlObj.lowReg, r0, rlSrc.lowReg, 0, kWord);
buzbee34cd9e52011-09-08 14:31:52 -0700507 } else {
508#if ANDROID_SMP != 0
Elliott Hughes1d3f1142011-09-13 12:00:00 -0700509 bool isVolatile = fieldPtr->IsVolatile();
buzbee34cd9e52011-09-08 14:31:52 -0700510#else
511 bool isVolatile = false;
512#endif
513 int fieldOffset = fieldPtr->GetOffset().Int32Value();
514 rlObj = loadValue(cUnit, rlObj, kCoreReg);
515 rlSrc = loadValue(cUnit, rlSrc, regClass);
buzbee5ade1d22011-09-09 14:44:52 -0700516 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700517
518 if (isVolatile) {
buzbee12246b82011-09-29 14:15:05 -0700519 oatGenMemBarrier(cUnit, kST);
buzbee34cd9e52011-09-08 14:31:52 -0700520 }
buzbee58f92742011-10-01 11:22:17 -0700521 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, kWord);
buzbee12246b82011-09-29 14:15:05 -0700522 if (isVolatile) {
523 oatGenMemBarrier(cUnit, kSY);
524 }
buzbee67bf8852011-08-17 17:51:35 -0700525 }
buzbee67bf8852011-08-17 17:51:35 -0700526 if (isObject) {
527 /* NOTE: marking card based on object head */
528 markGCCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
529 }
530}
531
buzbeeed3e9302011-09-23 17:34:19 -0700532STATIC void genIGetWide(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700533 RegLocation rlObj)
534{
buzbee12246b82011-09-29 14:15:05 -0700535 RegLocation rlResult;
buzbeec143c552011-08-20 17:38:58 -0700536 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
537 GetResolvedField(mir->dalvikInsn.vC);
buzbee12246b82011-09-29 14:15:05 -0700538#if ANDROID_SMP != 0
539 bool isVolatile = (fieldPtr == NULL) || fieldPtr->IsVolatile();
540#else
541 bool isVolatile = false;
542#endif
buzbeece302932011-10-04 14:32:18 -0700543 if (SLOW_FIELD_PATH || (fieldPtr == NULL) || isVolatile) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700544 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700545 // Field offset in r0
546 rlObj = loadValue(cUnit, rlObj, kCoreReg);
547 rlResult = oatEvalLoc(cUnit, rlDest, kAnyReg, true);
buzbee5ade1d22011-09-09 14:44:52 -0700548 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700549 opRegReg(cUnit, kOpAdd, r0, rlObj.lowReg);
550 loadPair(cUnit, r0, rlResult.lowReg, rlResult.highReg);
buzbee67bf8852011-08-17 17:51:35 -0700551 oatGenMemBarrier(cUnit, kSY);
buzbee12246b82011-09-29 14:15:05 -0700552 storeValueWide(cUnit, rlDest, rlResult);
buzbee34cd9e52011-09-08 14:31:52 -0700553 } else {
buzbee34cd9e52011-09-08 14:31:52 -0700554 int fieldOffset = fieldPtr->GetOffset().Int32Value();
555 rlObj = loadValue(cUnit, rlObj, kCoreReg);
556 int regPtr = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700557
buzbeeed3e9302011-09-23 17:34:19 -0700558 DCHECK(rlDest.wide);
buzbee34cd9e52011-09-08 14:31:52 -0700559
buzbee5ade1d22011-09-09 14:44:52 -0700560 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700561 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
562 rlResult = oatEvalLoc(cUnit, rlDest, kAnyReg, true);
563
564 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
565
buzbee34cd9e52011-09-08 14:31:52 -0700566 oatFreeTemp(cUnit, regPtr);
567 storeValueWide(cUnit, rlDest, rlResult);
568 }
buzbee67bf8852011-08-17 17:51:35 -0700569}
570
buzbeeed3e9302011-09-23 17:34:19 -0700571STATIC void genIPutWide(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc,
buzbee67bf8852011-08-17 17:51:35 -0700572 RegLocation rlObj)
573{
buzbeec143c552011-08-20 17:38:58 -0700574 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
575 GetResolvedField(mir->dalvikInsn.vC);
buzbee12246b82011-09-29 14:15:05 -0700576#if ANDROID_SMP != 0
577 bool isVolatile = (fieldPtr == NULL) || fieldPtr->IsVolatile();
578#else
579 bool isVolatile = false;
580#endif
buzbeece302932011-10-04 14:32:18 -0700581 if (SLOW_FIELD_PATH || (fieldPtr == NULL) || isVolatile) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700582 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700583 // Field offset in r0
584 rlObj = loadValue(cUnit, rlObj, kCoreReg);
585 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
buzbee5ade1d22011-09-09 14:44:52 -0700586 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700587 opRegReg(cUnit, kOpAdd, r0, rlObj.lowReg);
buzbee67bf8852011-08-17 17:51:35 -0700588 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700589 storePair(cUnit, r0, rlSrc.lowReg, rlSrc.highReg);
590 } else {
buzbee34cd9e52011-09-08 14:31:52 -0700591 int fieldOffset = fieldPtr->GetOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -0700592
buzbee34cd9e52011-09-08 14:31:52 -0700593 rlObj = loadValue(cUnit, rlObj, kCoreReg);
594 int regPtr;
595 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
buzbee5ade1d22011-09-09 14:44:52 -0700596 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700597 regPtr = oatAllocTemp(cUnit);
598 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
599
buzbee34cd9e52011-09-08 14:31:52 -0700600 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
601
602 oatFreeTemp(cUnit, regPtr);
603 }
buzbee67bf8852011-08-17 17:51:35 -0700604}
605
buzbeeed3e9302011-09-23 17:34:19 -0700606STATIC void genConstClass(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700607 RegLocation rlDest, RegLocation rlSrc)
608{
Ian Rogers28ad40d2011-10-27 15:19:26 -0700609 uint32_t type_idx = mir->dalvikInsn.vB;
buzbee1b4c8592011-08-31 10:43:51 -0700610 int mReg = loadCurrMethod(cUnit);
611 int resReg = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700612 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
Ian Rogers28ad40d2011-10-27 15:19:26 -0700613 if (!cUnit->compiler->CanAccessTypeWithoutChecks(cUnit->method, type_idx)) {
614 // Check we have access to type_idx and if not throw IllegalAccessError
615 UNIMPLEMENTED(FATAL);
buzbee1b4c8592011-08-31 10:43:51 -0700616 } else {
Ian Rogers28ad40d2011-10-27 15:19:26 -0700617 // We're don't need access checks, load type from dex cache
618 int32_t dex_cache_offset = Method::DexCacheResolvedTypesOffset().Int32Value();
619 loadWordDisp(cUnit, mReg, dex_cache_offset, resReg);
620 int32_t offset_of_type = Array::DataOffset().Int32Value() + (sizeof(Class*) * type_idx);
621 loadWordDisp(cUnit, resReg, offset_of_type, rlResult.lowReg);
622 if (!cUnit->compiler->CanAssumeTypeIsPresentInDexCache(cUnit->method, type_idx) ||
623 SLOW_TYPE_PATH) {
624 // Slow path, at runtime test if the type is null and if so initialize
625 oatFlushAllRegs(cUnit);
626 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, rlResult.lowReg, 0);
627 // Resolved, store and hop over following code
628 storeValue(cUnit, rlDest, rlResult);
629 ArmLIR* branch2 = genUnconditionalBranch(cUnit,0);
630 // TUNING: move slow path to end & remove unconditional branch
631 ArmLIR* target1 = newLIR0(cUnit, kArmPseudoTargetLabel);
632 target1->defMask = ENCODE_ALL;
633 // Call out to helper, which will return resolved type in r0
634 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
635 genRegCopy(cUnit, r1, mReg);
636 loadConstant(cUnit, r0, type_idx);
637 callRuntimeHelper(cUnit, rLR);
638 RegLocation rlResult = oatGetReturn(cUnit);
639 storeValue(cUnit, rlDest, rlResult);
640 // Rejoin code paths
641 ArmLIR* target2 = newLIR0(cUnit, kArmPseudoTargetLabel);
642 target2->defMask = ENCODE_ALL;
643 branch1->generic.target = (LIR*)target1;
644 branch2->generic.target = (LIR*)target2;
645 } else {
646 // Fast path, we're done - just store result
647 storeValue(cUnit, rlDest, rlResult);
648 }
buzbee1b4c8592011-08-31 10:43:51 -0700649 }
buzbee67bf8852011-08-17 17:51:35 -0700650}
651
buzbeeed3e9302011-09-23 17:34:19 -0700652STATIC void genConstString(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700653 RegLocation rlDest, RegLocation rlSrc)
654{
buzbeece302932011-10-04 14:32:18 -0700655 /* NOTE: Most strings should be available at compile time */
Ian Rogers28ad40d2011-10-27 15:19:26 -0700656 uint32_t string_idx = mir->dalvikInsn.vB;
657 int32_t offset_of_string = Array::DataOffset().Int32Value() + (sizeof(String*) * string_idx);
658 if (!cUnit->compiler->CanAssumeStringIsPresentInDexCache(cUnit->method, string_idx) ||
659 SLOW_STRING_PATH) {
660 // slow path, resolve string if not in dex cache
buzbeece302932011-10-04 14:32:18 -0700661 oatFlushAllRegs(cUnit);
662 oatLockCallTemps(cUnit); // Using explicit registers
663 loadCurrMethodDirect(cUnit, r2);
Ian Rogers28ad40d2011-10-27 15:19:26 -0700664 loadWordDisp(cUnit, r2, Method::DexCacheStringsOffset().Int32Value(), r0);
buzbeece302932011-10-04 14:32:18 -0700665 // Might call out to helper, which will return resolved string in r0
Ian Rogers28ad40d2011-10-27 15:19:26 -0700666 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pResolveStringFromCode), rLR);
667 loadWordDisp(cUnit, r0, offset_of_string, r0);
668 loadConstant(cUnit, r1, string_idx);
buzbeece302932011-10-04 14:32:18 -0700669 opRegImm(cUnit, kOpCmp, r0, 0); // Is resolved?
670 genBarrier(cUnit);
671 // For testing, always force through helper
672 if (!EXERCISE_SLOWEST_STRING_PATH) {
673 genIT(cUnit, kArmCondEq, "T");
674 }
675 genRegCopy(cUnit, r0, r2); // .eq
676 opReg(cUnit, kOpBlx, rLR); // .eq, helper(Method*, string_idx)
677 genBarrier(cUnit);
678 storeValue(cUnit, rlDest, getRetLoc(cUnit));
679 } else {
680 int mReg = loadCurrMethod(cUnit);
681 int resReg = oatAllocTemp(cUnit);
682 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
Ian Rogers28ad40d2011-10-27 15:19:26 -0700683 loadWordDisp(cUnit, mReg, Method::DexCacheStringsOffset().Int32Value(), resReg);
684 loadWordDisp(cUnit, resReg, offset_of_string, rlResult.lowReg);
buzbeece302932011-10-04 14:32:18 -0700685 storeValue(cUnit, rlDest, rlResult);
686 }
buzbee67bf8852011-08-17 17:51:35 -0700687}
688
buzbeedfd3d702011-08-28 12:56:51 -0700689/*
690 * Let helper function take care of everything. Will
691 * call Class::NewInstanceFromCode(type_idx, method);
692 */
buzbeeed3e9302011-09-23 17:34:19 -0700693STATIC void genNewInstance(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700694 RegLocation rlDest)
695{
buzbeedfd3d702011-08-28 12:56:51 -0700696 oatFlushAllRegs(cUnit); /* Everything to home location */
Ian Rogers28ad40d2011-10-27 15:19:26 -0700697 uint32_t type_idx = mir->dalvikInsn.vB;
698 // alloc will always check for resolution, do we also need to verify access because the
699 // verifier was unable to?
700 if (cUnit->compiler->CanAccessTypeWithoutChecks(cUnit->method, type_idx)) {
701 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pAllocObjectFromCode), rLR);
702 } else {
703 loadWordDisp(cUnit, rSELF,
704 OFFSETOF_MEMBER(Thread, pAllocObjectFromCodeWithAccessCheck), rLR);
705 }
706 loadCurrMethodDirect(cUnit, r1); // arg1 <= Method*
707 loadConstant(cUnit, r0, type_idx); // arg0 <- type_idx
Ian Rogersff1ed472011-09-20 13:46:24 -0700708 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700709 RegLocation rlResult = oatGetReturn(cUnit);
710 storeValue(cUnit, rlDest, rlResult);
711}
712
713void genThrow(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc)
714{
buzbee6181f792011-09-29 11:14:04 -0700715 oatFlushAllRegs(cUnit);
Ian Rogers28ad40d2011-10-27 15:19:26 -0700716 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pDeliverException), rLR);
Ian Rogersbdb03912011-09-14 00:55:44 -0700717 loadValueDirectFixed(cUnit, rlSrc, r0); // Get exception object
Ian Rogersff1ed472011-09-20 13:46:24 -0700718 callRuntimeHelper(cUnit, rLR); // art_deliver_exception(exception);
buzbee67bf8852011-08-17 17:51:35 -0700719}
720
buzbeeed3e9302011-09-23 17:34:19 -0700721STATIC void genInstanceof(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700722 RegLocation rlSrc)
723{
buzbee6181f792011-09-29 11:14:04 -0700724 oatFlushAllRegs(cUnit);
buzbee2a475e72011-09-07 17:19:17 -0700725 // May generate a call - use explicit registers
726 oatLockCallTemps(cUnit);
Ian Rogers28ad40d2011-10-27 15:19:26 -0700727 uint32_t type_idx = mir->dalvikInsn.vC;
buzbee2a475e72011-09-07 17:19:17 -0700728 loadCurrMethodDirect(cUnit, r1); // r1 <= current Method*
Ian Rogers28ad40d2011-10-27 15:19:26 -0700729 loadValueDirectFixed(cUnit, rlSrc, r0); // r0 <= ref
730 int classReg = r2; // r2 will hold the Class*
731 if (!cUnit->compiler->CanAccessTypeWithoutChecks(cUnit->method, type_idx)) {
732 // Check we have access to type_idx and if not throw IllegalAccessError
733 UNIMPLEMENTED(FATAL);
734 } else {
735 // Load dex cache entry into classReg (r2)
736 loadWordDisp(cUnit, r1, Method::DexCacheResolvedTypesOffset().Int32Value(), classReg);
737 int32_t offset_of_type = Array::DataOffset().Int32Value() + (sizeof(Class*) * type_idx);
738 loadWordDisp(cUnit, classReg, offset_of_type, classReg);
739 if (!cUnit->compiler->CanAssumeTypeIsPresentInDexCache(cUnit->method, type_idx)) {
740 // Need to test presence of type in dex cache at runtime
741 ArmLIR* hopBranch = genCmpImmBranch(cUnit, kArmCondNe, classReg, 0);
742 // Not resolved
743 // Call out to helper, which will return resolved type in r0
744 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
745 loadConstant(cUnit, r0, type_idx);
746 callRuntimeHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
747 genRegCopy(cUnit, r2, r0); // Align usage with fast path
748 loadValueDirectFixed(cUnit, rlSrc, r0); /* reload Ref */
749 // Rejoin code paths
750 ArmLIR* hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
751 hopTarget->defMask = ENCODE_ALL;
752 hopBranch->generic.target = (LIR*)hopTarget;
753 }
buzbee67bf8852011-08-17 17:51:35 -0700754 }
buzbee991e3ac2011-09-29 15:44:22 -0700755 /* r0 is ref, r2 is class. If ref==null, use directly as bool result */
756 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
buzbee2a475e72011-09-07 17:19:17 -0700757 /* load object->clazz */
buzbeeed3e9302011-09-23 17:34:19 -0700758 DCHECK_EQ(Object::ClassOffset().Int32Value(), 0);
buzbee991e3ac2011-09-29 15:44:22 -0700759 loadWordDisp(cUnit, r0, Object::ClassOffset().Int32Value(), r1);
760 /* r0 is ref, r1 is ref->clazz, r2 is class */
Ian Rogers28ad40d2011-10-27 15:19:26 -0700761 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pInstanceofNonTrivialFromCode), rLR);
buzbee991e3ac2011-09-29 15:44:22 -0700762 opRegReg(cUnit, kOpCmp, r1, r2); // Same?
763 genBarrier(cUnit);
764 genIT(cUnit, kArmCondEq, "EE"); // if-convert the test
765 loadConstant(cUnit, r0, 1); // .eq case - load true
766 genRegCopy(cUnit, r0, r2); // .ne case - arg0 <= class
767 opReg(cUnit, kOpBlx, rLR); // .ne case: helper(class, ref->class)
768 genBarrier(cUnit);
769 oatClobberCalleeSave(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700770 /* branch target here */
771 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
772 target->defMask = ENCODE_ALL;
buzbee2a475e72011-09-07 17:19:17 -0700773 RegLocation rlResult = oatGetReturn(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700774 storeValue(cUnit, rlDest, rlResult);
775 branch1->generic.target = (LIR*)target;
buzbee67bf8852011-08-17 17:51:35 -0700776}
777
buzbeeed3e9302011-09-23 17:34:19 -0700778STATIC void genCheckCast(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc)
buzbee67bf8852011-08-17 17:51:35 -0700779{
buzbee6181f792011-09-29 11:14:04 -0700780 oatFlushAllRegs(cUnit);
buzbee2a475e72011-09-07 17:19:17 -0700781 // May generate a call - use explicit registers
782 oatLockCallTemps(cUnit);
Ian Rogers28ad40d2011-10-27 15:19:26 -0700783 uint32_t type_idx = mir->dalvikInsn.vB;
buzbee2a475e72011-09-07 17:19:17 -0700784 loadCurrMethodDirect(cUnit, r1); // r1 <= current Method*
Ian Rogers28ad40d2011-10-27 15:19:26 -0700785 int classReg = r2; // r2 will hold the Class*
786 if (!cUnit->compiler->CanAccessTypeWithoutChecks(cUnit->method, type_idx)) {
787 // Check we have access to type_idx and if not throw IllegalAccessError
788 UNIMPLEMENTED(FATAL);
789 } else {
790 // Load dex cache entry into classReg (r2)
791 loadWordDisp(cUnit, r1, Method::DexCacheResolvedTypesOffset().Int32Value(), classReg);
792 int32_t offset_of_type = Array::DataOffset().Int32Value() + (sizeof(Class*) * type_idx);
793 loadWordDisp(cUnit, classReg, offset_of_type, classReg);
794 if (!cUnit->compiler->CanAssumeTypeIsPresentInDexCache(cUnit->method, type_idx)) {
795 // Need to test presence of type in dex cache at runtime
796 ArmLIR* hopBranch = genCmpImmBranch(cUnit, kArmCondNe, classReg, 0);
797 // Not resolved
798 // Call out to helper, which will return resolved type in r0
799 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
800 loadConstant(cUnit, r0, type_idx);
801 callRuntimeHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
802 genRegCopy(cUnit, r2, r0); // Align usage with fast path
803 // Rejoin code paths
804 ArmLIR* hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
805 hopTarget->defMask = ENCODE_ALL;
806 hopBranch->generic.target = (LIR*)hopTarget;
807 }
buzbee67bf8852011-08-17 17:51:35 -0700808 }
Ian Rogers28ad40d2011-10-27 15:19:26 -0700809 // At this point, classReg (r2) has class
810 loadValueDirectFixed(cUnit, rlSrc, r0); // r0 <= ref
buzbee2a475e72011-09-07 17:19:17 -0700811 /* Null is OK - continue */
812 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
813 /* load object->clazz */
buzbeeed3e9302011-09-23 17:34:19 -0700814 DCHECK_EQ(Object::ClassOffset().Int32Value(), 0);
buzbee2a475e72011-09-07 17:19:17 -0700815 loadWordDisp(cUnit, r0, Object::ClassOffset().Int32Value(), r1);
816 /* r1 now contains object->clazz */
Ian Rogers28ad40d2011-10-27 15:19:26 -0700817 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pCheckCastFromCode), rLR);
buzbee2a475e72011-09-07 17:19:17 -0700818 opRegReg(cUnit, kOpCmp, r1, r2);
819 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondEq); /* If equal, trivial yes */
820 genRegCopy(cUnit, r0, r1);
821 genRegCopy(cUnit, r1, r2);
Ian Rogersff1ed472011-09-20 13:46:24 -0700822 callRuntimeHelper(cUnit, rLR);
buzbee2a475e72011-09-07 17:19:17 -0700823 /* branch target here */
buzbee67bf8852011-08-17 17:51:35 -0700824 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
825 target->defMask = ENCODE_ALL;
826 branch1->generic.target = (LIR*)target;
827 branch2->generic.target = (LIR*)target;
828}
829
buzbeeed3e9302011-09-23 17:34:19 -0700830STATIC void genNegFloat(CompilationUnit* cUnit, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700831 RegLocation rlSrc)
832{
833 RegLocation rlResult;
834 rlSrc = loadValue(cUnit, rlSrc, kFPReg);
835 rlResult = oatEvalLoc(cUnit, rlDest, kFPReg, true);
836 newLIR2(cUnit, kThumb2Vnegs, rlResult.lowReg, rlSrc.lowReg);
837 storeValue(cUnit, rlDest, rlResult);
838}
839
buzbeeed3e9302011-09-23 17:34:19 -0700840STATIC void genNegDouble(CompilationUnit* cUnit, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700841 RegLocation rlSrc)
842{
843 RegLocation rlResult;
844 rlSrc = loadValueWide(cUnit, rlSrc, kFPReg);
845 rlResult = oatEvalLoc(cUnit, rlDest, kFPReg, true);
846 newLIR2(cUnit, kThumb2Vnegd, S2D(rlResult.lowReg, rlResult.highReg),
847 S2D(rlSrc.lowReg, rlSrc.highReg));
848 storeValueWide(cUnit, rlDest, rlResult);
849}
850
buzbeeed3e9302011-09-23 17:34:19 -0700851STATIC void freeRegLocTemps(CompilationUnit* cUnit, RegLocation rlKeep,
buzbee439c4fa2011-08-27 15:59:07 -0700852 RegLocation rlFree)
buzbee67bf8852011-08-17 17:51:35 -0700853{
buzbee6181f792011-09-29 11:14:04 -0700854 if ((rlFree.lowReg != rlKeep.lowReg) && (rlFree.lowReg != rlKeep.highReg) &&
855 (rlFree.highReg != rlKeep.lowReg) && (rlFree.highReg != rlKeep.highReg)) {
856 // No overlap, free both
buzbee439c4fa2011-08-27 15:59:07 -0700857 oatFreeTemp(cUnit, rlFree.lowReg);
buzbee6181f792011-09-29 11:14:04 -0700858 oatFreeTemp(cUnit, rlFree.highReg);
859 }
buzbee67bf8852011-08-17 17:51:35 -0700860}
861
buzbeeed3e9302011-09-23 17:34:19 -0700862STATIC void genLong3Addr(CompilationUnit* cUnit, MIR* mir, OpKind firstOp,
buzbee67bf8852011-08-17 17:51:35 -0700863 OpKind secondOp, RegLocation rlDest,
864 RegLocation rlSrc1, RegLocation rlSrc2)
865{
buzbee9e0f9b02011-08-24 15:32:46 -0700866 /*
867 * NOTE: This is the one place in the code in which we might have
868 * as many as six live temporary registers. There are 5 in the normal
869 * set for Arm. Until we have spill capabilities, temporarily add
870 * lr to the temp set. It is safe to do this locally, but note that
871 * lr is used explicitly elsewhere in the code generator and cannot
872 * normally be used as a general temp register.
873 */
buzbee67bf8852011-08-17 17:51:35 -0700874 RegLocation rlResult;
buzbee9e0f9b02011-08-24 15:32:46 -0700875 oatMarkTemp(cUnit, rLR); // Add lr to the temp pool
876 oatFreeTemp(cUnit, rLR); // and make it available
buzbee67bf8852011-08-17 17:51:35 -0700877 rlSrc1 = loadValueWide(cUnit, rlSrc1, kCoreReg);
878 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
879 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeec0ecd652011-09-25 18:11:54 -0700880 // The longs may overlap - use intermediate temp if so
881 if (rlResult.lowReg == rlSrc1.highReg) {
buzbeec0ecd652011-09-25 18:11:54 -0700882 int tReg = oatAllocTemp(cUnit);
883 genRegCopy(cUnit, tReg, rlSrc1.highReg);
884 opRegRegReg(cUnit, firstOp, rlResult.lowReg, rlSrc1.lowReg,
885 rlSrc2.lowReg);
886 opRegRegReg(cUnit, secondOp, rlResult.highReg, tReg,
887 rlSrc2.highReg);
888 oatFreeTemp(cUnit, tReg);
889 } else {
890 opRegRegReg(cUnit, firstOp, rlResult.lowReg, rlSrc1.lowReg,
891 rlSrc2.lowReg);
892 opRegRegReg(cUnit, secondOp, rlResult.highReg, rlSrc1.highReg,
893 rlSrc2.highReg);
894 }
buzbee439c4fa2011-08-27 15:59:07 -0700895 /*
896 * NOTE: If rlDest refers to a frame variable in a large frame, the
897 * following storeValueWide might need to allocate a temp register.
898 * To further work around the lack of a spill capability, explicitly
899 * free any temps from rlSrc1 & rlSrc2 that aren't still live in rlResult.
900 * Remove when spill is functional.
901 */
902 freeRegLocTemps(cUnit, rlResult, rlSrc1);
903 freeRegLocTemps(cUnit, rlResult, rlSrc2);
buzbee67bf8852011-08-17 17:51:35 -0700904 storeValueWide(cUnit, rlDest, rlResult);
buzbee9e0f9b02011-08-24 15:32:46 -0700905 oatClobber(cUnit, rLR);
906 oatUnmarkTemp(cUnit, rLR); // Remove lr from the temp pool
buzbee67bf8852011-08-17 17:51:35 -0700907}
908
909void oatInitializeRegAlloc(CompilationUnit* cUnit)
910{
911 int numRegs = sizeof(coreRegs)/sizeof(*coreRegs);
912 int numReserved = sizeof(reservedRegs)/sizeof(*reservedRegs);
913 int numTemps = sizeof(coreTemps)/sizeof(*coreTemps);
914 int numFPRegs = sizeof(fpRegs)/sizeof(*fpRegs);
915 int numFPTemps = sizeof(fpTemps)/sizeof(*fpTemps);
916 RegisterPool *pool = (RegisterPool *)oatNew(sizeof(*pool), true);
917 cUnit->regPool = pool;
918 pool->numCoreRegs = numRegs;
919 pool->coreRegs = (RegisterInfo *)
920 oatNew(numRegs * sizeof(*cUnit->regPool->coreRegs), true);
921 pool->numFPRegs = numFPRegs;
922 pool->FPRegs = (RegisterInfo *)
923 oatNew(numFPRegs * sizeof(*cUnit->regPool->FPRegs), true);
924 oatInitPool(pool->coreRegs, coreRegs, pool->numCoreRegs);
925 oatInitPool(pool->FPRegs, fpRegs, pool->numFPRegs);
926 // Keep special registers from being allocated
927 for (int i = 0; i < numReserved; i++) {
buzbeec0ecd652011-09-25 18:11:54 -0700928 if (NO_SUSPEND && (reservedRegs[i] == rSUSPEND)) {
929 //To measure cost of suspend check
930 continue;
931 }
buzbee67bf8852011-08-17 17:51:35 -0700932 oatMarkInUse(cUnit, reservedRegs[i]);
933 }
934 // Mark temp regs - all others not in use can be used for promotion
935 for (int i = 0; i < numTemps; i++) {
936 oatMarkTemp(cUnit, coreTemps[i]);
937 }
938 for (int i = 0; i < numFPTemps; i++) {
939 oatMarkTemp(cUnit, fpTemps[i]);
940 }
buzbeec0ecd652011-09-25 18:11:54 -0700941 // Construct the alias map.
942 cUnit->phiAliasMap = (int*)oatNew(cUnit->numSSARegs *
943 sizeof(cUnit->phiAliasMap[0]), false);
944 for (int i = 0; i < cUnit->numSSARegs; i++) {
945 cUnit->phiAliasMap[i] = i;
946 }
947 for (MIR* phi = cUnit->phiList; phi; phi = phi->meta.phiNext) {
948 int defReg = phi->ssaRep->defs[0];
949 for (int i = 0; i < phi->ssaRep->numUses; i++) {
950 for (int j = 0; j < cUnit->numSSARegs; j++) {
951 if (cUnit->phiAliasMap[j] == phi->ssaRep->uses[i]) {
952 cUnit->phiAliasMap[j] = defReg;
953 }
954 }
955 }
956 }
buzbee67bf8852011-08-17 17:51:35 -0700957}
958
959/*
960 * Handle simple case (thin lock) inline. If it's complicated, bail
961 * out to the heavyweight lock/unlock routines. We'll use dedicated
962 * registers here in order to be in the right position in case we
963 * to bail to dvm[Lock/Unlock]Object(self, object)
964 *
965 * r0 -> self pointer [arg0 for dvm[Lock/Unlock]Object
966 * r1 -> object [arg1 for dvm[Lock/Unlock]Object
967 * r2 -> intial contents of object->lock, later result of strex
968 * r3 -> self->threadId
969 * r12 -> allow to be used by utilities as general temp
970 *
971 * The result of the strex is 0 if we acquire the lock.
972 *
973 * See comments in Sync.c for the layout of the lock word.
974 * Of particular interest to this code is the test for the
975 * simple case - which we handle inline. For monitor enter, the
976 * simple case is thin lock, held by no-one. For monitor exit,
977 * the simple case is thin lock, held by the unlocking thread with
978 * a recurse count of 0.
979 *
980 * A minor complication is that there is a field in the lock word
981 * unrelated to locking: the hash state. This field must be ignored, but
982 * preserved.
983 *
984 */
buzbeeed3e9302011-09-23 17:34:19 -0700985STATIC void genMonitorEnter(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700986 RegLocation rlSrc)
987{
988 ArmLIR* target;
989 ArmLIR* hopTarget;
990 ArmLIR* branch;
991 ArmLIR* hopBranch;
992
993 oatFlushAllRegs(cUnit);
Elliott Hughes5f791332011-09-15 17:45:30 -0700994 DCHECK_EQ(LW_SHAPE_THIN, 0);
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700995 loadValueDirectFixed(cUnit, rlSrc, r0); // Get obj
buzbee2e748f32011-08-29 21:02:19 -0700996 oatLockCallTemps(cUnit); // Prepare for explicit register usage
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700997 genNullCheck(cUnit, rlSrc.sRegLow, r0, mir);
998 loadWordDisp(cUnit, rSELF, Thread::ThinLockIdOffset().Int32Value(), r2);
999 newLIR3(cUnit, kThumb2Ldrex, r1, r0,
Ian Rogers0cfe1fb2011-08-26 03:29:44 -07001000 Object::MonitorOffset().Int32Value() >> 2); // Get object->lock
buzbeec143c552011-08-20 17:38:58 -07001001 // Align owner
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001002 opRegImm(cUnit, kOpLsl, r2, LW_LOCK_OWNER_SHIFT);
buzbee67bf8852011-08-17 17:51:35 -07001003 // Is lock unheld on lock or held by us (==threadId) on unlock?
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001004 newLIR4(cUnit, kThumb2Bfi, r2, r1, 0, LW_LOCK_OWNER_SHIFT - 1);
1005 newLIR3(cUnit, kThumb2Bfc, r1, LW_HASH_STATE_SHIFT, LW_LOCK_OWNER_SHIFT - 1);
1006 hopBranch = newLIR2(cUnit, kThumb2Cbnz, r1, 0);
1007 newLIR4(cUnit, kThumb2Strex, r1, r2, r0,
Ian Rogers0cfe1fb2011-08-26 03:29:44 -07001008 Object::MonitorOffset().Int32Value() >> 2);
buzbee67bf8852011-08-17 17:51:35 -07001009 oatGenMemBarrier(cUnit, kSY);
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001010 branch = newLIR2(cUnit, kThumb2Cbz, r1, 0);
buzbee67bf8852011-08-17 17:51:35 -07001011
1012 hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
1013 hopTarget->defMask = ENCODE_ALL;
1014 hopBranch->generic.target = (LIR*)hopTarget;
1015
buzbee1b4c8592011-08-31 10:43:51 -07001016 // Go expensive route - artLockObjectFromCode(self, obj);
1017 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pLockObjectFromCode),
buzbee67bf8852011-08-17 17:51:35 -07001018 rLR);
Ian Rogersff1ed472011-09-20 13:46:24 -07001019 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001020
1021 // Resume here
1022 target = newLIR0(cUnit, kArmPseudoTargetLabel);
1023 target->defMask = ENCODE_ALL;
1024 branch->generic.target = (LIR*)target;
1025}
1026
1027/*
1028 * For monitor unlock, we don't have to use ldrex/strex. Once
1029 * we've determined that the lock is thin and that we own it with
1030 * a zero recursion count, it's safe to punch it back to the
1031 * initial, unlock thin state with a store word.
1032 */
buzbeeed3e9302011-09-23 17:34:19 -07001033STATIC void genMonitorExit(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001034 RegLocation rlSrc)
1035{
1036 ArmLIR* target;
1037 ArmLIR* branch;
1038 ArmLIR* hopTarget;
1039 ArmLIR* hopBranch;
1040
Elliott Hughes5f791332011-09-15 17:45:30 -07001041 DCHECK_EQ(LW_SHAPE_THIN, 0);
buzbee67bf8852011-08-17 17:51:35 -07001042 oatFlushAllRegs(cUnit);
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001043 loadValueDirectFixed(cUnit, rlSrc, r0); // Get obj
buzbee2e748f32011-08-29 21:02:19 -07001044 oatLockCallTemps(cUnit); // Prepare for explicit register usage
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001045 genNullCheck(cUnit, rlSrc.sRegLow, r0, mir);
1046 loadWordDisp(cUnit, r0, Object::MonitorOffset().Int32Value(), r1); // Get lock
1047 loadWordDisp(cUnit, rSELF, Thread::ThinLockIdOffset().Int32Value(), r2);
buzbee67bf8852011-08-17 17:51:35 -07001048 // Is lock unheld on lock or held by us (==threadId) on unlock?
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001049 opRegRegImm(cUnit, kOpAnd, r3, r1, (LW_HASH_STATE_MASK << LW_HASH_STATE_SHIFT));
buzbeec143c552011-08-20 17:38:58 -07001050 // Align owner
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001051 opRegImm(cUnit, kOpLsl, r2, LW_LOCK_OWNER_SHIFT);
1052 newLIR3(cUnit, kThumb2Bfc, r1, LW_HASH_STATE_SHIFT, LW_LOCK_OWNER_SHIFT - 1);
1053 opRegReg(cUnit, kOpSub, r1, r2);
buzbee67bf8852011-08-17 17:51:35 -07001054 hopBranch = opCondBranch(cUnit, kArmCondNe);
1055 oatGenMemBarrier(cUnit, kSY);
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001056 storeWordDisp(cUnit, r0, Object::MonitorOffset().Int32Value(), r3);
buzbee67bf8852011-08-17 17:51:35 -07001057 branch = opNone(cUnit, kOpUncondBr);
1058
1059 hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
1060 hopTarget->defMask = ENCODE_ALL;
1061 hopBranch->generic.target = (LIR*)hopTarget;
1062
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001063 // Go expensive route - UnlockObjectFromCode(obj);
buzbee1b4c8592011-08-31 10:43:51 -07001064 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pUnlockObjectFromCode),
buzbee67bf8852011-08-17 17:51:35 -07001065 rLR);
Ian Rogersff1ed472011-09-20 13:46:24 -07001066 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001067
1068 // Resume here
1069 target = newLIR0(cUnit, kArmPseudoTargetLabel);
1070 target->defMask = ENCODE_ALL;
1071 branch->generic.target = (LIR*)target;
1072}
1073
1074/*
1075 * 64-bit 3way compare function.
1076 * mov rX, #-1
1077 * cmp op1hi, op2hi
1078 * blt done
1079 * bgt flip
1080 * sub rX, op1lo, op2lo (treat as unsigned)
1081 * beq done
1082 * ite hi
1083 * mov(hi) rX, #-1
1084 * mov(!hi) rX, #1
1085 * flip:
1086 * neg rX
1087 * done:
1088 */
buzbeeed3e9302011-09-23 17:34:19 -07001089STATIC void genCmpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001090 RegLocation rlDest, RegLocation rlSrc1,
1091 RegLocation rlSrc2)
1092{
buzbee67bf8852011-08-17 17:51:35 -07001093 ArmLIR* target1;
1094 ArmLIR* target2;
1095 rlSrc1 = loadValueWide(cUnit, rlSrc1, kCoreReg);
1096 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
buzbeeb29e4d12011-09-26 15:05:48 -07001097 int tReg = oatAllocTemp(cUnit);
1098 loadConstant(cUnit, tReg, -1);
buzbee67bf8852011-08-17 17:51:35 -07001099 opRegReg(cUnit, kOpCmp, rlSrc1.highReg, rlSrc2.highReg);
1100 ArmLIR* branch1 = opCondBranch(cUnit, kArmCondLt);
1101 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondGt);
buzbeeb29e4d12011-09-26 15:05:48 -07001102 opRegRegReg(cUnit, kOpSub, tReg, rlSrc1.lowReg, rlSrc2.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001103 ArmLIR* branch3 = opCondBranch(cUnit, kArmCondEq);
1104
1105 genIT(cUnit, kArmCondHi, "E");
buzbeeb29e4d12011-09-26 15:05:48 -07001106 newLIR2(cUnit, kThumb2MovImmShift, tReg, modifiedImmediate(-1));
1107 loadConstant(cUnit, tReg, 1);
buzbee67bf8852011-08-17 17:51:35 -07001108 genBarrier(cUnit);
1109
1110 target2 = newLIR0(cUnit, kArmPseudoTargetLabel);
1111 target2->defMask = -1;
buzbeeb29e4d12011-09-26 15:05:48 -07001112 opRegReg(cUnit, kOpNeg, tReg, tReg);
buzbee67bf8852011-08-17 17:51:35 -07001113
1114 target1 = newLIR0(cUnit, kArmPseudoTargetLabel);
1115 target1->defMask = -1;
1116
buzbeeb29e4d12011-09-26 15:05:48 -07001117 RegLocation rlTemp = LOC_C_RETURN; // Just using as template, will change
1118 rlTemp.lowReg = tReg;
buzbee67bf8852011-08-17 17:51:35 -07001119 storeValue(cUnit, rlDest, rlTemp);
buzbeeb29e4d12011-09-26 15:05:48 -07001120 oatFreeTemp(cUnit, tReg);
buzbee67bf8852011-08-17 17:51:35 -07001121
1122 branch1->generic.target = (LIR*)target1;
1123 branch2->generic.target = (LIR*)target2;
1124 branch3->generic.target = branch1->generic.target;
1125}
1126
buzbeeed3e9302011-09-23 17:34:19 -07001127STATIC void genMultiplyByTwoBitMultiplier(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001128 RegLocation rlSrc, RegLocation rlResult, int lit,
1129 int firstBit, int secondBit)
1130{
1131 opRegRegRegShift(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, rlSrc.lowReg,
1132 encodeShift(kArmLsl, secondBit - firstBit));
1133 if (firstBit != 0) {
1134 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlResult.lowReg, firstBit);
1135 }
1136}
1137
buzbeeed3e9302011-09-23 17:34:19 -07001138STATIC bool genConversionCall(CompilationUnit* cUnit, MIR* mir, int funcOffset,
buzbee67bf8852011-08-17 17:51:35 -07001139 int srcSize, int tgtSize)
1140{
1141 /*
1142 * Don't optimize the register usage since it calls out to support
1143 * functions
1144 */
1145 RegLocation rlSrc;
1146 RegLocation rlDest;
1147 oatFlushAllRegs(cUnit); /* Send everything to home location */
1148 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1149 if (srcSize == 1) {
1150 rlSrc = oatGetSrc(cUnit, mir, 0);
1151 loadValueDirectFixed(cUnit, rlSrc, r0);
1152 } else {
1153 rlSrc = oatGetSrcWide(cUnit, mir, 0, 1);
1154 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
1155 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001156 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001157 if (tgtSize == 1) {
1158 RegLocation rlResult;
1159 rlDest = oatGetDest(cUnit, mir, 0);
1160 rlResult = oatGetReturn(cUnit);
1161 storeValue(cUnit, rlDest, rlResult);
1162 } else {
1163 RegLocation rlResult;
1164 rlDest = oatGetDestWide(cUnit, mir, 0, 1);
1165 rlResult = oatGetReturnWide(cUnit);
1166 storeValueWide(cUnit, rlDest, rlResult);
1167 }
1168 return false;
1169}
1170
buzbeeed3e9302011-09-23 17:34:19 -07001171STATIC bool genArithOpFloatPortable(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001172 RegLocation rlDest, RegLocation rlSrc1,
1173 RegLocation rlSrc2)
1174{
1175 RegLocation rlResult;
1176 int funcOffset;
1177
1178 switch (mir->dalvikInsn.opcode) {
1179 case OP_ADD_FLOAT_2ADDR:
1180 case OP_ADD_FLOAT:
1181 funcOffset = OFFSETOF_MEMBER(Thread, pFadd);
1182 break;
1183 case OP_SUB_FLOAT_2ADDR:
1184 case OP_SUB_FLOAT:
1185 funcOffset = OFFSETOF_MEMBER(Thread, pFsub);
1186 break;
1187 case OP_DIV_FLOAT_2ADDR:
1188 case OP_DIV_FLOAT:
1189 funcOffset = OFFSETOF_MEMBER(Thread, pFdiv);
1190 break;
1191 case OP_MUL_FLOAT_2ADDR:
1192 case OP_MUL_FLOAT:
1193 funcOffset = OFFSETOF_MEMBER(Thread, pFmul);
1194 break;
1195 case OP_REM_FLOAT_2ADDR:
1196 case OP_REM_FLOAT:
1197 funcOffset = OFFSETOF_MEMBER(Thread, pFmodf);
1198 break;
1199 case OP_NEG_FLOAT: {
1200 genNegFloat(cUnit, rlDest, rlSrc1);
1201 return false;
1202 }
1203 default:
1204 return true;
1205 }
1206 oatFlushAllRegs(cUnit); /* Send everything to home location */
1207 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1208 loadValueDirectFixed(cUnit, rlSrc1, r0);
1209 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ian Rogersff1ed472011-09-20 13:46:24 -07001210 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001211 rlResult = oatGetReturn(cUnit);
1212 storeValue(cUnit, rlDest, rlResult);
1213 return false;
1214}
1215
buzbeeed3e9302011-09-23 17:34:19 -07001216STATIC bool genArithOpDoublePortable(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001217 RegLocation rlDest, RegLocation rlSrc1,
1218 RegLocation rlSrc2)
1219{
1220 RegLocation rlResult;
1221 int funcOffset;
1222
1223 switch (mir->dalvikInsn.opcode) {
1224 case OP_ADD_DOUBLE_2ADDR:
1225 case OP_ADD_DOUBLE:
1226 funcOffset = OFFSETOF_MEMBER(Thread, pDadd);
1227 break;
1228 case OP_SUB_DOUBLE_2ADDR:
1229 case OP_SUB_DOUBLE:
1230 funcOffset = OFFSETOF_MEMBER(Thread, pDsub);
1231 break;
1232 case OP_DIV_DOUBLE_2ADDR:
1233 case OP_DIV_DOUBLE:
1234 funcOffset = OFFSETOF_MEMBER(Thread, pDdiv);
1235 break;
1236 case OP_MUL_DOUBLE_2ADDR:
1237 case OP_MUL_DOUBLE:
1238 funcOffset = OFFSETOF_MEMBER(Thread, pDmul);
1239 break;
1240 case OP_REM_DOUBLE_2ADDR:
1241 case OP_REM_DOUBLE:
1242 funcOffset = OFFSETOF_MEMBER(Thread, pFmod);
1243 break;
1244 case OP_NEG_DOUBLE: {
1245 genNegDouble(cUnit, rlDest, rlSrc1);
1246 return false;
1247 }
1248 default:
1249 return true;
1250 }
1251 oatFlushAllRegs(cUnit); /* Send everything to home location */
1252 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1253 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1254 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
Ian Rogersff1ed472011-09-20 13:46:24 -07001255 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001256 rlResult = oatGetReturnWide(cUnit);
1257 storeValueWide(cUnit, rlDest, rlResult);
1258 return false;
1259}
1260
buzbeeed3e9302011-09-23 17:34:19 -07001261STATIC bool genConversionPortable(CompilationUnit* cUnit, MIR* mir)
buzbee67bf8852011-08-17 17:51:35 -07001262{
1263 Opcode opcode = mir->dalvikInsn.opcode;
1264
1265 switch (opcode) {
1266 case OP_INT_TO_FLOAT:
1267 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pI2f),
1268 1, 1);
1269 case OP_FLOAT_TO_INT:
1270 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pF2iz),
1271 1, 1);
1272 case OP_DOUBLE_TO_FLOAT:
1273 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pD2f),
1274 2, 1);
1275 case OP_FLOAT_TO_DOUBLE:
1276 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pF2d),
1277 1, 2);
1278 case OP_INT_TO_DOUBLE:
1279 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pI2d),
1280 1, 2);
1281 case OP_DOUBLE_TO_INT:
1282 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pD2iz),
1283 2, 1);
1284 case OP_FLOAT_TO_LONG:
1285 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread,
buzbee1b4c8592011-08-31 10:43:51 -07001286 pF2l), 1, 2);
buzbee67bf8852011-08-17 17:51:35 -07001287 case OP_LONG_TO_FLOAT:
1288 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pL2f),
1289 2, 1);
1290 case OP_DOUBLE_TO_LONG:
1291 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread,
buzbee1b4c8592011-08-31 10:43:51 -07001292 pD2l), 2, 2);
buzbee67bf8852011-08-17 17:51:35 -07001293 case OP_LONG_TO_DOUBLE:
1294 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pL2d),
1295 2, 2);
1296 default:
1297 return true;
1298 }
1299 return false;
1300}
1301
1302/* Generate conditional branch instructions */
buzbeeed3e9302011-09-23 17:34:19 -07001303STATIC ArmLIR* genConditionalBranch(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001304 ArmConditionCode cond,
1305 ArmLIR* target)
1306{
1307 ArmLIR* branch = opCondBranch(cUnit, cond);
1308 branch->generic.target = (LIR*) target;
1309 return branch;
1310}
1311
buzbee67bf8852011-08-17 17:51:35 -07001312/*
1313 * Generate array store
1314 *
1315 */
buzbeeed3e9302011-09-23 17:34:19 -07001316STATIC void genArrayObjPut(CompilationUnit* cUnit, MIR* mir,
buzbee1b4c8592011-08-31 10:43:51 -07001317 RegLocation rlArray, RegLocation rlIndex,
1318 RegLocation rlSrc, int scale)
buzbee67bf8852011-08-17 17:51:35 -07001319{
1320 RegisterClass regClass = oatRegClassBySize(kWord);
buzbeec143c552011-08-20 17:38:58 -07001321 int lenOffset = Array::LengthOffset().Int32Value();
1322 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001323
buzbee6181f792011-09-29 11:14:04 -07001324 oatFlushAllRegs(cUnit);
buzbee67bf8852011-08-17 17:51:35 -07001325 /* Make sure it's a legal object Put. Use direct regs at first */
1326 loadValueDirectFixed(cUnit, rlArray, r1);
1327 loadValueDirectFixed(cUnit, rlSrc, r0);
1328
1329 /* null array object? */
buzbee43a36422011-09-14 14:00:13 -07001330 genNullCheck(cUnit, rlArray.sRegLow, r1, mir);
buzbee67bf8852011-08-17 17:51:35 -07001331 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -07001332 OFFSETOF_MEMBER(Thread, pCanPutArrayElementFromCode), rLR);
buzbee67bf8852011-08-17 17:51:35 -07001333 /* Get the array's clazz */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -07001334 loadWordDisp(cUnit, r1, Object::ClassOffset().Int32Value(), r1);
Ian Rogersff1ed472011-09-20 13:46:24 -07001335 callRuntimeHelper(cUnit, rLR);
buzbee6181f792011-09-29 11:14:04 -07001336 oatFreeTemp(cUnit, r0);
1337 oatFreeTemp(cUnit, r1);
buzbee67bf8852011-08-17 17:51:35 -07001338
1339 // Now, redo loadValues in case they didn't survive the call
1340
1341 int regPtr;
1342 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1343 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1344
1345 if (oatIsTemp(cUnit, rlArray.lowReg)) {
1346 oatClobber(cUnit, rlArray.lowReg);
1347 regPtr = rlArray.lowReg;
1348 } else {
1349 regPtr = oatAllocTemp(cUnit);
1350 genRegCopy(cUnit, regPtr, rlArray.lowReg);
1351 }
1352
buzbee43a36422011-09-14 14:00:13 -07001353 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001354 int regLen = oatAllocTemp(cUnit);
1355 //NOTE: max live temps(4) here.
1356 /* Get len */
1357 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1358 /* regPtr -> array data */
1359 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001360 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001361 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001362 oatFreeTemp(cUnit, regLen);
1363 } else {
1364 /* regPtr -> array data */
1365 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
1366 }
1367 /* at this point, regPtr points to array, 2 live temps */
1368 rlSrc = loadValue(cUnit, rlSrc, regClass);
1369 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
1370 scale, kWord);
1371}
1372
1373/*
1374 * Generate array load
1375 */
buzbeeed3e9302011-09-23 17:34:19 -07001376STATIC void genArrayGet(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -07001377 RegLocation rlArray, RegLocation rlIndex,
1378 RegLocation rlDest, int scale)
1379{
1380 RegisterClass regClass = oatRegClassBySize(size);
buzbeec143c552011-08-20 17:38:58 -07001381 int lenOffset = Array::LengthOffset().Int32Value();
1382 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001383 RegLocation rlResult;
1384 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1385 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1386 int regPtr;
1387
1388 /* null object? */
buzbee43a36422011-09-14 14:00:13 -07001389 genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, mir);
buzbee67bf8852011-08-17 17:51:35 -07001390
1391 regPtr = oatAllocTemp(cUnit);
1392
buzbee43a36422011-09-14 14:00:13 -07001393 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001394 int regLen = oatAllocTemp(cUnit);
1395 /* Get len */
1396 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1397 /* regPtr -> array data */
1398 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001399 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001400 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001401 oatFreeTemp(cUnit, regLen);
1402 } else {
1403 /* regPtr -> array data */
1404 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
1405 }
buzbeee9a72f62011-09-04 17:59:07 -07001406 oatFreeTemp(cUnit, rlArray.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001407 if ((size == kLong) || (size == kDouble)) {
1408 if (scale) {
1409 int rNewIndex = oatAllocTemp(cUnit);
1410 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
1411 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
1412 oatFreeTemp(cUnit, rNewIndex);
1413 } else {
1414 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
1415 }
buzbeee9a72f62011-09-04 17:59:07 -07001416 oatFreeTemp(cUnit, rlIndex.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001417 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
1418
1419 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
1420
1421 oatFreeTemp(cUnit, regPtr);
1422 storeValueWide(cUnit, rlDest, rlResult);
1423 } else {
1424 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
1425
1426 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
1427 scale, size);
1428
1429 oatFreeTemp(cUnit, regPtr);
1430 storeValue(cUnit, rlDest, rlResult);
1431 }
1432}
1433
1434/*
1435 * Generate array store
1436 *
1437 */
buzbeeed3e9302011-09-23 17:34:19 -07001438STATIC void genArrayPut(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -07001439 RegLocation rlArray, RegLocation rlIndex,
1440 RegLocation rlSrc, int scale)
1441{
1442 RegisterClass regClass = oatRegClassBySize(size);
buzbeec143c552011-08-20 17:38:58 -07001443 int lenOffset = Array::LengthOffset().Int32Value();
1444 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001445
1446 int regPtr;
1447 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1448 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1449
1450 if (oatIsTemp(cUnit, rlArray.lowReg)) {
1451 oatClobber(cUnit, rlArray.lowReg);
1452 regPtr = rlArray.lowReg;
1453 } else {
1454 regPtr = oatAllocTemp(cUnit);
1455 genRegCopy(cUnit, regPtr, rlArray.lowReg);
1456 }
1457
1458 /* null object? */
buzbee43a36422011-09-14 14:00:13 -07001459 genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, mir);
buzbee67bf8852011-08-17 17:51:35 -07001460
buzbee43a36422011-09-14 14:00:13 -07001461 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001462 int regLen = oatAllocTemp(cUnit);
1463 //NOTE: max live temps(4) here.
1464 /* Get len */
1465 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1466 /* regPtr -> array data */
1467 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001468 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001469 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001470 oatFreeTemp(cUnit, regLen);
1471 } else {
1472 /* regPtr -> array data */
1473 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
1474 }
1475 /* at this point, regPtr points to array, 2 live temps */
1476 if ((size == kLong) || (size == kDouble)) {
buzbee5ade1d22011-09-09 14:44:52 -07001477 //TUNING: specific wide routine that can handle fp regs
buzbee67bf8852011-08-17 17:51:35 -07001478 if (scale) {
1479 int rNewIndex = oatAllocTemp(cUnit);
1480 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
1481 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
1482 oatFreeTemp(cUnit, rNewIndex);
1483 } else {
1484 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
1485 }
1486 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
1487
1488 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
1489
1490 oatFreeTemp(cUnit, regPtr);
1491 } else {
1492 rlSrc = loadValue(cUnit, rlSrc, regClass);
1493
1494 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
1495 scale, size);
1496 }
1497}
1498
buzbeeed3e9302011-09-23 17:34:19 -07001499STATIC bool genShiftOpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001500 RegLocation rlDest, RegLocation rlSrc1,
1501 RegLocation rlShift)
1502{
buzbee54330722011-08-23 16:46:55 -07001503 int funcOffset;
buzbee67bf8852011-08-17 17:51:35 -07001504
buzbee67bf8852011-08-17 17:51:35 -07001505 switch( mir->dalvikInsn.opcode) {
1506 case OP_SHL_LONG:
1507 case OP_SHL_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001508 funcOffset = OFFSETOF_MEMBER(Thread, pShlLong);
buzbee67bf8852011-08-17 17:51:35 -07001509 break;
1510 case OP_SHR_LONG:
1511 case OP_SHR_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001512 funcOffset = OFFSETOF_MEMBER(Thread, pShrLong);
buzbee67bf8852011-08-17 17:51:35 -07001513 break;
1514 case OP_USHR_LONG:
1515 case OP_USHR_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001516 funcOffset = OFFSETOF_MEMBER(Thread, pUshrLong);
buzbee67bf8852011-08-17 17:51:35 -07001517 break;
1518 default:
buzbee54330722011-08-23 16:46:55 -07001519 LOG(FATAL) << "Unexpected case";
buzbee67bf8852011-08-17 17:51:35 -07001520 return true;
1521 }
buzbee54330722011-08-23 16:46:55 -07001522 oatFlushAllRegs(cUnit); /* Send everything to home location */
1523 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1524 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1525 loadValueDirect(cUnit, rlShift, r2);
Ian Rogersff1ed472011-09-20 13:46:24 -07001526 callRuntimeHelper(cUnit, rLR);
buzbee54330722011-08-23 16:46:55 -07001527 RegLocation rlResult = oatGetReturnWide(cUnit);
buzbee67bf8852011-08-17 17:51:35 -07001528 storeValueWide(cUnit, rlDest, rlResult);
1529 return false;
1530}
1531
buzbeeed3e9302011-09-23 17:34:19 -07001532STATIC bool genArithOpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001533 RegLocation rlDest, RegLocation rlSrc1,
1534 RegLocation rlSrc2)
1535{
1536 RegLocation rlResult;
1537 OpKind firstOp = kOpBkpt;
1538 OpKind secondOp = kOpBkpt;
1539 bool callOut = false;
buzbee58f92742011-10-01 11:22:17 -07001540 bool checkZero = false;
buzbee67bf8852011-08-17 17:51:35 -07001541 int funcOffset;
1542 int retReg = r0;
1543
1544 switch (mir->dalvikInsn.opcode) {
1545 case OP_NOT_LONG:
1546 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1547 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeeb29e4d12011-09-26 15:05:48 -07001548 // Check for destructive overlap
1549 if (rlResult.lowReg == rlSrc2.highReg) {
1550 int tReg = oatAllocTemp(cUnit);
1551 genRegCopy(cUnit, tReg, rlSrc2.highReg);
1552 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
1553 opRegReg(cUnit, kOpMvn, rlResult.highReg, tReg);
1554 oatFreeTemp(cUnit, tReg);
1555 } else {
1556 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
1557 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
1558 }
buzbee67bf8852011-08-17 17:51:35 -07001559 storeValueWide(cUnit, rlDest, rlResult);
1560 return false;
1561 break;
1562 case OP_ADD_LONG:
1563 case OP_ADD_LONG_2ADDR:
1564 firstOp = kOpAdd;
1565 secondOp = kOpAdc;
1566 break;
1567 case OP_SUB_LONG:
1568 case OP_SUB_LONG_2ADDR:
1569 firstOp = kOpSub;
1570 secondOp = kOpSbc;
1571 break;
1572 case OP_MUL_LONG:
1573 case OP_MUL_LONG_2ADDR:
buzbee439c4fa2011-08-27 15:59:07 -07001574 callOut = true;
1575 retReg = r0;
1576 funcOffset = OFFSETOF_MEMBER(Thread, pLmul);
1577 break;
buzbee67bf8852011-08-17 17:51:35 -07001578 case OP_DIV_LONG:
1579 case OP_DIV_LONG_2ADDR:
1580 callOut = true;
buzbee58f92742011-10-01 11:22:17 -07001581 checkZero = true;
buzbee67bf8852011-08-17 17:51:35 -07001582 retReg = r0;
1583 funcOffset = OFFSETOF_MEMBER(Thread, pLdivmod);
1584 break;
1585 /* NOTE - result is in r2/r3 instead of r0/r1 */
1586 case OP_REM_LONG:
1587 case OP_REM_LONG_2ADDR:
1588 callOut = true;
buzbee58f92742011-10-01 11:22:17 -07001589 checkZero = true;
buzbee67bf8852011-08-17 17:51:35 -07001590 funcOffset = OFFSETOF_MEMBER(Thread, pLdivmod);
1591 retReg = r2;
1592 break;
1593 case OP_AND_LONG_2ADDR:
1594 case OP_AND_LONG:
1595 firstOp = kOpAnd;
1596 secondOp = kOpAnd;
1597 break;
1598 case OP_OR_LONG:
1599 case OP_OR_LONG_2ADDR:
1600 firstOp = kOpOr;
1601 secondOp = kOpOr;
1602 break;
1603 case OP_XOR_LONG:
1604 case OP_XOR_LONG_2ADDR:
1605 firstOp = kOpXor;
1606 secondOp = kOpXor;
1607 break;
1608 case OP_NEG_LONG: {
buzbee67bf8852011-08-17 17:51:35 -07001609 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1610 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeeb29e4d12011-09-26 15:05:48 -07001611 int zReg = oatAllocTemp(cUnit);
1612 loadConstantNoClobber(cUnit, zReg, 0);
1613 // Check for destructive overlap
1614 if (rlResult.lowReg == rlSrc2.highReg) {
1615 int tReg = oatAllocTemp(cUnit);
1616 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1617 zReg, rlSrc2.lowReg);
1618 opRegRegReg(cUnit, kOpSbc, rlResult.highReg,
1619 zReg, tReg);
1620 oatFreeTemp(cUnit, tReg);
1621 } else {
1622 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1623 zReg, rlSrc2.lowReg);
1624 opRegRegReg(cUnit, kOpSbc, rlResult.highReg,
1625 zReg, rlSrc2.highReg);
1626 }
1627 oatFreeTemp(cUnit, zReg);
buzbee67bf8852011-08-17 17:51:35 -07001628 storeValueWide(cUnit, rlDest, rlResult);
1629 return false;
1630 }
1631 default:
1632 LOG(FATAL) << "Invalid long arith op";
1633 }
1634 if (!callOut) {
1635 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
1636 } else {
buzbee67bf8852011-08-17 17:51:35 -07001637 oatFlushAllRegs(cUnit); /* Send everything to home location */
buzbee58f92742011-10-01 11:22:17 -07001638 if (checkZero) {
1639 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
1640 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1641 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1642 int tReg = oatAllocTemp(cUnit);
1643 newLIR4(cUnit, kThumb2OrrRRRs, tReg, r2, r3, 0);
1644 oatFreeTemp(cUnit, tReg);
1645 genCheck(cUnit, kArmCondEq, mir, kArmThrowDivZero);
1646 } else {
1647 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1648 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1649 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
1650 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001651 callRuntimeHelper(cUnit, rLR);
buzbee58f92742011-10-01 11:22:17 -07001652 // Adjust return regs in to handle case of rem returning r2/r3
buzbee67bf8852011-08-17 17:51:35 -07001653 if (retReg == r0)
1654 rlResult = oatGetReturnWide(cUnit);
1655 else
1656 rlResult = oatGetReturnWideAlt(cUnit);
1657 storeValueWide(cUnit, rlDest, rlResult);
1658 }
1659 return false;
1660}
1661
buzbeeed3e9302011-09-23 17:34:19 -07001662STATIC bool genArithOpInt(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001663 RegLocation rlDest, RegLocation rlSrc1,
1664 RegLocation rlSrc2)
1665{
1666 OpKind op = kOpBkpt;
1667 bool callOut = false;
1668 bool checkZero = false;
1669 bool unary = false;
1670 int retReg = r0;
1671 int funcOffset;
1672 RegLocation rlResult;
1673 bool shiftOp = false;
1674
1675 switch (mir->dalvikInsn.opcode) {
1676 case OP_NEG_INT:
1677 op = kOpNeg;
1678 unary = true;
1679 break;
1680 case OP_NOT_INT:
1681 op = kOpMvn;
1682 unary = true;
1683 break;
1684 case OP_ADD_INT:
1685 case OP_ADD_INT_2ADDR:
1686 op = kOpAdd;
1687 break;
1688 case OP_SUB_INT:
1689 case OP_SUB_INT_2ADDR:
1690 op = kOpSub;
1691 break;
1692 case OP_MUL_INT:
1693 case OP_MUL_INT_2ADDR:
1694 op = kOpMul;
1695 break;
1696 case OP_DIV_INT:
1697 case OP_DIV_INT_2ADDR:
1698 callOut = true;
1699 checkZero = true;
1700 funcOffset = OFFSETOF_MEMBER(Thread, pIdiv);
1701 retReg = r0;
1702 break;
1703 /* NOTE: returns in r1 */
1704 case OP_REM_INT:
1705 case OP_REM_INT_2ADDR:
1706 callOut = true;
1707 checkZero = true;
1708 funcOffset = OFFSETOF_MEMBER(Thread, pIdivmod);
1709 retReg = r1;
1710 break;
1711 case OP_AND_INT:
1712 case OP_AND_INT_2ADDR:
1713 op = kOpAnd;
1714 break;
1715 case OP_OR_INT:
1716 case OP_OR_INT_2ADDR:
1717 op = kOpOr;
1718 break;
1719 case OP_XOR_INT:
1720 case OP_XOR_INT_2ADDR:
1721 op = kOpXor;
1722 break;
1723 case OP_SHL_INT:
1724 case OP_SHL_INT_2ADDR:
1725 shiftOp = true;
1726 op = kOpLsl;
1727 break;
1728 case OP_SHR_INT:
1729 case OP_SHR_INT_2ADDR:
1730 shiftOp = true;
1731 op = kOpAsr;
1732 break;
1733 case OP_USHR_INT:
1734 case OP_USHR_INT_2ADDR:
1735 shiftOp = true;
1736 op = kOpLsr;
1737 break;
1738 default:
1739 LOG(FATAL) << "Invalid word arith op: " <<
1740 (int)mir->dalvikInsn.opcode;
1741 }
1742 if (!callOut) {
1743 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
1744 if (unary) {
1745 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1746 opRegReg(cUnit, op, rlResult.lowReg,
1747 rlSrc1.lowReg);
1748 } else {
1749 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
1750 if (shiftOp) {
1751 int tReg = oatAllocTemp(cUnit);
1752 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
1753 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1754 opRegRegReg(cUnit, op, rlResult.lowReg,
1755 rlSrc1.lowReg, tReg);
1756 oatFreeTemp(cUnit, tReg);
1757 } else {
1758 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1759 opRegRegReg(cUnit, op, rlResult.lowReg,
1760 rlSrc1.lowReg, rlSrc2.lowReg);
1761 }
1762 }
1763 storeValue(cUnit, rlDest, rlResult);
1764 } else {
1765 RegLocation rlResult;
1766 oatFlushAllRegs(cUnit); /* Send everything to home location */
1767 loadValueDirectFixed(cUnit, rlSrc2, r1);
1768 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1769 loadValueDirectFixed(cUnit, rlSrc1, r0);
1770 if (checkZero) {
buzbee5ade1d22011-09-09 14:44:52 -07001771 genImmedCheck(cUnit, kArmCondEq, r1, 0, mir, kArmThrowDivZero);
buzbee67bf8852011-08-17 17:51:35 -07001772 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001773 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001774 if (retReg == r0)
1775 rlResult = oatGetReturn(cUnit);
1776 else
1777 rlResult = oatGetReturnAlt(cUnit);
1778 storeValue(cUnit, rlDest, rlResult);
1779 }
1780 return false;
1781}
1782
buzbeec1f45042011-09-21 16:03:19 -07001783/* Check if we need to check for pending suspend request */
buzbeeed3e9302011-09-23 17:34:19 -07001784STATIC void genSuspendTest(CompilationUnit* cUnit, MIR* mir)
buzbeec1f45042011-09-21 16:03:19 -07001785{
buzbeec0ecd652011-09-25 18:11:54 -07001786 if (NO_SUSPEND || mir->optimizationFlags & MIR_IGNORE_SUSPEND_CHECK) {
buzbeec1f45042011-09-21 16:03:19 -07001787 return;
1788 }
buzbee6181f792011-09-29 11:14:04 -07001789 oatFlushAllRegs(cUnit);
buzbeec1f45042011-09-21 16:03:19 -07001790 newLIR2(cUnit, kThumbSubRI8, rSUSPEND, 1);
1791 ArmLIR* branch = opCondBranch(cUnit, kArmCondEq);
1792 ArmLIR* retLab = newLIR0(cUnit, kArmPseudoTargetLabel);
1793 retLab->defMask = ENCODE_ALL;
1794 ArmLIR* target = (ArmLIR*)oatNew(sizeof(ArmLIR), true);
1795 target->generic.dalvikOffset = cUnit->currentDalvikOffset;
1796 target->opcode = kArmPseudoSuspendTarget;
1797 target->operands[0] = (intptr_t)retLab;
1798 target->operands[1] = mir->offset;
1799 branch->generic.target = (LIR*)target;
1800 oatInsertGrowableList(&cUnit->suspendLaunchpads, (intptr_t)target);
1801}
1802
buzbee67bf8852011-08-17 17:51:35 -07001803/*
1804 * The following are the first-level codegen routines that analyze the format
1805 * of each bytecode then either dispatch special purpose codegen routines
1806 * or produce corresponding Thumb instructions directly.
1807 */
1808
buzbeeed3e9302011-09-23 17:34:19 -07001809STATIC bool isPowerOfTwo(int x)
buzbee67bf8852011-08-17 17:51:35 -07001810{
1811 return (x & (x - 1)) == 0;
1812}
1813
1814// Returns true if no more than two bits are set in 'x'.
buzbeeed3e9302011-09-23 17:34:19 -07001815STATIC bool isPopCountLE2(unsigned int x)
buzbee67bf8852011-08-17 17:51:35 -07001816{
1817 x &= x - 1;
1818 return (x & (x - 1)) == 0;
1819}
1820
1821// Returns the index of the lowest set bit in 'x'.
buzbeeed3e9302011-09-23 17:34:19 -07001822STATIC int lowestSetBit(unsigned int x) {
buzbee67bf8852011-08-17 17:51:35 -07001823 int bit_posn = 0;
1824 while ((x & 0xf) == 0) {
1825 bit_posn += 4;
1826 x >>= 4;
1827 }
1828 while ((x & 1) == 0) {
1829 bit_posn++;
1830 x >>= 1;
1831 }
1832 return bit_posn;
1833}
1834
1835// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1836// and store the result in 'rlDest'.
buzbeeed3e9302011-09-23 17:34:19 -07001837STATIC bool handleEasyDivide(CompilationUnit* cUnit, Opcode dalvikOpcode,
buzbee67bf8852011-08-17 17:51:35 -07001838 RegLocation rlSrc, RegLocation rlDest, int lit)
1839{
1840 if (lit < 2 || !isPowerOfTwo(lit)) {
1841 return false;
1842 }
1843 int k = lowestSetBit(lit);
1844 if (k >= 30) {
1845 // Avoid special cases.
1846 return false;
1847 }
1848 bool div = (dalvikOpcode == OP_DIV_INT_LIT8 ||
1849 dalvikOpcode == OP_DIV_INT_LIT16);
1850 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1851 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1852 if (div) {
1853 int tReg = oatAllocTemp(cUnit);
1854 if (lit == 2) {
1855 // Division by 2 is by far the most common division by constant.
1856 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1857 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1858 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1859 } else {
1860 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
1861 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
1862 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1863 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1864 }
1865 } else {
1866 int cReg = oatAllocTemp(cUnit);
1867 loadConstant(cUnit, cReg, lit - 1);
1868 int tReg1 = oatAllocTemp(cUnit);
1869 int tReg2 = oatAllocTemp(cUnit);
1870 if (lit == 2) {
1871 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
1872 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
1873 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
1874 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
1875 } else {
1876 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
1877 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
1878 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
1879 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
1880 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
1881 }
1882 }
1883 storeValue(cUnit, rlDest, rlResult);
1884 return true;
1885}
1886
1887// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
1888// and store the result in 'rlDest'.
buzbeeed3e9302011-09-23 17:34:19 -07001889STATIC bool handleEasyMultiply(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001890 RegLocation rlSrc, RegLocation rlDest, int lit)
1891{
1892 // Can we simplify this multiplication?
1893 bool powerOfTwo = false;
1894 bool popCountLE2 = false;
1895 bool powerOfTwoMinusOne = false;
1896 if (lit < 2) {
1897 // Avoid special cases.
1898 return false;
1899 } else if (isPowerOfTwo(lit)) {
1900 powerOfTwo = true;
1901 } else if (isPopCountLE2(lit)) {
1902 popCountLE2 = true;
1903 } else if (isPowerOfTwo(lit + 1)) {
1904 powerOfTwoMinusOne = true;
1905 } else {
1906 return false;
1907 }
1908 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1909 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1910 if (powerOfTwo) {
1911 // Shift.
1912 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
1913 lowestSetBit(lit));
1914 } else if (popCountLE2) {
1915 // Shift and add and shift.
1916 int firstBit = lowestSetBit(lit);
1917 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
1918 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
1919 firstBit, secondBit);
1920 } else {
1921 // Reverse subtract: (src << (shift + 1)) - src.
buzbeeed3e9302011-09-23 17:34:19 -07001922 DCHECK(powerOfTwoMinusOne);
buzbee5ade1d22011-09-09 14:44:52 -07001923 // TUNING: rsb dst, src, src lsl#lowestSetBit(lit + 1)
buzbee67bf8852011-08-17 17:51:35 -07001924 int tReg = oatAllocTemp(cUnit);
1925 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
1926 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
1927 }
1928 storeValue(cUnit, rlDest, rlResult);
1929 return true;
1930}
1931
buzbeeed3e9302011-09-23 17:34:19 -07001932STATIC bool genArithOpIntLit(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001933 RegLocation rlDest, RegLocation rlSrc,
1934 int lit)
1935{
1936 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
1937 RegLocation rlResult;
1938 OpKind op = (OpKind)0; /* Make gcc happy */
1939 int shiftOp = false;
1940 bool isDiv = false;
1941 int funcOffset;
1942
1943 switch (dalvikOpcode) {
1944 case OP_RSUB_INT_LIT8:
1945 case OP_RSUB_INT: {
1946 int tReg;
1947 //TUNING: add support for use of Arm rsub op
1948 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1949 tReg = oatAllocTemp(cUnit);
1950 loadConstant(cUnit, tReg, lit);
1951 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1952 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1953 tReg, rlSrc.lowReg);
1954 storeValue(cUnit, rlDest, rlResult);
1955 return false;
1956 break;
1957 }
1958
1959 case OP_ADD_INT_LIT8:
1960 case OP_ADD_INT_LIT16:
1961 op = kOpAdd;
1962 break;
1963 case OP_MUL_INT_LIT8:
1964 case OP_MUL_INT_LIT16: {
1965 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
1966 return false;
1967 }
1968 op = kOpMul;
1969 break;
1970 }
1971 case OP_AND_INT_LIT8:
1972 case OP_AND_INT_LIT16:
1973 op = kOpAnd;
1974 break;
1975 case OP_OR_INT_LIT8:
1976 case OP_OR_INT_LIT16:
1977 op = kOpOr;
1978 break;
1979 case OP_XOR_INT_LIT8:
1980 case OP_XOR_INT_LIT16:
1981 op = kOpXor;
1982 break;
1983 case OP_SHL_INT_LIT8:
1984 lit &= 31;
1985 shiftOp = true;
1986 op = kOpLsl;
1987 break;
1988 case OP_SHR_INT_LIT8:
1989 lit &= 31;
1990 shiftOp = true;
1991 op = kOpAsr;
1992 break;
1993 case OP_USHR_INT_LIT8:
1994 lit &= 31;
1995 shiftOp = true;
1996 op = kOpLsr;
1997 break;
1998
1999 case OP_DIV_INT_LIT8:
2000 case OP_DIV_INT_LIT16:
2001 case OP_REM_INT_LIT8:
2002 case OP_REM_INT_LIT16:
2003 if (lit == 0) {
buzbee5ade1d22011-09-09 14:44:52 -07002004 genImmedCheck(cUnit, kArmCondAl, 0, 0, mir, kArmThrowDivZero);
buzbee67bf8852011-08-17 17:51:35 -07002005 return false;
2006 }
2007 if (handleEasyDivide(cUnit, dalvikOpcode, rlSrc, rlDest, lit)) {
2008 return false;
2009 }
2010 oatFlushAllRegs(cUnit); /* Everything to home location */
2011 loadValueDirectFixed(cUnit, rlSrc, r0);
2012 oatClobber(cUnit, r0);
2013 if ((dalvikOpcode == OP_DIV_INT_LIT8) ||
2014 (dalvikOpcode == OP_DIV_INT_LIT16)) {
2015 funcOffset = OFFSETOF_MEMBER(Thread, pIdiv);
2016 isDiv = true;
2017 } else {
2018 funcOffset = OFFSETOF_MEMBER(Thread, pIdivmod);
2019 isDiv = false;
2020 }
2021 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
2022 loadConstant(cUnit, r1, lit);
Ian Rogersff1ed472011-09-20 13:46:24 -07002023 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07002024 if (isDiv)
2025 rlResult = oatGetReturn(cUnit);
2026 else
2027 rlResult = oatGetReturnAlt(cUnit);
2028 storeValue(cUnit, rlDest, rlResult);
2029 return false;
2030 break;
2031 default:
2032 return true;
2033 }
2034 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2035 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
2036 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2037 if (shiftOp && (lit == 0)) {
2038 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2039 } else {
2040 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2041 }
2042 storeValue(cUnit, rlDest, rlResult);
2043 return false;
2044}
2045
2046/* Architectural-specific debugging helpers go here */
2047void oatArchDump(void)
2048{
2049 /* Print compiled opcode in this VM instance */
2050 int i, start, streak;
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002051 std::string buf;
buzbee67bf8852011-08-17 17:51:35 -07002052
2053 streak = i = 0;
buzbee67bf8852011-08-17 17:51:35 -07002054 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
2055 i++;
2056 }
2057 if (i == kNumPackedOpcodes) {
2058 return;
2059 }
2060 for (start = i++, streak = 1; i < kNumPackedOpcodes; i++) {
2061 if (opcodeCoverage[i]) {
2062 streak++;
2063 } else {
2064 if (streak == 1) {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002065 StringAppendF(&buf, "%x,", start);
buzbee67bf8852011-08-17 17:51:35 -07002066 } else {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002067 StringAppendF(&buf, "%x-%x,", start, start + streak - 1);
buzbee67bf8852011-08-17 17:51:35 -07002068 }
2069 streak = 0;
2070 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
2071 i++;
2072 }
2073 if (i < kNumPackedOpcodes) {
2074 streak = 1;
2075 start = i;
2076 }
2077 }
2078 }
2079 if (streak) {
2080 if (streak == 1) {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002081 StringAppendF(&buf, "%x", start);
buzbee67bf8852011-08-17 17:51:35 -07002082 } else {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002083 StringAppendF(&buf, "%x-%x", start, start + streak - 1);
buzbee67bf8852011-08-17 17:51:35 -07002084 }
2085 }
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002086 if (!buf.empty()) {
buzbee67bf8852011-08-17 17:51:35 -07002087 LOG(INFO) << "dalvik.vm.oat.op = " << buf;
2088 }
2089}