blob: 6d82f0a88280800cc3c07c118bfe07ba0d30d7d7 [file] [log] [blame]
Ian Rogers706a10e2012-03-23 17:00:55 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_x86.h"
18
Ian Rogers706a10e2012-03-23 17:00:55 -070019#include <iostream>
20
Elliott Hughes07ed66b2012-12-12 18:34:25 -080021#include "base/logging.h"
Elliott Hughese222ee02012-12-13 14:41:43 -080022#include "base/stringprintf.h"
Elliott Hughes92301d92012-04-10 15:57:52 -070023#include "thread.h"
Elliott Hughes0f3c5532012-03-30 14:51:51 -070024
Ian Rogers706a10e2012-03-23 17:00:55 -070025namespace art {
26namespace x86 {
27
Brian Carlstrom1895ea32013-07-18 13:28:37 -070028DisassemblerX86::DisassemblerX86() {}
Ian Rogers706a10e2012-03-23 17:00:55 -070029
Ian Rogersb23a7722012-10-09 16:54:26 -070030size_t DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin) {
31 return DumpInstruction(os, begin);
32}
33
Ian Rogers706a10e2012-03-23 17:00:55 -070034void DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
35 size_t length = 0;
36 for (const uint8_t* cur = begin; cur < end; cur += length) {
37 length = DumpInstruction(os, cur);
38 }
39}
40
41static const char* gReg8Names[] = { "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh" };
jeffhao703f2cd2012-07-13 17:25:52 -070042static const char* gReg16Names[] = { "ax", "cx", "dx", "bx", "sp", "bp", "si", "di" };
43static const char* gReg32Names[] = { "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi" };
Ian Rogers706a10e2012-03-23 17:00:55 -070044
45static void DumpReg0(std::ostream& os, uint8_t /*rex*/, size_t reg,
46 bool byte_operand, uint8_t size_override) {
47 DCHECK_LT(reg, 8u);
48 // TODO: combine rex into size
49 size_t size = byte_operand ? 1 : (size_override == 0x66 ? 2 : 4);
50 switch (size) {
51 case 1: os << gReg8Names[reg]; break;
52 case 2: os << gReg16Names[reg]; break;
53 case 4: os << gReg32Names[reg]; break;
54 default: LOG(FATAL) << "unexpected size " << size;
55 }
56}
57
Ian Rogersbf989802012-04-16 16:07:49 -070058enum RegFile { GPR, MMX, SSE };
59
Ian Rogers706a10e2012-03-23 17:00:55 -070060static void DumpReg(std::ostream& os, uint8_t rex, uint8_t reg,
Ian Rogersbf989802012-04-16 16:07:49 -070061 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Ian Rogers706a10e2012-03-23 17:00:55 -070062 size_t reg_num = reg; // TODO: combine with REX.R on 64bit
Ian Rogersbf989802012-04-16 16:07:49 -070063 if (reg_file == GPR) {
64 DumpReg0(os, rex, reg_num, byte_operand, size_override);
65 } else if (reg_file == SSE) {
66 os << "xmm" << reg_num;
67 } else {
68 os << "mm" << reg_num;
69 }
Ian Rogers706a10e2012-03-23 17:00:55 -070070}
71
Ian Rogers7caad772012-03-30 01:07:54 -070072static void DumpBaseReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Ian Rogers706a10e2012-03-23 17:00:55 -070073 size_t reg_num = reg; // TODO: combine with REX.B on 64bit
Ian Rogers7caad772012-03-30 01:07:54 -070074 DumpReg0(os, rex, reg_num, false, 0);
Ian Rogers706a10e2012-03-23 17:00:55 -070075}
76
Ian Rogers7caad772012-03-30 01:07:54 -070077static void DumpIndexReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Ian Rogers706a10e2012-03-23 17:00:55 -070078 int reg_num = reg; // TODO: combine with REX.X on 64bit
Ian Rogers7caad772012-03-30 01:07:54 -070079 DumpReg0(os, rex, reg_num, false, 0);
Ian Rogers706a10e2012-03-23 17:00:55 -070080}
81
Elliott Hughes92301d92012-04-10 15:57:52 -070082enum SegmentPrefix {
83 kCs = 0x2e,
84 kSs = 0x36,
85 kDs = 0x3e,
86 kEs = 0x26,
87 kFs = 0x64,
88 kGs = 0x65,
89};
90
Ian Rogers706a10e2012-03-23 17:00:55 -070091static void DumpSegmentOverride(std::ostream& os, uint8_t segment_prefix) {
92 switch (segment_prefix) {
Elliott Hughes92301d92012-04-10 15:57:52 -070093 case kCs: os << "cs:"; break;
94 case kSs: os << "ss:"; break;
95 case kDs: os << "ds:"; break;
96 case kEs: os << "es:"; break;
97 case kFs: os << "fs:"; break;
98 case kGs: os << "gs:"; break;
Ian Rogers706a10e2012-03-23 17:00:55 -070099 default: break;
100 }
101}
102
103size_t DisassemblerX86::DumpInstruction(std::ostream& os, const uint8_t* instr) {
104 const uint8_t* begin_instr = instr;
105 bool have_prefixes = true;
106 uint8_t prefix[4] = {0, 0, 0, 0};
107 const char** modrm_opcodes = NULL;
108 do {
109 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700110 // Group 1 - lock and repeat prefixes:
Ian Rogers706a10e2012-03-23 17:00:55 -0700111 case 0xF0:
112 case 0xF2:
113 case 0xF3:
114 prefix[0] = *instr;
115 break;
116 // Group 2 - segment override prefixes:
Elliott Hughes92301d92012-04-10 15:57:52 -0700117 case kCs:
118 case kSs:
119 case kDs:
120 case kEs:
121 case kFs:
122 case kGs:
Ian Rogers706a10e2012-03-23 17:00:55 -0700123 prefix[1] = *instr;
124 break;
125 // Group 3 - operand size override:
126 case 0x66:
127 prefix[2] = *instr;
128 break;
129 // Group 4 - address size override:
130 case 0x67:
131 prefix[3] = *instr;
132 break;
133 default:
134 have_prefixes = false;
135 break;
136 }
137 if (have_prefixes) {
138 instr++;
139 }
140 } while (have_prefixes);
141 uint8_t rex = (*instr >= 0x40 && *instr <= 0x4F) ? *instr : 0;
142 bool has_modrm = false;
143 bool reg_is_opcode = false;
144 size_t immediate_bytes = 0;
145 size_t branch_bytes = 0;
146 std::ostringstream opcode;
147 bool store = false; // stores to memory (ie rm is on the left)
148 bool load = false; // loads from memory (ie rm is on the right)
149 bool byte_operand = false;
150 bool ax = false; // implicit use of ax
jeffhaoe2962482012-06-28 11:29:57 -0700151 bool cx = false; // implicit use of cx
Ian Rogers706a10e2012-03-23 17:00:55 -0700152 bool reg_in_opcode = false; // low 3-bits of opcode encode register parameter
jeffhao703f2cd2012-07-13 17:25:52 -0700153 bool no_ops = false;
Ian Rogersbf989802012-04-16 16:07:49 -0700154 RegFile src_reg_file = GPR;
155 RegFile dst_reg_file = GPR;
Ian Rogers706a10e2012-03-23 17:00:55 -0700156 switch (*instr) {
157#define DISASSEMBLER_ENTRY(opname, \
158 rm8_r8, rm32_r32, \
159 r8_rm8, r32_rm32, \
160 ax8_i8, ax32_i32) \
161 case rm8_r8: opcode << #opname; store = true; has_modrm = true; byte_operand = true; break; \
162 case rm32_r32: opcode << #opname; store = true; has_modrm = true; break; \
163 case r8_rm8: opcode << #opname; load = true; has_modrm = true; byte_operand = true; break; \
164 case r32_rm32: opcode << #opname; load = true; has_modrm = true; break; \
165 case ax8_i8: opcode << #opname; ax = true; immediate_bytes = 1; byte_operand = true; break; \
166 case ax32_i32: opcode << #opname; ax = true; immediate_bytes = 4; break;
167
168DISASSEMBLER_ENTRY(add,
169 0x00 /* RegMem8/Reg8 */, 0x01 /* RegMem32/Reg32 */,
170 0x02 /* Reg8/RegMem8 */, 0x03 /* Reg32/RegMem32 */,
171 0x04 /* Rax8/imm8 opcode */, 0x05 /* Rax32/imm32 */)
172DISASSEMBLER_ENTRY(or,
173 0x08 /* RegMem8/Reg8 */, 0x09 /* RegMem32/Reg32 */,
174 0x0A /* Reg8/RegMem8 */, 0x0B /* Reg32/RegMem32 */,
175 0x0C /* Rax8/imm8 opcode */, 0x0D /* Rax32/imm32 */)
176DISASSEMBLER_ENTRY(adc,
177 0x10 /* RegMem8/Reg8 */, 0x11 /* RegMem32/Reg32 */,
178 0x12 /* Reg8/RegMem8 */, 0x13 /* Reg32/RegMem32 */,
179 0x14 /* Rax8/imm8 opcode */, 0x15 /* Rax32/imm32 */)
180DISASSEMBLER_ENTRY(sbb,
181 0x18 /* RegMem8/Reg8 */, 0x19 /* RegMem32/Reg32 */,
182 0x1A /* Reg8/RegMem8 */, 0x1B /* Reg32/RegMem32 */,
183 0x1C /* Rax8/imm8 opcode */, 0x1D /* Rax32/imm32 */)
184DISASSEMBLER_ENTRY(and,
185 0x20 /* RegMem8/Reg8 */, 0x21 /* RegMem32/Reg32 */,
186 0x22 /* Reg8/RegMem8 */, 0x23 /* Reg32/RegMem32 */,
187 0x24 /* Rax8/imm8 opcode */, 0x25 /* Rax32/imm32 */)
188DISASSEMBLER_ENTRY(sub,
189 0x28 /* RegMem8/Reg8 */, 0x29 /* RegMem32/Reg32 */,
190 0x2A /* Reg8/RegMem8 */, 0x2B /* Reg32/RegMem32 */,
191 0x2C /* Rax8/imm8 opcode */, 0x2D /* Rax32/imm32 */)
192DISASSEMBLER_ENTRY(xor,
193 0x30 /* RegMem8/Reg8 */, 0x31 /* RegMem32/Reg32 */,
194 0x32 /* Reg8/RegMem8 */, 0x33 /* Reg32/RegMem32 */,
195 0x34 /* Rax8/imm8 opcode */, 0x35 /* Rax32/imm32 */)
196DISASSEMBLER_ENTRY(cmp,
197 0x38 /* RegMem8/Reg8 */, 0x39 /* RegMem32/Reg32 */,
198 0x3A /* Reg8/RegMem8 */, 0x3B /* Reg32/RegMem32 */,
199 0x3C /* Rax8/imm8 opcode */, 0x3D /* Rax32/imm32 */)
200
201#undef DISASSEMBLER_ENTRY
202 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
203 opcode << "push";
204 reg_in_opcode = true;
205 break;
206 case 0x58: case 0x59: case 0x5A: case 0x5B: case 0x5C: case 0x5D: case 0x5E: case 0x5F:
207 opcode << "pop";
208 reg_in_opcode = true;
209 break;
210 case 0x68: opcode << "push"; immediate_bytes = 4; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800211 case 0x69: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700212 case 0x6A: opcode << "push"; immediate_bytes = 1; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800213 case 0x6B: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 1; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700214 case 0x70: case 0x71: case 0x72: case 0x73: case 0x74: case 0x75: case 0x76: case 0x77:
215 case 0x78: case 0x79: case 0x7A: case 0x7B: case 0x7C: case 0x7D: case 0x7E: case 0x7F:
216 static const char* condition_codes[] =
Elliott Hughesb25c3f62012-03-26 16:35:06 -0700217 {"o", "no", "b/nae/c", "nb/ae/nc", "z/eq", "nz/ne", "be/na", "nbe/a",
218 "s", "ns", "p/pe", "np/po", "l/nge", "nl/ge", "le/ng", "nle/g"
Ian Rogers706a10e2012-03-23 17:00:55 -0700219 };
220 opcode << "j" << condition_codes[*instr & 0xF];
221 branch_bytes = 1;
222 break;
223 case 0x88: opcode << "mov"; store = true; has_modrm = true; byte_operand = true; break;
224 case 0x89: opcode << "mov"; store = true; has_modrm = true; break;
225 case 0x8A: opcode << "mov"; load = true; has_modrm = true; byte_operand = true; break;
226 case 0x8B: opcode << "mov"; load = true; has_modrm = true; break;
227
228 case 0x0F: // 2 byte extended opcode
229 instr++;
230 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700231 case 0x10: case 0x11:
232 if (prefix[0] == 0xF2) {
233 opcode << "movsd";
jeffhaofdffdf82012-07-11 16:08:43 -0700234 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700235 } else if (prefix[0] == 0xF3) {
236 opcode << "movss";
jeffhaofdffdf82012-07-11 16:08:43 -0700237 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700238 } else if (prefix[2] == 0x66) {
239 opcode << "movupd";
jeffhaofdffdf82012-07-11 16:08:43 -0700240 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700241 } else {
242 opcode << "movups";
243 }
244 has_modrm = true;
Ian Rogersbf989802012-04-16 16:07:49 -0700245 src_reg_file = dst_reg_file = SSE;
Ian Rogers7caad772012-03-30 01:07:54 -0700246 load = *instr == 0x10;
247 store = !load;
248 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700249 case 0x2A:
250 if (prefix[2] == 0x66) {
251 opcode << "cvtpi2pd";
252 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
253 } else if (prefix[0] == 0xF2) {
254 opcode << "cvtsi2sd";
255 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
256 } else if (prefix[0] == 0xF3) {
257 opcode << "cvtsi2ss";
258 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
259 } else {
260 opcode << "cvtpi2ps";
261 }
262 load = true;
263 has_modrm = true;
264 dst_reg_file = SSE;
265 break;
266 case 0x2C:
267 if (prefix[2] == 0x66) {
268 opcode << "cvttpd2pi";
269 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
270 } else if (prefix[0] == 0xF2) {
271 opcode << "cvttsd2si";
272 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
273 } else if (prefix[0] == 0xF3) {
274 opcode << "cvttss2si";
275 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
276 } else {
277 opcode << "cvttps2pi";
278 }
279 load = true;
280 has_modrm = true;
281 src_reg_file = SSE;
282 break;
283 case 0x2D:
284 if (prefix[2] == 0x66) {
285 opcode << "cvtpd2pi";
286 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
287 } else if (prefix[0] == 0xF2) {
288 opcode << "cvtsd2si";
289 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
290 } else if (prefix[0] == 0xF3) {
291 opcode << "cvtss2si";
292 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
293 } else {
294 opcode << "cvtps2pi";
295 }
296 load = true;
297 has_modrm = true;
298 src_reg_file = SSE;
299 break;
300 case 0x2E:
301 opcode << "u";
302 // FALLTHROUGH
303 case 0x2F:
304 if (prefix[2] == 0x66) {
305 opcode << "comisd";
306 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
307 } else {
308 opcode << "comiss";
309 }
310 has_modrm = true;
311 load = true;
312 src_reg_file = dst_reg_file = SSE;
313 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700314 case 0x38: // 3 byte extended opcode
315 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
316 break;
317 case 0x3A: // 3 byte extended opcode
318 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
319 break;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800320 case 0x40: case 0x41: case 0x42: case 0x43: case 0x44: case 0x45: case 0x46: case 0x47:
321 case 0x48: case 0x49: case 0x4A: case 0x4B: case 0x4C: case 0x4D: case 0x4E: case 0x4F:
322 opcode << "cmov" << condition_codes[*instr & 0xF];
323 has_modrm = true;
324 load = true;
325 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700326 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
327 case 0x58: case 0x59: case 0x5C: case 0x5D: case 0x5E: case 0x5F: {
328 switch (*instr) {
329 case 0x50: opcode << "movmsk"; break;
330 case 0x51: opcode << "sqrt"; break;
331 case 0x52: opcode << "rsqrt"; break;
332 case 0x53: opcode << "rcp"; break;
333 case 0x54: opcode << "and"; break;
334 case 0x55: opcode << "andn"; break;
335 case 0x56: opcode << "or"; break;
336 case 0x57: opcode << "xor"; break;
337 case 0x58: opcode << "add"; break;
338 case 0x59: opcode << "mul"; break;
339 case 0x5C: opcode << "sub"; break;
340 case 0x5D: opcode << "min"; break;
341 case 0x5E: opcode << "div"; break;
342 case 0x5F: opcode << "max"; break;
343 default: LOG(FATAL) << "Unreachable";
344 }
345 if (prefix[2] == 0x66) {
346 opcode << "pd";
jeffhaofdffdf82012-07-11 16:08:43 -0700347 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700348 } else if (prefix[0] == 0xF2) {
349 opcode << "sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700350 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700351 } else if (prefix[0] == 0xF3) {
352 opcode << "ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700353 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700354 } else {
355 opcode << "ps";
356 }
357 load = true;
358 has_modrm = true;
359 src_reg_file = dst_reg_file = SSE;
360 break;
361 }
362 case 0x5A:
363 if (prefix[2] == 0x66) {
364 opcode << "cvtpd2ps";
jeffhaofdffdf82012-07-11 16:08:43 -0700365 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700366 } else if (prefix[0] == 0xF2) {
367 opcode << "cvtsd2ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700368 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700369 } else if (prefix[0] == 0xF3) {
370 opcode << "cvtss2sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700371 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700372 } else {
373 opcode << "cvtps2pd";
374 }
375 load = true;
376 has_modrm = true;
377 src_reg_file = dst_reg_file = SSE;
378 break;
379 case 0x5B:
380 if (prefix[2] == 0x66) {
381 opcode << "cvtps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700382 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700383 } else if (prefix[0] == 0xF2) {
384 opcode << "bad opcode F2 0F 5B";
385 } else if (prefix[0] == 0xF3) {
386 opcode << "cvttps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700387 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700388 } else {
389 opcode << "cvtdq2ps";
390 }
391 load = true;
392 has_modrm = true;
393 src_reg_file = dst_reg_file = SSE;
394 break;
395 case 0x6E:
396 if (prefix[2] == 0x66) {
397 dst_reg_file = SSE;
jeffhaofdffdf82012-07-11 16:08:43 -0700398 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700399 } else {
400 dst_reg_file = MMX;
Ian Rogersbf989802012-04-16 16:07:49 -0700401 }
jeffhaofdffdf82012-07-11 16:08:43 -0700402 opcode << "movd";
Ian Rogersbf989802012-04-16 16:07:49 -0700403 load = true;
404 has_modrm = true;
405 break;
406 case 0x6F:
407 if (prefix[2] == 0x66) {
408 dst_reg_file = SSE;
409 opcode << "movdqa";
jeffhaofdffdf82012-07-11 16:08:43 -0700410 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700411 } else if (prefix[0] == 0xF3) {
412 dst_reg_file = SSE;
413 opcode << "movdqu";
jeffhaofdffdf82012-07-11 16:08:43 -0700414 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700415 } else {
416 dst_reg_file = MMX;
417 opcode << "movq";
418 }
419 load = true;
420 has_modrm = true;
421 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700422 case 0x71:
423 if (prefix[2] == 0x66) {
424 dst_reg_file = SSE;
425 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
426 } else {
427 dst_reg_file = MMX;
428 }
429 static const char* x71_opcodes[] = {"unknown-71", "unknown-71", "psrlw", "unknown-71", "psraw", "unknown-71", "psllw", "unknown-71"};
430 modrm_opcodes = x71_opcodes;
431 reg_is_opcode = true;
432 has_modrm = true;
433 store = true;
434 immediate_bytes = 1;
435 break;
436 case 0x72:
437 if (prefix[2] == 0x66) {
438 dst_reg_file = SSE;
439 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
440 } else {
441 dst_reg_file = MMX;
442 }
443 static const char* x72_opcodes[] = {"unknown-72", "unknown-72", "psrld", "unknown-72", "psrad", "unknown-72", "pslld", "unknown-72"};
444 modrm_opcodes = x72_opcodes;
445 reg_is_opcode = true;
446 has_modrm = true;
447 store = true;
448 immediate_bytes = 1;
449 break;
450 case 0x73:
451 if (prefix[2] == 0x66) {
452 dst_reg_file = SSE;
453 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
454 } else {
455 dst_reg_file = MMX;
456 }
457 static const char* x73_opcodes[] = {"unknown-73", "unknown-73", "psrlq", "unknown-73", "unknown-73", "unknown-73", "psllq", "unknown-73"};
458 modrm_opcodes = x73_opcodes;
459 reg_is_opcode = true;
460 has_modrm = true;
461 store = true;
462 immediate_bytes = 1;
463 break;
464 case 0x7E:
465 if (prefix[2] == 0x66) {
466 src_reg_file = SSE;
467 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
468 } else {
469 src_reg_file = MMX;
470 }
471 opcode << "movd";
472 has_modrm = true;
473 store = true;
474 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700475 case 0x80: case 0x81: case 0x82: case 0x83: case 0x84: case 0x85: case 0x86: case 0x87:
476 case 0x88: case 0x89: case 0x8A: case 0x8B: case 0x8C: case 0x8D: case 0x8E: case 0x8F:
477 opcode << "j" << condition_codes[*instr & 0xF];
478 branch_bytes = 4;
479 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700480 case 0x90: case 0x91: case 0x92: case 0x93: case 0x94: case 0x95: case 0x96: case 0x97:
481 case 0x98: case 0x99: case 0x9A: case 0x9B: case 0x9C: case 0x9D: case 0x9E: case 0x9F:
482 opcode << "set" << condition_codes[*instr & 0xF];
483 modrm_opcodes = NULL;
484 reg_is_opcode = true;
485 has_modrm = true;
486 store = true;
487 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700488 case 0xAE:
489 if (prefix[0] == 0xF3) {
Ian Rogers5e588b32013-02-21 15:05:09 -0800490 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
jeffhao703f2cd2012-07-13 17:25:52 -0700491 static const char* xAE_opcodes[] = {"rdfsbase", "rdgsbase", "wrfsbase", "wrgsbase", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE"};
492 modrm_opcodes = xAE_opcodes;
493 reg_is_opcode = true;
494 has_modrm = true;
495 uint8_t reg_or_opcode = (instr[1] >> 3) & 7;
496 switch (reg_or_opcode) {
497 case 0:
498 prefix[1] = kFs;
499 load = true;
500 break;
501 case 1:
502 prefix[1] = kGs;
503 load = true;
504 break;
505 case 2:
506 prefix[1] = kFs;
507 store = true;
508 break;
509 case 3:
510 prefix[1] = kGs;
511 store = true;
512 break;
513 default:
514 load = true;
515 break;
516 }
517 } else {
518 static const char* xAE_opcodes[] = {"unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "lfence", "mfence", "sfence"};
519 modrm_opcodes = xAE_opcodes;
520 reg_is_opcode = true;
521 has_modrm = true;
522 load = true;
523 no_ops = true;
524 }
525 break;
Mark Mendellf723f0c2013-12-11 17:50:58 -0800526 case 0xAF: opcode << "imul"; has_modrm = true; load = true; break;
jeffhao83025762012-08-02 11:08:56 -0700527 case 0xB1: opcode << "cmpxchg"; has_modrm = true; store = true; break;
Ian Rogers7caad772012-03-30 01:07:54 -0700528 case 0xB6: opcode << "movzxb"; has_modrm = true; load = true; break;
529 case 0xB7: opcode << "movzxw"; has_modrm = true; load = true; break;
jeffhao854029c2012-07-23 17:31:30 -0700530 case 0xBE: opcode << "movsxb"; has_modrm = true; load = true; break;
531 case 0xBF: opcode << "movsxw"; has_modrm = true; load = true; break;
Vladimir Marko70b797d2013-12-03 15:25:24 +0000532 case 0xC7:
533 static const char* x0FxC7_opcodes[] = { "unknown-0f-c7", "cmpxchg8b", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7" };
534 modrm_opcodes = x0FxC7_opcodes;
535 has_modrm = true;
536 reg_is_opcode = true;
537 store = true;
538 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100539 case 0xC8: case 0xC9: case 0xCA: case 0xCB: case 0xCC: case 0xCD: case 0xCE: case 0xCF:
540 opcode << "bswap";
541 reg_in_opcode = true;
542 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700543 default:
544 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
545 break;
546 }
547 break;
548 case 0x80: case 0x81: case 0x82: case 0x83:
549 static const char* x80_opcodes[] = {"add", "or", "adc", "sbb", "and", "sub", "xor", "cmp"};
550 modrm_opcodes = x80_opcodes;
551 has_modrm = true;
552 reg_is_opcode = true;
553 store = true;
554 byte_operand = (*instr & 1) == 0;
555 immediate_bytes = *instr == 0x81 ? 4 : 1;
556 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700557 case 0x84: case 0x85:
558 opcode << "test";
559 has_modrm = true;
560 load = true;
561 byte_operand = (*instr & 1) == 0;
562 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700563 case 0x8D:
564 opcode << "lea";
565 has_modrm = true;
566 load = true;
567 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700568 case 0x8F:
569 opcode << "pop";
570 has_modrm = true;
571 reg_is_opcode = true;
572 store = true;
573 break;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800574 case 0x99:
575 opcode << "cdq";
576 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700577 case 0xB0: case 0xB1: case 0xB2: case 0xB3: case 0xB4: case 0xB5: case 0xB6: case 0xB7:
578 opcode << "mov";
579 immediate_bytes = 1;
580 reg_in_opcode = true;
581 break;
582 case 0xB8: case 0xB9: case 0xBA: case 0xBB: case 0xBC: case 0xBD: case 0xBE: case 0xBF:
583 opcode << "mov";
584 immediate_bytes = 4;
585 reg_in_opcode = true;
586 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700587 case 0xC0: case 0xC1:
jeffhaoe2962482012-06-28 11:29:57 -0700588 case 0xD0: case 0xD1: case 0xD2: case 0xD3:
Ian Rogers7caad772012-03-30 01:07:54 -0700589 static const char* shift_opcodes[] =
590 {"rol", "ror", "rcl", "rcr", "shl", "shr", "unknown-shift", "sar"};
591 modrm_opcodes = shift_opcodes;
592 has_modrm = true;
593 reg_is_opcode = true;
594 store = true;
Elliott Hughes16b5c292012-04-16 20:37:16 -0700595 immediate_bytes = ((*instr & 0xf0) == 0xc0) ? 1 : 0;
jeffhaoe2962482012-06-28 11:29:57 -0700596 cx = (*instr == 0xD2) || (*instr == 0xD3);
597 byte_operand = (*instr == 0xC0);
Ian Rogers7caad772012-03-30 01:07:54 -0700598 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700599 case 0xC3: opcode << "ret"; break;
Elliott Hughes0589ca92012-04-09 18:26:20 -0700600 case 0xC7:
601 static const char* c7_opcodes[] = {"mov", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7"};
602 modrm_opcodes = c7_opcodes;
603 store = true;
604 immediate_bytes = 4;
605 has_modrm = true;
606 reg_is_opcode = true;
607 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700608 case 0xCC: opcode << "int 3"; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800609 case 0xD9:
610 static const char* d9_opcodes[] = {"flds", "unknown-d9", "fsts", "fstps", "fldenv", "fldcw", "fnstenv", "fnstcw"};
611 modrm_opcodes = d9_opcodes;
612 store = true;
613 has_modrm = true;
614 reg_is_opcode = true;
615 break;
616 case 0xDD:
617 static const char* dd_opcodes[] = {"fldl", "fisttp", "fstl", "fstpl", "frstor", "unknown-dd", "fnsave", "fnstsw"};
618 modrm_opcodes = dd_opcodes;
619 store = true;
620 has_modrm = true;
621 reg_is_opcode = true;
622 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700623 case 0xE8: opcode << "call"; branch_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700624 case 0xE9: opcode << "jmp"; branch_bytes = 4; break;
625 case 0xEB: opcode << "jmp"; branch_bytes = 1; break;
jeffhao77ae36b2012-08-07 14:18:16 -0700626 case 0xF5: opcode << "cmc"; break;
jeffhao174651d2012-04-19 15:27:22 -0700627 case 0xF6: case 0xF7:
628 static const char* f7_opcodes[] = {"test", "unknown-f7", "not", "neg", "mul edx:eax, eax *", "imul edx:eax, eax *", "div edx:eax, edx:eax /", "idiv edx:eax, edx:eax /"};
629 modrm_opcodes = f7_opcodes;
630 has_modrm = true;
631 reg_is_opcode = true;
632 store = true;
633 immediate_bytes = ((instr[1] & 0x38) == 0) ? 1 : 0;
634 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700635 case 0xFF:
636 static const char* ff_opcodes[] = {"inc", "dec", "call", "call", "jmp", "jmp", "push", "unknown-ff"};
637 modrm_opcodes = ff_opcodes;
638 has_modrm = true;
639 reg_is_opcode = true;
640 load = true;
641 break;
642 default:
643 opcode << StringPrintf("unknown opcode '%02X'", *instr);
644 break;
645 }
646 std::ostringstream args;
647 if (reg_in_opcode) {
648 DCHECK(!has_modrm);
Ian Rogersbf989802012-04-16 16:07:49 -0700649 DumpReg(args, rex, *instr & 0x7, false, prefix[2], GPR);
Ian Rogers706a10e2012-03-23 17:00:55 -0700650 }
651 instr++;
Elliott Hughes92301d92012-04-10 15:57:52 -0700652 uint32_t address_bits = 0;
Ian Rogers706a10e2012-03-23 17:00:55 -0700653 if (has_modrm) {
654 uint8_t modrm = *instr;
655 instr++;
656 uint8_t mod = modrm >> 6;
657 uint8_t reg_or_opcode = (modrm >> 3) & 7;
658 uint8_t rm = modrm & 7;
659 std::ostringstream address;
660 if (mod == 0 && rm == 5) { // fixed address
Elliott Hughes92301d92012-04-10 15:57:52 -0700661 address_bits = *reinterpret_cast<const uint32_t*>(instr);
662 address << StringPrintf("[0x%x]", address_bits);
Ian Rogers706a10e2012-03-23 17:00:55 -0700663 instr += 4;
664 } else if (rm == 4 && mod != 3) { // SIB
665 uint8_t sib = *instr;
666 instr++;
667 uint8_t ss = (sib >> 6) & 3;
668 uint8_t index = (sib >> 3) & 7;
669 uint8_t base = sib & 7;
670 address << "[";
671 if (base != 5 || mod != 0) {
Ian Rogers7caad772012-03-30 01:07:54 -0700672 DumpBaseReg(address, rex, base);
Ian Rogers706a10e2012-03-23 17:00:55 -0700673 if (index != 4) {
674 address << " + ";
675 }
676 }
677 if (index != 4) {
Ian Rogers7caad772012-03-30 01:07:54 -0700678 DumpIndexReg(address, rex, index);
Ian Rogers706a10e2012-03-23 17:00:55 -0700679 if (ss != 0) {
680 address << StringPrintf(" * %d", 1 << ss);
681 }
682 }
683 if (mod == 1) {
684 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
685 instr++;
686 } else if (mod == 2) {
687 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
688 instr += 4;
689 }
690 address << "]";
691 } else {
Ian Rogersbf989802012-04-16 16:07:49 -0700692 if (mod == 3) {
jeffhao703f2cd2012-07-13 17:25:52 -0700693 if (!no_ops) {
694 DumpReg(address, rex, rm, byte_operand, prefix[2], load ? src_reg_file : dst_reg_file);
695 }
Ian Rogersbf989802012-04-16 16:07:49 -0700696 } else {
Ian Rogers706a10e2012-03-23 17:00:55 -0700697 address << "[";
Ian Rogersbf989802012-04-16 16:07:49 -0700698 DumpBaseReg(address, rex, rm);
699 if (mod == 1) {
700 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
701 instr++;
702 } else if (mod == 2) {
703 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
704 instr += 4;
705 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700706 address << "]";
707 }
708 }
709
Ian Rogers7caad772012-03-30 01:07:54 -0700710 if (reg_is_opcode && modrm_opcodes != NULL) {
Ian Rogers706a10e2012-03-23 17:00:55 -0700711 opcode << modrm_opcodes[reg_or_opcode];
712 }
713 if (load) {
714 if (!reg_is_opcode) {
Ian Rogersbf989802012-04-16 16:07:49 -0700715 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], dst_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -0700716 args << ", ";
717 }
718 DumpSegmentOverride(args, prefix[1]);
719 args << address.str();
720 } else {
721 DCHECK(store);
722 DumpSegmentOverride(args, prefix[1]);
723 args << address.str();
724 if (!reg_is_opcode) {
725 args << ", ";
Ian Rogersbf989802012-04-16 16:07:49 -0700726 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], src_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -0700727 }
728 }
729 }
730 if (ax) {
jeffhaofdffdf82012-07-11 16:08:43 -0700731 // If this opcode implicitly uses ax, ax is always the first arg.
Ian Rogersbf989802012-04-16 16:07:49 -0700732 DumpReg(args, rex, 0 /* EAX */, byte_operand, prefix[2], GPR);
Ian Rogers706a10e2012-03-23 17:00:55 -0700733 }
jeffhaoe2962482012-06-28 11:29:57 -0700734 if (cx) {
735 args << ", ";
736 DumpReg(args, rex, 1 /* ECX */, true, prefix[2], GPR);
737 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700738 if (immediate_bytes > 0) {
jeffhaoe2962482012-06-28 11:29:57 -0700739 if (has_modrm || reg_in_opcode || ax || cx) {
Ian Rogers706a10e2012-03-23 17:00:55 -0700740 args << ", ";
741 }
742 if (immediate_bytes == 1) {
743 args << StringPrintf("%d", *reinterpret_cast<const int8_t*>(instr));
744 instr++;
745 } else {
746 CHECK_EQ(immediate_bytes, 4u);
747 args << StringPrintf("%d", *reinterpret_cast<const int32_t*>(instr));
748 instr += 4;
749 }
750 } else if (branch_bytes > 0) {
751 DCHECK(!has_modrm);
752 int32_t displacement;
753 if (branch_bytes == 1) {
754 displacement = *reinterpret_cast<const int8_t*>(instr);
755 instr++;
756 } else {
757 CHECK_EQ(branch_bytes, 4u);
758 displacement = *reinterpret_cast<const int32_t*>(instr);
759 instr += 4;
760 }
Elliott Hughes14178a92012-04-16 17:24:51 -0700761 args << StringPrintf("%+d (%p)", displacement, instr + displacement);
Ian Rogers706a10e2012-03-23 17:00:55 -0700762 }
Elliott Hughes92301d92012-04-10 15:57:52 -0700763 if (prefix[1] == kFs) {
764 args << " ; ";
765 Thread::DumpThreadOffset(args, address_bits, 4);
766 }
Elliott Hughes28fa76d2012-04-09 17:31:46 -0700767 std::stringstream hex;
Ian Rogers706a10e2012-03-23 17:00:55 -0700768 for (size_t i = 0; begin_instr + i < instr; ++i) {
Elliott Hughes28fa76d2012-04-09 17:31:46 -0700769 hex << StringPrintf("%02X", begin_instr[i]);
Ian Rogers706a10e2012-03-23 17:00:55 -0700770 }
Ian Rogers5e588b32013-02-21 15:05:09 -0800771 std::stringstream prefixed_opcode;
772 switch (prefix[0]) {
773 case 0xF0: prefixed_opcode << "lock "; break;
774 case 0xF2: prefixed_opcode << "repne "; break;
775 case 0xF3: prefixed_opcode << "repe "; break;
776 case 0: break;
777 default: LOG(FATAL) << "Unreachable";
778 }
779 prefixed_opcode << opcode.str();
780 os << StringPrintf("%p: %22s \t%-7s ", begin_instr, hex.str().c_str(),
781 prefixed_opcode.str().c_str())
782 << args.str() << '\n';
Ian Rogers706a10e2012-03-23 17:00:55 -0700783 return instr - begin_instr;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700784} // NOLINT(readability/fn_size)
Ian Rogers706a10e2012-03-23 17:00:55 -0700785
786} // namespace x86
787} // namespace art