blob: 66a98ba6ef7e3e692d93741d19fdc8977159467a [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
18#define ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Ian Rogers107c31e2014-01-23 20:55:29 -080020#include "arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex/compiler_internals.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070022#include "dex/quick/mir_to_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023
24namespace art {
25
Ian Rogerse2143c02014-03-28 08:47:16 -070026class ArmMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 public:
28 ArmMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
29
30 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070031 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080032 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070033 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080034 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070035 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010036 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000037 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080038 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010039 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080040 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
41 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko3bf7c602014-05-07 14:55:43 +010042 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000043 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080044 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010045 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080046 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070047
48 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080049 RegStorage TargetReg(SpecialTargetRegister reg);
50 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 RegLocation GetReturnAlt();
52 RegLocation GetReturnWideAlt();
53 RegLocation LocCReturn();
buzbeea0cd2d72014-06-01 09:33:49 -070054 RegLocation LocCReturnRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -070055 RegLocation LocCReturnDouble();
56 RegLocation LocCReturnFloat();
57 RegLocation LocCReturnWide();
Vladimir Marko8dea81c2014-06-06 14:50:36 +010058 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000060 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070061 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070063 void MarkPreservedSingle(int v_reg, RegStorage reg);
64 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 void CompilerInitializeRegAlloc();
66
67 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070068 void AssembleLIR();
Vladimir Marko306f0172014-01-07 18:21:20 +000069 uint32_t LinkFixupInsns(LIR* head_lir, LIR* tail_lir, CodeOffset offset);
buzbeeb48819d2013-09-14 16:15:25 -070070 int AssignInsnOffsets();
71 void AssignOffsets();
Vladimir Marko306f0172014-01-07 18:21:20 +000072 static uint8_t* EncodeLIRs(uint8_t* write_pos, LIR* lir);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010073 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
74 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
75 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070076 const char* GetTargetInstFmt(int opcode);
77 const char* GetTargetInstName(int opcode);
78 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010079 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -070081 size_t GetInsnSize(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070082 bool IsUnconditionalBranch(LIR* lir);
83
Vladimir Marko674744e2014-04-24 15:18:26 +010084 // Get the register class for load/store of a field.
85 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
86
Brian Carlstrom7940e442013-07-12 13:46:57 -070087 // Required for target - Dalvik-level generators.
Andreas Gampec76c6142014-08-04 16:30:03 -070088 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
89 RegLocation rl_src2) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070090 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
91 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070092 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
93 RegLocation rl_index, RegLocation rl_dest, int scale);
Ian Rogersa9a82542013-10-04 11:17:26 -070094 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
95 RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
97 RegLocation rl_src1, RegLocation rl_shift);
buzbee2700f7e2014-03-07 09:46:20 -080098 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
99 RegLocation rl_src2);
100 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
101 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700102 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
103 RegLocation rl_src2);
104 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100105 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
106 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000107 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100108 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000110 bool GenInlinedPeek(CallInfo* info, OpSize size);
111 bool GenInlinedPoke(CallInfo* info, OpSize size);
Zheng Xu947717a2014-08-07 14:05:23 +0800112 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800113 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
114 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700116 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
118 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800119 void GenSpecialExitSequence();
buzbee0d829482013-10-11 15:24:55 -0700120 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
122 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
123 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampe90969af2014-07-15 23:02:11 -0700124 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
125 int32_t true_val, int32_t false_val, RegStorage rs_dest,
126 int dest_reg_class) OVERRIDE;
Andreas Gampeb14329f2014-05-15 11:16:06 -0700127 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128 void GenMonitorEnter(int opt_flags, RegLocation rl_src);
129 void GenMonitorExit(int opt_flags, RegLocation rl_src);
130 void GenMoveException(RegLocation rl_dest);
131 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800132 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
134 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
Andreas Gampe48971b32014-08-06 10:09:01 -0700135 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
136 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137
138 // Required for target - single operation generators.
139 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800140 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
141 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700142 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800143 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
144 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 LIR* OpIT(ConditionCode cond, const char* guide);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700146 void UpdateIT(LIR* it, const char* new_guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700147 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800148 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
149 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
150 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700151 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800152 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
153 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
buzbee2700f7e2014-03-07 09:46:20 -0800154 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
155 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
156 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
157 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
158 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
159 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160 LIR* OpTestSuspend(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800161 LIR* OpVldm(RegStorage r_base, int count);
162 LIR* OpVstm(RegStorage r_base, int count);
buzbee2700f7e2014-03-07 09:46:20 -0800163 void OpRegCopyWide(RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700164
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100165 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800166 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
Ian Rogerse2143c02014-03-28 08:47:16 -0700167 LIR* OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
168 int shift);
169 LIR* OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170 static const ArmEncodingMap EncodingMap[kArmLast];
171 int EncodeShift(int code, int amount);
172 int ModifiedImmediate(uint32_t value);
173 ArmConditionCode ArmConditionEncoding(ConditionCode code);
174 bool InexpensiveConstantInt(int32_t value);
175 bool InexpensiveConstantFloat(int32_t value);
176 bool InexpensiveConstantLong(int64_t value);
177 bool InexpensiveConstantDouble(int64_t value);
buzbeeb5860fb2014-06-21 15:31:01 -0700178 RegStorage AllocPreservedDouble(int s_reg);
179 RegStorage AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180
Serguei Katkov59a42af2014-07-05 00:55:46 +0700181 bool WideGPRsAreAliases() OVERRIDE {
182 return false; // Wide GPRs are formed by pairing.
183 }
184 bool WideFPRsAreAliases() OVERRIDE {
185 return false; // Wide FPRs are formed by pairing.
186 }
187
Andreas Gampe98430592014-07-27 19:44:50 -0700188 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
Serban Constantinescu63999682014-07-15 17:44:21 +0100189 size_t GetInstructionOffset(LIR* lir);
Andreas Gampe98430592014-07-27 19:44:50 -0700190
Brian Carlstrom7940e442013-07-12 13:46:57 -0700191 private:
Andreas Gampec76c6142014-08-04 16:30:03 -0700192 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
193 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
194 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700195 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1, int64_t val,
196 ConditionCode ccode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700197 LIR* LoadFPConstantValue(int r_dest, int value);
Vladimir Marko37573972014-06-16 10:32:25 +0100198 LIR* LoadStoreUsingInsnWithOffsetImm8Shl2(ArmOpcode opcode, RegStorage r_base,
199 int displacement, RegStorage r_src_dest,
200 RegStorage r_work = RegStorage::InvalidReg());
buzbeeb48819d2013-09-14 16:15:25 -0700201 void ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
202 void InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
203 void AssignDataOffsets();
buzbee2700f7e2014-03-07 09:46:20 -0800204 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
205 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800206 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Ian Rogerse2143c02014-03-28 08:47:16 -0700207 typedef struct {
208 OpKind op;
209 uint32_t shift;
210 } EasyMultiplyOp;
211 bool GetEasyMultiplyOp(int lit, EasyMultiplyOp* op);
212 bool GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops);
213 void GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100214
215 static constexpr ResourceMask GetRegMaskArm(RegStorage reg);
216 static constexpr ResourceMask EncodeArmRegList(int reg_list);
217 static constexpr ResourceMask EncodeArmRegFpcsList(int reg_list);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700218};
219
220} // namespace art
221
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700222#endif // ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_