blob: 8db7d4ee738bfed1988b494d3fa7c45eab28d0ac [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
18#define ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Ian Rogers107c31e2014-01-23 20:55:29 -080020#include "arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex/compiler_internals.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class ArmMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
27 ArmMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe2f244e92014-05-08 03:35:25 -070034 RegStorage LoadHelper(ThreadOffset<4> offset) OVERRIDE;
35 RegStorage LoadHelper(ThreadOffset<8> offset) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +010036 LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
37 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010038 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
39 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080040 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010041 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080042 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010043 RegStorage r_dest, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080044 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
45 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko674744e2014-04-24 15:18:26 +010046 LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_src,
47 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010048 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
49 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080050 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010051 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080052 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010053 RegStorage r_src, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080054 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070055
56 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080057 RegStorage TargetReg(SpecialTargetRegister reg);
58 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 RegLocation GetReturnAlt();
60 RegLocation GetReturnWideAlt();
61 RegLocation LocCReturn();
buzbeea0cd2d72014-06-01 09:33:49 -070062 RegLocation LocCReturnRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -070063 RegLocation LocCReturnDouble();
64 RegLocation LocCReturnFloat();
65 RegLocation LocCReturnWide();
Vladimir Marko8dea81c2014-06-06 14:50:36 +010066 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000068 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -070070 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070071 void MarkPreservedSingle(int v_reg, RegStorage reg);
72 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070073 void CompilerInitializeRegAlloc();
buzbee091cc402014-03-31 10:14:40 -070074 RegStorage AllocPreservedDouble(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070075
76 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070077 void AssembleLIR();
Vladimir Marko306f0172014-01-07 18:21:20 +000078 uint32_t LinkFixupInsns(LIR* head_lir, LIR* tail_lir, CodeOffset offset);
buzbeeb48819d2013-09-14 16:15:25 -070079 int AssignInsnOffsets();
80 void AssignOffsets();
Vladimir Marko306f0172014-01-07 18:21:20 +000081 static uint8_t* EncodeLIRs(uint8_t* write_pos, LIR* lir);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010082 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
83 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
84 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070085 const char* GetTargetInstFmt(int opcode);
86 const char* GetTargetInstName(int opcode);
87 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010088 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070089 uint64_t GetTargetInstFlags(int opcode);
90 int GetInsnSize(LIR* lir);
91 bool IsUnconditionalBranch(LIR* lir);
92
Vladimir Marko674744e2014-04-24 15:18:26 +010093 // Check support for volatile load/store of a given size.
94 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
95 // Get the register class for load/store of a field.
96 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
97
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 // Required for target - Dalvik-level generators.
99 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
100 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
102 RegLocation rl_index, RegLocation rl_dest, int scale);
Ian Rogersa9a82542013-10-04 11:17:26 -0700103 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
104 RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700105 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
106 RegLocation rl_src1, RegLocation rl_shift);
buzbee2700f7e2014-03-07 09:46:20 -0800107 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
108 RegLocation rl_src2);
109 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
110 RegLocation rl_src2);
111 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
112 RegLocation rl_src2);
113 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
114 RegLocation rl_src2);
115 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
116 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
118 RegLocation rl_src2);
119 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000120 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
122 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000123 bool GenInlinedPeek(CallInfo* info, OpSize size);
124 bool GenInlinedPoke(CallInfo* info, OpSize size);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100125 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800127 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
128 RegLocation rl_src2);
129 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
130 RegLocation rl_src2);
131 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
132 RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100133 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
134 RegLocation rl_src2, bool is_div);
buzbee2700f7e2014-03-07 09:46:20 -0800135 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
136 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700138 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
140 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800141 void GenSpecialExitSequence();
buzbee0d829482013-10-11 15:24:55 -0700142 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
144 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
145 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700146 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 void GenMonitorEnter(int opt_flags, RegLocation rl_src);
148 void GenMonitorExit(int opt_flags, RegLocation rl_src);
149 void GenMoveException(RegLocation rl_dest);
150 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800151 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
153 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
buzbee0d829482013-10-11 15:24:55 -0700154 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
155 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156
157 // Required for target - single operation generators.
158 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800159 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
160 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700161 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800162 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
163 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700164 LIR* OpIT(ConditionCode cond, const char* guide);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700165 void UpdateIT(LIR* it, const char* new_guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700166 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800167 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
168 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
169 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700170 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800171 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
172 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
173 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
174 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
175 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
176 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
177 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
178 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
179 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180 LIR* OpTestSuspend(LIR* target);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700181 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) OVERRIDE;
182 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800183 LIR* OpVldm(RegStorage r_base, int count);
184 LIR* OpVstm(RegStorage r_base, int count);
185 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
186 void OpRegCopyWide(RegStorage dest, RegStorage src);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700187 void OpTlsCmp(ThreadOffset<4> offset, int val) OVERRIDE;
188 void OpTlsCmp(ThreadOffset<8> offset, int val) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100190 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800191 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
Ian Rogerse2143c02014-03-28 08:47:16 -0700192 LIR* OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
193 int shift);
194 LIR* OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700195 static const ArmEncodingMap EncodingMap[kArmLast];
196 int EncodeShift(int code, int amount);
197 int ModifiedImmediate(uint32_t value);
198 ArmConditionCode ArmConditionEncoding(ConditionCode code);
199 bool InexpensiveConstantInt(int32_t value);
200 bool InexpensiveConstantFloat(int32_t value);
201 bool InexpensiveConstantLong(int64_t value);
202 bool InexpensiveConstantDouble(int64_t value);
203
204 private:
205 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1, int64_t val,
206 ConditionCode ccode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700207 LIR* LoadFPConstantValue(int r_dest, int value);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100208 LIR* LoadStoreMaxDisp1020(ArmOpcode opcode, RegStorage r_base, int displacement,
209 RegStorage r_src_dest, RegStorage r_work = RegStorage::InvalidReg());
buzbeeb48819d2013-09-14 16:15:25 -0700210 void ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
211 void InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
212 void AssignDataOffsets();
buzbee2700f7e2014-03-07 09:46:20 -0800213 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
214 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800215 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Ian Rogerse2143c02014-03-28 08:47:16 -0700216 typedef struct {
217 OpKind op;
218 uint32_t shift;
219 } EasyMultiplyOp;
220 bool GetEasyMultiplyOp(int lit, EasyMultiplyOp* op);
221 bool GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops);
222 void GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100223
224 static constexpr ResourceMask GetRegMaskArm(RegStorage reg);
225 static constexpr ResourceMask EncodeArmRegList(int reg_list);
226 static constexpr ResourceMask EncodeArmRegFpcsList(int reg_list);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227};
228
229} // namespace art
230
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700231#endif // ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_