| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2014 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |
| 18 | #define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |
| 19 | |
| Vladimir Marko | ca1e038 | 2018-04-11 09:58:41 +0000 | [diff] [blame] | 20 | #include "base/bit_field.h" |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 21 | #include "code_generator.h" |
| Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 22 | #include "common_arm64.h" |
| David Sehr | 9e734c7 | 2018-01-04 17:56:19 -0800 | [diff] [blame] | 23 | #include "dex/dex_file_types.h" |
| David Sehr | 312f3b2 | 2018-03-19 08:39:26 -0700 | [diff] [blame] | 24 | #include "dex/string_reference.h" |
| 25 | #include "dex/type_reference.h" |
| Calin Juravle | cd6dffe | 2015-01-08 17:35:35 +0000 | [diff] [blame] | 26 | #include "driver/compiler_options.h" |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 27 | #include "nodes.h" |
| 28 | #include "parallel_move_resolver.h" |
| 29 | #include "utils/arm64/assembler_arm64.h" |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 30 | |
| Artem Serov | af4e42a | 2016-08-08 15:11:24 +0100 | [diff] [blame] | 31 | // TODO(VIXL): Make VIXL compile with -Wshadow. |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 32 | #pragma GCC diagnostic push |
| 33 | #pragma GCC diagnostic ignored "-Wshadow" |
| Artem Serov | af4e42a | 2016-08-08 15:11:24 +0100 | [diff] [blame] | 34 | #include "aarch64/disasm-aarch64.h" |
| 35 | #include "aarch64/macro-assembler-aarch64.h" |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 36 | #pragma GCC diagnostic pop |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 37 | |
| 38 | namespace art { |
| Vladimir Marko | ca1e038 | 2018-04-11 09:58:41 +0000 | [diff] [blame] | 39 | |
| 40 | namespace linker { |
| 41 | class Arm64RelativePatcherTest; |
| 42 | } // namespace linker |
| 43 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 44 | namespace arm64 { |
| 45 | |
| 46 | class CodeGeneratorARM64; |
| Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 47 | |
| Nicolas Geoffray | 86a8d7a | 2014-11-19 08:47:18 +0000 | [diff] [blame] | 48 | // Use a local definition to prevent copying mistakes. |
| Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 49 | static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize); |
| Nicolas Geoffray | 86a8d7a | 2014-11-19 08:47:18 +0000 | [diff] [blame] | 50 | |
| Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 51 | // These constants are used as an approximate margin when emission of veneer and literal pools |
| 52 | // must be blocked. |
| 53 | static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize; |
| 54 | static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes; |
| 55 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 56 | static const vixl::aarch64::Register kParameterCoreRegisters[] = { |
| 57 | vixl::aarch64::x1, |
| 58 | vixl::aarch64::x2, |
| 59 | vixl::aarch64::x3, |
| 60 | vixl::aarch64::x4, |
| 61 | vixl::aarch64::x5, |
| 62 | vixl::aarch64::x6, |
| 63 | vixl::aarch64::x7 |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 64 | }; |
| 65 | static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters); |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 66 | static const vixl::aarch64::FPRegister kParameterFPRegisters[] = { |
| 67 | vixl::aarch64::d0, |
| 68 | vixl::aarch64::d1, |
| 69 | vixl::aarch64::d2, |
| 70 | vixl::aarch64::d3, |
| 71 | vixl::aarch64::d4, |
| 72 | vixl::aarch64::d5, |
| 73 | vixl::aarch64::d6, |
| 74 | vixl::aarch64::d7 |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 75 | }; |
| 76 | static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters); |
| 77 | |
| Roland Levillain | 97c4646 | 2017-05-11 14:04:03 +0100 | [diff] [blame] | 78 | // Thread Register. |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 79 | const vixl::aarch64::Register tr = vixl::aarch64::x19; |
| Roland Levillain | 97c4646 | 2017-05-11 14:04:03 +0100 | [diff] [blame] | 80 | // Marking Register. |
| 81 | const vixl::aarch64::Register mr = vixl::aarch64::x20; |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 82 | // Method register on invoke. |
| 83 | static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0; |
| 84 | const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0, |
| 85 | vixl::aarch64::ip1); |
| 86 | const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 87 | |
| Roland Levillain | 97c4646 | 2017-05-11 14:04:03 +0100 | [diff] [blame] | 88 | const vixl::aarch64::CPURegList runtime_reserved_core_registers = |
| 89 | vixl::aarch64::CPURegList( |
| 90 | tr, |
| 91 | // Reserve X20 as Marking Register when emitting Baker read barriers. |
| 92 | ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) ? mr : vixl::aarch64::NoCPUReg), |
| 93 | vixl::aarch64::lr); |
| Serban Constantinescu | 3d087de | 2015-01-28 11:57:05 +0000 | [diff] [blame] | 94 | |
| Vladimir Marko | 248141f | 2018-08-10 10:40:07 +0100 | [diff] [blame] | 95 | // Some instructions have special requirements for a temporary, for example |
| 96 | // LoadClass/kBssEntry and LoadString/kBssEntry for Baker read barrier require |
| 97 | // temp that's not an R0 (to avoid an extra move) and Baker read barrier field |
| 98 | // loads with large offsets need a fixed register to limit the number of link-time |
| 99 | // thunks we generate. For these and similar cases, we want to reserve a specific |
| 100 | // register that's neither callee-save nor an argument register. We choose x15. |
| 101 | inline Location FixedTempLocation() { |
| 102 | return Location::RegisterLocation(vixl::aarch64::x15.GetCode()); |
| 103 | } |
| 104 | |
| Roland Levillain | 97c4646 | 2017-05-11 14:04:03 +0100 | [diff] [blame] | 105 | // Callee-save registers AAPCS64, without x19 (Thread Register) (nor |
| 106 | // x20 (Marking Register) when emitting Baker read barriers). |
| 107 | const vixl::aarch64::CPURegList callee_saved_core_registers( |
| 108 | vixl::aarch64::CPURegister::kRegister, |
| 109 | vixl::aarch64::kXRegSize, |
| 110 | ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) |
| 111 | ? vixl::aarch64::x21.GetCode() |
| 112 | : vixl::aarch64::x20.GetCode()), |
| 113 | vixl::aarch64::x30.GetCode()); |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 114 | const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister, |
| 115 | vixl::aarch64::kDRegSize, |
| 116 | vixl::aarch64::d8.GetCode(), |
| 117 | vixl::aarch64::d15.GetCode()); |
| Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 118 | Location ARM64ReturnLocation(DataType::Type return_type); |
| Alexandre Rames | a89086e | 2014-11-07 17:13:25 +0000 | [diff] [blame] | 119 | |
| Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 120 | class SlowPathCodeARM64 : public SlowPathCode { |
| 121 | public: |
| David Srbecky | 9cd6d37 | 2016-02-09 15:24:47 +0000 | [diff] [blame] | 122 | explicit SlowPathCodeARM64(HInstruction* instruction) |
| 123 | : SlowPathCode(instruction), entry_label_(), exit_label_() {} |
| Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 124 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 125 | vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; } |
| 126 | vixl::aarch64::Label* GetExitLabel() { return &exit_label_; } |
| Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 127 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 128 | void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) override; |
| 129 | void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) override; |
| Zheng Xu | da40309 | 2015-04-24 17:35:39 +0800 | [diff] [blame] | 130 | |
| Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 131 | private: |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 132 | vixl::aarch64::Label entry_label_; |
| 133 | vixl::aarch64::Label exit_label_; |
| Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 134 | |
| 135 | DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64); |
| 136 | }; |
| 137 | |
| Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 138 | class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> { |
| Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 139 | public: |
| 140 | explicit JumpTableARM64(HPackedSwitch* switch_instr) |
| 141 | : switch_instr_(switch_instr), table_start_() {} |
| 142 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 143 | vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; } |
| Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 144 | |
| 145 | void EmitTable(CodeGeneratorARM64* codegen); |
| 146 | |
| 147 | private: |
| 148 | HPackedSwitch* const switch_instr_; |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 149 | vixl::aarch64::Label table_start_; |
| Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 150 | |
| 151 | DISALLOW_COPY_AND_ASSIGN(JumpTableARM64); |
| 152 | }; |
| 153 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 154 | static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] = |
| 155 | { vixl::aarch64::x0, |
| 156 | vixl::aarch64::x1, |
| 157 | vixl::aarch64::x2, |
| 158 | vixl::aarch64::x3, |
| 159 | vixl::aarch64::x4, |
| 160 | vixl::aarch64::x5, |
| 161 | vixl::aarch64::x6, |
| 162 | vixl::aarch64::x7 }; |
| Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 163 | static constexpr size_t kRuntimeParameterCoreRegistersLength = |
| 164 | arraysize(kRuntimeParameterCoreRegisters); |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 165 | static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] = |
| 166 | { vixl::aarch64::d0, |
| 167 | vixl::aarch64::d1, |
| 168 | vixl::aarch64::d2, |
| 169 | vixl::aarch64::d3, |
| 170 | vixl::aarch64::d4, |
| 171 | vixl::aarch64::d5, |
| 172 | vixl::aarch64::d6, |
| 173 | vixl::aarch64::d7 }; |
| Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 174 | static constexpr size_t kRuntimeParameterFpuRegistersLength = |
| 175 | arraysize(kRuntimeParameterCoreRegisters); |
| 176 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 177 | class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register, |
| 178 | vixl::aarch64::FPRegister> { |
| Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 179 | public: |
| 180 | static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters); |
| 181 | |
| 182 | InvokeRuntimeCallingConvention() |
| 183 | : CallingConvention(kRuntimeParameterCoreRegisters, |
| 184 | kRuntimeParameterCoreRegistersLength, |
| 185 | kRuntimeParameterFpuRegisters, |
| Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 186 | kRuntimeParameterFpuRegistersLength, |
| 187 | kArm64PointerSize) {} |
| Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 188 | |
| Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 189 | Location GetReturnLocation(DataType::Type return_type); |
| Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 190 | |
| 191 | private: |
| 192 | DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention); |
| 193 | }; |
| 194 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 195 | class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register, |
| 196 | vixl::aarch64::FPRegister> { |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 197 | public: |
| 198 | InvokeDexCallingConvention() |
| 199 | : CallingConvention(kParameterCoreRegisters, |
| 200 | kParameterCoreRegistersLength, |
| 201 | kParameterFPRegisters, |
| Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 202 | kParameterFPRegistersLength, |
| 203 | kArm64PointerSize) {} |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 204 | |
| Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 205 | Location GetReturnLocation(DataType::Type return_type) const { |
| Alexandre Rames | a89086e | 2014-11-07 17:13:25 +0000 | [diff] [blame] | 206 | return ARM64ReturnLocation(return_type); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 207 | } |
| 208 | |
| 209 | |
| 210 | private: |
| 211 | DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention); |
| 212 | }; |
| 213 | |
| Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 214 | class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor { |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 215 | public: |
| Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 216 | InvokeDexCallingConventionVisitorARM64() {} |
| 217 | virtual ~InvokeDexCallingConventionVisitorARM64() {} |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 218 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 219 | Location GetNextLocation(DataType::Type type) override; |
| 220 | Location GetReturnLocation(DataType::Type return_type) const override { |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 221 | return calling_convention.GetReturnLocation(return_type); |
| 222 | } |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 223 | Location GetMethodLocation() const override; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 224 | |
| 225 | private: |
| 226 | InvokeDexCallingConvention calling_convention; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 227 | |
| Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 228 | DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 229 | }; |
| 230 | |
| Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 231 | class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention { |
| 232 | public: |
| 233 | FieldAccessCallingConventionARM64() {} |
| 234 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 235 | Location GetObjectLocation() const override { |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 236 | return helpers::LocationFrom(vixl::aarch64::x1); |
| Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 237 | } |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 238 | Location GetFieldIndexLocation() const override { |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 239 | return helpers::LocationFrom(vixl::aarch64::x0); |
| Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 240 | } |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 241 | Location GetReturnLocation(DataType::Type type ATTRIBUTE_UNUSED) const override { |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 242 | return helpers::LocationFrom(vixl::aarch64::x0); |
| Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 243 | } |
| Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 244 | Location GetSetValueLocation(DataType::Type type ATTRIBUTE_UNUSED, |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 245 | bool is_instance) const override { |
| Nicolas Geoffray | 5b3c6c0 | 2017-01-19 14:22:26 +0000 | [diff] [blame] | 246 | return is_instance |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 247 | ? helpers::LocationFrom(vixl::aarch64::x2) |
| Nicolas Geoffray | 5b3c6c0 | 2017-01-19 14:22:26 +0000 | [diff] [blame] | 248 | : helpers::LocationFrom(vixl::aarch64::x1); |
| Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 249 | } |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 250 | Location GetFpuLocation(DataType::Type type ATTRIBUTE_UNUSED) const override { |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 251 | return helpers::LocationFrom(vixl::aarch64::d0); |
| Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 252 | } |
| 253 | |
| 254 | private: |
| 255 | DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64); |
| 256 | }; |
| 257 | |
| Aart Bik | 42249c3 | 2016-01-07 15:33:50 -0800 | [diff] [blame] | 258 | class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator { |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 259 | public: |
| 260 | InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen); |
| 261 | |
| 262 | #define DECLARE_VISIT_INSTRUCTION(name, super) \ |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 263 | void Visit##name(H##name* instr) override; |
| Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 264 | |
| 265 | FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION) |
| 266 | FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION) |
| Artem Udovichenko | 4a0dad6 | 2016-01-26 12:28:31 +0300 | [diff] [blame] | 267 | FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION) |
| Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 268 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 269 | #undef DECLARE_VISIT_INSTRUCTION |
| 270 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 271 | void VisitInstruction(HInstruction* instruction) override { |
| Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 272 | LOG(FATAL) << "Unreachable instruction " << instruction->DebugName() |
| 273 | << " (id " << instruction->GetId() << ")"; |
| 274 | } |
| 275 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 276 | Arm64Assembler* GetAssembler() const { return assembler_; } |
| Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 277 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); } |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 278 | |
| 279 | private: |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 280 | void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path, |
| 281 | vixl::aarch64::Register class_reg); |
| Vladimir Marko | 175e786 | 2018-03-27 09:03:13 +0000 | [diff] [blame] | 282 | void GenerateBitstringTypeCheckCompare(HTypeCheckInstruction* check, |
| 283 | vixl::aarch64::Register temp); |
| Serban Constantinescu | 02164b3 | 2014-11-13 14:05:07 +0000 | [diff] [blame] | 284 | void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor); |
| Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 285 | void HandleBinaryOp(HBinaryOperation* instr); |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 286 | |
| Nicolas Geoffray | 07276db | 2015-05-18 14:22:09 +0100 | [diff] [blame] | 287 | void HandleFieldSet(HInstruction* instruction, |
| 288 | const FieldInfo& field_info, |
| 289 | bool value_can_be_null); |
| Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 290 | void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info); |
| Vladimir Marko | 5f7b58e | 2015-11-23 19:49:34 +0000 | [diff] [blame] | 291 | void HandleCondition(HCondition* instruction); |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 292 | |
| 293 | // Generate a heap reference load using one register `out`: |
| 294 | // |
| 295 | // out <- *(out + offset) |
| 296 | // |
| 297 | // while honoring heap poisoning and/or read barriers (if any). |
| 298 | // |
| 299 | // Location `maybe_temp` is used when generating a read barrier and |
| 300 | // shall be a register in that case; it may be an invalid location |
| 301 | // otherwise. |
| 302 | void GenerateReferenceLoadOneRegister(HInstruction* instruction, |
| 303 | Location out, |
| 304 | uint32_t offset, |
| Mathieu Chartier | aa474eb | 2016-11-09 15:18:27 -0800 | [diff] [blame] | 305 | Location maybe_temp, |
| Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 306 | ReadBarrierOption read_barrier_option); |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 307 | // Generate a heap reference load using two different registers |
| 308 | // `out` and `obj`: |
| 309 | // |
| 310 | // out <- *(obj + offset) |
| 311 | // |
| 312 | // while honoring heap poisoning and/or read barriers (if any). |
| 313 | // |
| 314 | // Location `maybe_temp` is used when generating a Baker's (fast |
| 315 | // path) read barrier and shall be a register in that case; it may |
| 316 | // be an invalid location otherwise. |
| 317 | void GenerateReferenceLoadTwoRegisters(HInstruction* instruction, |
| 318 | Location out, |
| 319 | Location obj, |
| 320 | uint32_t offset, |
| Mathieu Chartier | 5c44c1b | 2016-11-04 18:13:04 -0700 | [diff] [blame] | 321 | Location maybe_temp, |
| Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 322 | ReadBarrierOption read_barrier_option); |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 323 | |
| Roland Levillain | 1a65388 | 2016-03-18 18:05:57 +0000 | [diff] [blame] | 324 | // Generate a floating-point comparison. |
| 325 | void GenerateFcmp(HInstruction* instruction); |
| 326 | |
| Serban Constantinescu | 02164b3 | 2014-11-13 14:05:07 +0000 | [diff] [blame] | 327 | void HandleShift(HBinaryOperation* instr); |
| Mingyao Yang | d43b3ac | 2015-04-01 14:03:04 -0700 | [diff] [blame] | 328 | void GenerateTestAndBranch(HInstruction* instruction, |
| David Brazdil | 0debae7 | 2015-11-12 18:37:00 +0000 | [diff] [blame] | 329 | size_t condition_input_index, |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 330 | vixl::aarch64::Label* true_target, |
| 331 | vixl::aarch64::Label* false_target); |
| Zheng Xu | c666710 | 2015-05-15 16:08:45 +0800 | [diff] [blame] | 332 | void DivRemOneOrMinusOne(HBinaryOperation* instruction); |
| 333 | void DivRemByPowerOfTwo(HBinaryOperation* instruction); |
| 334 | void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction); |
| Evgeny Astigeevich | 878f17d | 2018-06-01 16:53:58 +0100 | [diff] [blame] | 335 | void GenerateIntDiv(HDiv* instruction); |
| 336 | void GenerateIntDivForConstDenom(HDiv *instruction); |
| 337 | void GenerateIntDivForPower2Denom(HDiv *instruction); |
| 338 | void GenerateIntRem(HRem* instruction); |
| 339 | void GenerateIntRemForConstDenom(HRem *instruction); |
| Evgeny Astigeevich | 878f17d | 2018-06-01 16:53:58 +0100 | [diff] [blame] | 340 | void GenerateIntRemForPower2Denom(HRem *instruction); |
| David Brazdil | fc6a86a | 2015-06-26 10:33:45 +0000 | [diff] [blame] | 341 | void HandleGoto(HInstruction* got, HBasicBlock* successor); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 342 | |
| Aart Bik | 472821b | 2017-04-27 17:23:51 -0700 | [diff] [blame] | 343 | vixl::aarch64::MemOperand VecAddress( |
| Aart Bik | f8f5a16 | 2017-02-06 15:35:29 -0800 | [diff] [blame] | 344 | HVecMemoryOperation* instruction, |
| Artem Serov | 0225b77 | 2017-04-19 15:43:53 +0100 | [diff] [blame] | 345 | // This function may acquire a scratch register. |
| Aart Bik | 472821b | 2017-04-27 17:23:51 -0700 | [diff] [blame] | 346 | vixl::aarch64::UseScratchRegisterScope* temps_scope, |
| 347 | size_t size, |
| 348 | bool is_string_char_at, |
| 349 | /*out*/ vixl::aarch64::Register* scratch); |
| Aart Bik | f8f5a16 | 2017-02-06 15:35:29 -0800 | [diff] [blame] | 350 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 351 | Arm64Assembler* const assembler_; |
| 352 | CodeGeneratorARM64* const codegen_; |
| 353 | |
| 354 | DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64); |
| 355 | }; |
| 356 | |
| 357 | class LocationsBuilderARM64 : public HGraphVisitor { |
| 358 | public: |
| Roland Levillain | 3887c46 | 2015-08-12 18:15:42 +0100 | [diff] [blame] | 359 | LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen) |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 360 | : HGraphVisitor(graph), codegen_(codegen) {} |
| 361 | |
| 362 | #define DECLARE_VISIT_INSTRUCTION(name, super) \ |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 363 | void Visit##name(H##name* instr) override; |
| Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 364 | |
| 365 | FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION) |
| 366 | FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION) |
| Artem Udovichenko | 4a0dad6 | 2016-01-26 12:28:31 +0300 | [diff] [blame] | 367 | FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION) |
| Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 368 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 369 | #undef DECLARE_VISIT_INSTRUCTION |
| 370 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 371 | void VisitInstruction(HInstruction* instruction) override { |
| Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 372 | LOG(FATAL) << "Unreachable instruction " << instruction->DebugName() |
| 373 | << " (id " << instruction->GetId() << ")"; |
| 374 | } |
| 375 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 376 | private: |
| Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 377 | void HandleBinaryOp(HBinaryOperation* instr); |
| Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 378 | void HandleFieldSet(HInstruction* instruction); |
| Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 379 | void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 380 | void HandleInvoke(HInvoke* instr); |
| Vladimir Marko | 5f7b58e | 2015-11-23 19:49:34 +0000 | [diff] [blame] | 381 | void HandleCondition(HCondition* instruction); |
| Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 382 | void HandleShift(HBinaryOperation* instr); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 383 | |
| 384 | CodeGeneratorARM64* const codegen_; |
| Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 385 | InvokeDexCallingConventionVisitorARM64 parameter_visitor_; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 386 | |
| 387 | DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64); |
| 388 | }; |
| 389 | |
| Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 390 | class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap { |
| Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 391 | public: |
| 392 | ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen) |
| Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 393 | : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {} |
| Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 394 | |
| Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 395 | protected: |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 396 | void PrepareForEmitNativeCode() override; |
| 397 | void FinishEmitNativeCode() override; |
| 398 | Location AllocateScratchLocationFor(Location::Kind kind) override; |
| 399 | void FreeScratchLocation(Location loc) override; |
| 400 | void EmitMove(size_t index) override; |
| Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 401 | |
| 402 | private: |
| 403 | Arm64Assembler* GetAssembler() const; |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 404 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() const { |
| Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 405 | return GetAssembler()->GetVIXLAssembler(); |
| Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 406 | } |
| 407 | |
| 408 | CodeGeneratorARM64* const codegen_; |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 409 | vixl::aarch64::UseScratchRegisterScope vixl_temps_; |
| Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 410 | |
| 411 | DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64); |
| 412 | }; |
| 413 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 414 | class CodeGeneratorARM64 : public CodeGenerator { |
| 415 | public: |
| Serban Constantinescu | 579885a | 2015-02-22 20:51:33 +0000 | [diff] [blame] | 416 | CodeGeneratorARM64(HGraph* graph, |
| Serban Constantinescu | ecc4366 | 2015-08-13 13:33:12 +0100 | [diff] [blame] | 417 | const CompilerOptions& compiler_options, |
| 418 | OptimizingCompilerStats* stats = nullptr); |
| Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 419 | virtual ~CodeGeneratorARM64() {} |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 420 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 421 | void GenerateFrameEntry() override; |
| 422 | void GenerateFrameExit() override; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 423 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 424 | vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const; |
| 425 | vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 426 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 427 | void Bind(HBasicBlock* block) override; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 428 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 429 | vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) { |
| Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 430 | block = FirstNonEmptyBlock(block); |
| 431 | return &(block_labels_[block->GetBlockId()]); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 432 | } |
| 433 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 434 | size_t GetWordSize() const override { |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 435 | return kArm64WordSize; |
| 436 | } |
| 437 | |
| Artem Serov | 6a0b657 | 2019-07-26 20:38:37 +0100 | [diff] [blame^] | 438 | size_t GetSlowPathFPWidth() const override { |
| Artem Serov | d4bccf1 | 2017-04-03 18:47:32 +0100 | [diff] [blame] | 439 | return GetGraph()->HasSIMD() |
| Artem Serov | 6a0b657 | 2019-07-26 20:38:37 +0100 | [diff] [blame^] | 440 | ? vixl::aarch64::kQRegSizeInBytes |
| 441 | : vixl::aarch64::kDRegSizeInBytes; |
| 442 | } |
| 443 | |
| 444 | size_t GetCalleePreservedFPWidth() const override { |
| 445 | return vixl::aarch64::kDRegSizeInBytes; |
| Mark Mendell | f85a9ca | 2015-01-13 09:20:58 -0500 | [diff] [blame] | 446 | } |
| 447 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 448 | uintptr_t GetAddressOf(HBasicBlock* block) override { |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 449 | vixl::aarch64::Label* block_entry_label = GetLabelOf(block); |
| Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 450 | DCHECK(block_entry_label->IsBound()); |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 451 | return block_entry_label->GetLocation(); |
| Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 452 | } |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 453 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 454 | HGraphVisitor* GetLocationBuilder() override { return &location_builder_; } |
| 455 | HGraphVisitor* GetInstructionVisitor() override { return &instruction_visitor_; } |
| 456 | Arm64Assembler* GetAssembler() override { return &assembler_; } |
| 457 | const Arm64Assembler& GetAssembler() const override { return assembler_; } |
| Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 458 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); } |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 459 | |
| 460 | // Emit a write barrier. |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 461 | void MarkGCCard(vixl::aarch64::Register object, |
| 462 | vixl::aarch64::Register value, |
| 463 | bool value_can_be_null); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 464 | |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 465 | void GenerateMemoryBarrier(MemBarrierKind kind); |
| 466 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 467 | // Register allocation. |
| 468 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 469 | void SetupBlockedRegisters() const override; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 470 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 471 | size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) override; |
| 472 | size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) override; |
| 473 | size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) override; |
| 474 | size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) override; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 475 | |
| 476 | // The number of registers that can be allocated. The register allocator may |
| 477 | // decide to reserve and not use a few of them. |
| 478 | // We do not consider registers sp, xzr, wzr. They are either not allocatable |
| 479 | // (xzr, wzr), or make for poor allocatable registers (sp alignment |
| 480 | // requirements, etc.). This also facilitates our task as all other registers |
| 481 | // can easily be mapped via to or from their type and index or code. |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 482 | static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1; |
| 483 | static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 484 | static constexpr int kNumberOfAllocatableRegisterPairs = 0; |
| 485 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 486 | void DumpCoreRegister(std::ostream& stream, int reg) const override; |
| 487 | void DumpFloatingPointRegister(std::ostream& stream, int reg) const override; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 488 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 489 | InstructionSet GetInstructionSet() const override { |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 490 | return InstructionSet::kArm64; |
| 491 | } |
| 492 | |
| Vladimir Marko | a043111 | 2018-06-25 09:32:54 +0100 | [diff] [blame] | 493 | const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const; |
| Serban Constantinescu | 579885a | 2015-02-22 20:51:33 +0000 | [diff] [blame] | 494 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 495 | void Initialize() override { |
| Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 496 | block_labels_.resize(GetGraph()->GetBlocks().size()); |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 497 | } |
| 498 | |
| Alexandre Rames | 68bd9b9 | 2016-07-15 17:41:13 +0100 | [diff] [blame] | 499 | // We want to use the STP and LDP instructions to spill and restore registers for slow paths. |
| 500 | // These instructions can only encode offsets that are multiples of the register size accessed. |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 501 | uint32_t GetPreferredSlotsAlignment() const override { return vixl::aarch64::kXRegSizeInBytes; } |
| Alexandre Rames | 68bd9b9 | 2016-07-15 17:41:13 +0100 | [diff] [blame] | 502 | |
| Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 503 | JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) { |
| Vladimir Marko | ca6fff8 | 2017-10-03 14:49:14 +0100 | [diff] [blame] | 504 | jump_tables_.emplace_back(new (GetGraph()->GetAllocator()) JumpTableARM64(switch_instr)); |
| Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 505 | return jump_tables_.back().get(); |
| Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 506 | } |
| 507 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 508 | void Finalize(CodeAllocator* allocator) override; |
| Serban Constantinescu | 32f5b4d | 2014-11-25 20:05:46 +0000 | [diff] [blame] | 509 | |
| Alexandre Rames | fc19de8 | 2014-11-07 17:13:31 +0000 | [diff] [blame] | 510 | // Code generation helpers. |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 511 | void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant); |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 512 | void MoveConstant(Location destination, int32_t value) override; |
| 513 | void MoveLocation(Location dst, Location src, DataType::Type dst_type) override; |
| 514 | void AddLocationAsTemp(Location location, LocationSummary* locations) override; |
| Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 515 | |
| Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 516 | void Load(DataType::Type type, |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 517 | vixl::aarch64::CPURegister dst, |
| 518 | const vixl::aarch64::MemOperand& src); |
| Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 519 | void Store(DataType::Type type, |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 520 | vixl::aarch64::CPURegister src, |
| 521 | const vixl::aarch64::MemOperand& dst); |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 522 | void LoadAcquire(HInstruction* instruction, |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 523 | vixl::aarch64::CPURegister dst, |
| 524 | const vixl::aarch64::MemOperand& src, |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 525 | bool needs_null_check); |
| Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 526 | void StoreRelease(HInstruction* instruction, |
| Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 527 | DataType::Type type, |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 528 | vixl::aarch64::CPURegister src, |
| Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 529 | const vixl::aarch64::MemOperand& dst, |
| 530 | bool needs_null_check); |
| Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 531 | |
| 532 | // Generate code to invoke a runtime entry point. |
| Calin Juravle | 175dc73 | 2015-08-25 15:42:32 +0100 | [diff] [blame] | 533 | void InvokeRuntime(QuickEntrypointEnum entrypoint, |
| 534 | HInstruction* instruction, |
| 535 | uint32_t dex_pc, |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 536 | SlowPathCode* slow_path = nullptr) override; |
| Alexandre Rames | fc19de8 | 2014-11-07 17:13:31 +0000 | [diff] [blame] | 537 | |
| Roland Levillain | dec8f63 | 2016-07-22 17:10:06 +0100 | [diff] [blame] | 538 | // Generate code to invoke a runtime entry point, but do not record |
| 539 | // PC-related information in a stack map. |
| 540 | void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset, |
| 541 | HInstruction* instruction, |
| 542 | SlowPathCode* slow_path); |
| 543 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 544 | ParallelMoveResolverARM64* GetMoveResolver() override { return &move_resolver_; } |
| Nicolas Geoffray | f0e3937 | 2014-11-12 17:50:07 +0000 | [diff] [blame] | 545 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 546 | bool NeedsTwoRegisters(DataType::Type type ATTRIBUTE_UNUSED) const override { |
| Nicolas Geoffray | 840e546 | 2015-01-07 16:01:24 +0000 | [diff] [blame] | 547 | return false; |
| 548 | } |
| 549 | |
| Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 550 | // Check if the desired_string_load_kind is supported. If it is, return it, |
| 551 | // otherwise return a fall-back kind that should be used instead. |
| 552 | HLoadString::LoadKind GetSupportedLoadStringKind( |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 553 | HLoadString::LoadKind desired_string_load_kind) override; |
| Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 554 | |
| Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 555 | // Check if the desired_class_load_kind is supported. If it is, return it, |
| 556 | // otherwise return a fall-back kind that should be used instead. |
| 557 | HLoadClass::LoadKind GetSupportedLoadClassKind( |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 558 | HLoadClass::LoadKind desired_class_load_kind) override; |
| Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 559 | |
| Vladimir Marko | dc151b2 | 2015-10-15 18:02:30 +0100 | [diff] [blame] | 560 | // Check if the desired_dispatch_info is supported. If it is, return it, |
| 561 | // otherwise return a fall-back info that should be used instead. |
| 562 | HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch( |
| 563 | const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info, |
| Nicolas Geoffray | bdb2ecc | 2018-09-18 14:33:55 +0100 | [diff] [blame] | 564 | ArtMethod* method) override; |
| Vladimir Marko | dc151b2 | 2015-10-15 18:02:30 +0100 | [diff] [blame] | 565 | |
| Vladimir Marko | e7197bf | 2017-06-02 17:00:23 +0100 | [diff] [blame] | 566 | void GenerateStaticOrDirectCall( |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 567 | HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path = nullptr) override; |
| Vladimir Marko | e7197bf | 2017-06-02 17:00:23 +0100 | [diff] [blame] | 568 | void GenerateVirtualCall( |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 569 | HInvokeVirtual* invoke, Location temp, SlowPathCode* slow_path = nullptr) override; |
| Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 570 | |
| 571 | void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED, |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 572 | DataType::Type type ATTRIBUTE_UNUSED) override { |
| Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 573 | UNIMPLEMENTED(FATAL); |
| 574 | } |
| Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 575 | |
| Vladimir Marko | 6fd1606 | 2018-06-26 11:02:04 +0100 | [diff] [blame] | 576 | // Add a new boot image intrinsic patch for an instruction and return the label |
| 577 | // to be bound before the instruction. The instruction will be either the |
| 578 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 579 | // to the associated ADRP patch label). |
| 580 | vixl::aarch64::Label* NewBootImageIntrinsicPatch(uint32_t intrinsic_data, |
| 581 | vixl::aarch64::Label* adrp_label = nullptr); |
| 582 | |
| Vladimir Marko | b066d43 | 2018-01-03 13:14:37 +0000 | [diff] [blame] | 583 | // Add a new boot image relocation patch for an instruction and return the label |
| 584 | // to be bound before the instruction. The instruction will be either the |
| 585 | // ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label` pointing |
| 586 | // to the associated ADRP patch label). |
| 587 | vixl::aarch64::Label* NewBootImageRelRoPatch(uint32_t boot_image_offset, |
| 588 | vixl::aarch64::Label* adrp_label = nullptr); |
| 589 | |
| 590 | // Add a new boot image method patch for an instruction and return the label |
| Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 591 | // to be bound before the instruction. The instruction will be either the |
| 592 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 593 | // to the associated ADRP patch label). |
| Vladimir Marko | 59eb30f | 2018-02-20 11:52:34 +0000 | [diff] [blame] | 594 | vixl::aarch64::Label* NewBootImageMethodPatch(MethodReference target_method, |
| 595 | vixl::aarch64::Label* adrp_label = nullptr); |
| Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 596 | |
| Vladimir Marko | 0eb882b | 2017-05-15 13:39:18 +0100 | [diff] [blame] | 597 | // Add a new .bss entry method patch for an instruction and return |
| 598 | // the label to be bound before the instruction. The instruction will be |
| 599 | // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label` |
| 600 | // pointing to the associated ADRP patch label). |
| 601 | vixl::aarch64::Label* NewMethodBssEntryPatch(MethodReference target_method, |
| 602 | vixl::aarch64::Label* adrp_label = nullptr); |
| 603 | |
| Vladimir Marko | b066d43 | 2018-01-03 13:14:37 +0000 | [diff] [blame] | 604 | // Add a new boot image type patch for an instruction and return the label |
| Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 605 | // to be bound before the instruction. The instruction will be either the |
| 606 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 607 | // to the associated ADRP patch label). |
| Vladimir Marko | 59eb30f | 2018-02-20 11:52:34 +0000 | [diff] [blame] | 608 | vixl::aarch64::Label* NewBootImageTypePatch(const DexFile& dex_file, |
| 609 | dex::TypeIndex type_index, |
| 610 | vixl::aarch64::Label* adrp_label = nullptr); |
| Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 611 | |
| Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 612 | // Add a new .bss entry type patch for an instruction and return the label |
| 613 | // to be bound before the instruction. The instruction will be either the |
| 614 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 615 | // to the associated ADRP patch label). |
| 616 | vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file, |
| 617 | dex::TypeIndex type_index, |
| 618 | vixl::aarch64::Label* adrp_label = nullptr); |
| 619 | |
| Vladimir Marko | b066d43 | 2018-01-03 13:14:37 +0000 | [diff] [blame] | 620 | // Add a new boot image string patch for an instruction and return the label |
| Vladimir Marko | 6597946 | 2017-05-19 17:25:12 +0100 | [diff] [blame] | 621 | // to be bound before the instruction. The instruction will be either the |
| 622 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 623 | // to the associated ADRP patch label). |
| Vladimir Marko | 59eb30f | 2018-02-20 11:52:34 +0000 | [diff] [blame] | 624 | vixl::aarch64::Label* NewBootImageStringPatch(const DexFile& dex_file, |
| 625 | dex::StringIndex string_index, |
| 626 | vixl::aarch64::Label* adrp_label = nullptr); |
| Vladimir Marko | 6597946 | 2017-05-19 17:25:12 +0100 | [diff] [blame] | 627 | |
| Vladimir Marko | 6cfbdbc | 2017-07-25 13:26:39 +0100 | [diff] [blame] | 628 | // Add a new .bss entry string patch for an instruction and return the label |
| 629 | // to be bound before the instruction. The instruction will be either the |
| 630 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 631 | // to the associated ADRP patch label). |
| 632 | vixl::aarch64::Label* NewStringBssEntryPatch(const DexFile& dex_file, |
| 633 | dex::StringIndex string_index, |
| 634 | vixl::aarch64::Label* adrp_label = nullptr); |
| 635 | |
| Vladimir Marko | f667508 | 2019-05-17 12:05:28 +0100 | [diff] [blame] | 636 | // Emit the BL instruction for entrypoint thunk call and record the associated patch for AOT. |
| 637 | void EmitEntrypointThunkCall(ThreadOffset64 entrypoint_offset); |
| 638 | |
| Vladimir Marko | 966b46f | 2018-08-03 10:20:19 +0000 | [diff] [blame] | 639 | // Emit the CBNZ instruction for baker read barrier and record |
| 640 | // the associated patch for AOT or slow path for JIT. |
| 641 | void EmitBakerReadBarrierCbnz(uint32_t custom_data); |
| Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 642 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 643 | vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address); |
| Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 644 | vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file, |
| Nicolas Geoffray | f0acfe7 | 2017-01-09 20:54:52 +0000 | [diff] [blame] | 645 | dex::StringIndex string_index, |
| 646 | Handle<mirror::String> handle); |
| Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 647 | vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file, |
| 648 | dex::TypeIndex string_index, |
| Nicolas Geoffray | 5247c08 | 2017-01-13 14:17:29 +0000 | [diff] [blame] | 649 | Handle<mirror::Class> handle); |
| Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 650 | |
| Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 651 | void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg); |
| 652 | void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label, |
| 653 | vixl::aarch64::Register out, |
| 654 | vixl::aarch64::Register base); |
| 655 | void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label, |
| 656 | vixl::aarch64::Register out, |
| 657 | vixl::aarch64::Register base); |
| 658 | |
| Vladimir Marko | 6fd1606 | 2018-06-26 11:02:04 +0100 | [diff] [blame] | 659 | void LoadBootImageAddress(vixl::aarch64::Register reg, uint32_t boot_image_reference); |
| 660 | void AllocateInstanceForIntrinsic(HInvokeStaticOrDirect* invoke, uint32_t boot_image_offset); |
| Vladimir Marko | eebb821 | 2018-06-05 14:57:24 +0100 | [diff] [blame] | 661 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 662 | void EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) override; |
| 663 | bool NeedsThunkCode(const linker::LinkerPatch& patch) const override; |
| Vladimir Marko | ca1e038 | 2018-04-11 09:58:41 +0000 | [diff] [blame] | 664 | void EmitThunkCode(const linker::LinkerPatch& patch, |
| 665 | /*out*/ ArenaVector<uint8_t>* code, |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 666 | /*out*/ std::string* debug_name) override; |
| Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 667 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 668 | void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) override; |
| Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 669 | |
| Vladimir Marko | ca1e038 | 2018-04-11 09:58:41 +0000 | [diff] [blame] | 670 | // Generate a GC root reference load: |
| 671 | // |
| 672 | // root <- *(obj + offset) |
| 673 | // |
| 674 | // while honoring read barriers based on read_barrier_option. |
| 675 | void GenerateGcRootFieldLoad(HInstruction* instruction, |
| 676 | Location root, |
| 677 | vixl::aarch64::Register obj, |
| 678 | uint32_t offset, |
| 679 | vixl::aarch64::Label* fixup_label, |
| 680 | ReadBarrierOption read_barrier_option); |
| Vladimir Marko | 94796f8 | 2018-08-08 15:15:33 +0100 | [diff] [blame] | 681 | // Generate MOV for the `old_value` in UnsafeCASObject and mark it with Baker read barrier. |
| 682 | void GenerateUnsafeCasOldValueMovWithBakerReadBarrier(vixl::aarch64::Register marked, |
| 683 | vixl::aarch64::Register old_value); |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 684 | // Fast path implementation of ReadBarrier::Barrier for a heap |
| 685 | // reference field load when Baker's read barriers are used. |
| Vladimir Marko | 248141f | 2018-08-10 10:40:07 +0100 | [diff] [blame] | 686 | // Overload suitable for Unsafe.getObject/-Volatile() intrinsic. |
| 687 | void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction, |
| 688 | Location ref, |
| 689 | vixl::aarch64::Register obj, |
| 690 | const vixl::aarch64::MemOperand& src, |
| 691 | bool needs_null_check, |
| 692 | bool use_load_acquire); |
| 693 | // Fast path implementation of ReadBarrier::Barrier for a heap |
| 694 | // reference field load when Baker's read barriers are used. |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 695 | void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction, |
| 696 | Location ref, |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 697 | vixl::aarch64::Register obj, |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 698 | uint32_t offset, |
| Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 699 | Location maybe_temp, |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 700 | bool needs_null_check, |
| 701 | bool use_load_acquire); |
| 702 | // Fast path implementation of ReadBarrier::Barrier for a heap |
| 703 | // reference array load when Baker's read barriers are used. |
| Artem Serov | 0806f58 | 2018-10-11 20:14:20 +0100 | [diff] [blame] | 704 | void GenerateArrayLoadWithBakerReadBarrier(HArrayGet* instruction, |
| 705 | Location ref, |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 706 | vixl::aarch64::Register obj, |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 707 | uint32_t data_offset, |
| 708 | Location index, |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 709 | bool needs_null_check); |
| Roland Levillain | ff48700 | 2017-03-07 16:50:01 +0000 | [diff] [blame] | 710 | |
| Roland Levillain | 2b03a1f | 2017-06-06 16:09:59 +0100 | [diff] [blame] | 711 | // Emit code checking the status of the Marking Register, and |
| 712 | // aborting the program if MR does not match the value stored in the |
| 713 | // art::Thread object. Code is only emitted in debug mode and if |
| 714 | // CompilerOptions::EmitRunTimeChecksInDebugMode returns true. |
| 715 | // |
| 716 | // Argument `code` is used to identify the different occurrences of |
| 717 | // MaybeGenerateMarkingRegisterCheck in the code generator, and is |
| 718 | // passed to the BRK instruction. |
| 719 | // |
| 720 | // If `temp_loc` is a valid location, it is expected to be a |
| 721 | // register and will be used as a temporary to generate code; |
| 722 | // otherwise, a temporary will be fetched from the core register |
| 723 | // scratch pool. |
| 724 | virtual void MaybeGenerateMarkingRegisterCheck(int code, |
| 725 | Location temp_loc = Location::NoLocation()); |
| 726 | |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 727 | // Generate a read barrier for a heap reference within `instruction` |
| 728 | // using a slow path. |
| Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 729 | // |
| 730 | // A read barrier for an object reference read from the heap is |
| 731 | // implemented as a call to the artReadBarrierSlow runtime entry |
| 732 | // point, which is passed the values in locations `ref`, `obj`, and |
| 733 | // `offset`: |
| 734 | // |
| 735 | // mirror::Object* artReadBarrierSlow(mirror::Object* ref, |
| 736 | // mirror::Object* obj, |
| 737 | // uint32_t offset); |
| 738 | // |
| 739 | // The `out` location contains the value returned by |
| 740 | // artReadBarrierSlow. |
| 741 | // |
| 742 | // When `index` is provided (i.e. for array accesses), the offset |
| 743 | // value passed to artReadBarrierSlow is adjusted to take `index` |
| 744 | // into account. |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 745 | void GenerateReadBarrierSlow(HInstruction* instruction, |
| 746 | Location out, |
| 747 | Location ref, |
| 748 | Location obj, |
| 749 | uint32_t offset, |
| 750 | Location index = Location::NoLocation()); |
| Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 751 | |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 752 | // If read barriers are enabled, generate a read barrier for a heap |
| 753 | // reference using a slow path. If heap poisoning is enabled, also |
| 754 | // unpoison the reference in `out`. |
| 755 | void MaybeGenerateReadBarrierSlow(HInstruction* instruction, |
| 756 | Location out, |
| 757 | Location ref, |
| 758 | Location obj, |
| 759 | uint32_t offset, |
| 760 | Location index = Location::NoLocation()); |
| Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 761 | |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 762 | // Generate a read barrier for a GC root within `instruction` using |
| 763 | // a slow path. |
| Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 764 | // |
| 765 | // A read barrier for an object reference GC root is implemented as |
| 766 | // a call to the artReadBarrierForRootSlow runtime entry point, |
| 767 | // which is passed the value in location `root`: |
| 768 | // |
| 769 | // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root); |
| 770 | // |
| 771 | // The `out` location contains the value returned by |
| 772 | // artReadBarrierForRootSlow. |
| Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 773 | void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root); |
| Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 774 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 775 | void GenerateNop() override; |
| David Srbecky | c7098ff | 2016-02-09 14:30:11 +0000 | [diff] [blame] | 776 | |
| Roland Levillain | bbc6e7e | 2018-08-24 16:58:47 +0100 | [diff] [blame] | 777 | void GenerateImplicitNullCheck(HNullCheck* instruction) override; |
| 778 | void GenerateExplicitNullCheck(HNullCheck* instruction) override; |
| Calin Juravle | 2ae4818 | 2016-03-16 14:05:09 +0000 | [diff] [blame] | 779 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 780 | private: |
| Vladimir Marko | ca1e038 | 2018-04-11 09:58:41 +0000 | [diff] [blame] | 781 | // Encoding of thunk type and data for link-time generated thunks for Baker read barriers. |
| 782 | |
| 783 | enum class BakerReadBarrierKind : uint8_t { |
| Vladimir Marko | 0ecac68 | 2018-08-07 10:40:38 +0100 | [diff] [blame] | 784 | kField, // Field get or array get with constant offset (i.e. constant index). |
| 785 | kAcquire, // Volatile field get. |
| 786 | kArray, // Array get with index in register. |
| 787 | kGcRoot, // GC root load. |
| Vladimir Marko | ca1e038 | 2018-04-11 09:58:41 +0000 | [diff] [blame] | 788 | kLast = kGcRoot |
| 789 | }; |
| 790 | |
| 791 | static constexpr uint32_t kBakerReadBarrierInvalidEncodedReg = /* sp/zr is invalid */ 31u; |
| 792 | |
| 793 | static constexpr size_t kBitsForBakerReadBarrierKind = |
| 794 | MinimumBitsToStore(static_cast<size_t>(BakerReadBarrierKind::kLast)); |
| 795 | static constexpr size_t kBakerReadBarrierBitsForRegister = |
| 796 | MinimumBitsToStore(kBakerReadBarrierInvalidEncodedReg); |
| 797 | using BakerReadBarrierKindField = |
| 798 | BitField<BakerReadBarrierKind, 0, kBitsForBakerReadBarrierKind>; |
| 799 | using BakerReadBarrierFirstRegField = |
| 800 | BitField<uint32_t, kBitsForBakerReadBarrierKind, kBakerReadBarrierBitsForRegister>; |
| 801 | using BakerReadBarrierSecondRegField = |
| 802 | BitField<uint32_t, |
| 803 | kBitsForBakerReadBarrierKind + kBakerReadBarrierBitsForRegister, |
| 804 | kBakerReadBarrierBitsForRegister>; |
| 805 | |
| 806 | static void CheckValidReg(uint32_t reg) { |
| 807 | DCHECK(reg < vixl::aarch64::lr.GetCode() && |
| 808 | reg != vixl::aarch64::ip0.GetCode() && |
| 809 | reg != vixl::aarch64::ip1.GetCode()) << reg; |
| 810 | } |
| 811 | |
| 812 | static inline uint32_t EncodeBakerReadBarrierFieldData(uint32_t base_reg, uint32_t holder_reg) { |
| 813 | CheckValidReg(base_reg); |
| 814 | CheckValidReg(holder_reg); |
| 815 | return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kField) | |
| 816 | BakerReadBarrierFirstRegField::Encode(base_reg) | |
| 817 | BakerReadBarrierSecondRegField::Encode(holder_reg); |
| 818 | } |
| 819 | |
| Vladimir Marko | 0ecac68 | 2018-08-07 10:40:38 +0100 | [diff] [blame] | 820 | static inline uint32_t EncodeBakerReadBarrierAcquireData(uint32_t base_reg, uint32_t holder_reg) { |
| 821 | CheckValidReg(base_reg); |
| 822 | CheckValidReg(holder_reg); |
| 823 | DCHECK_NE(base_reg, holder_reg); |
| 824 | return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kAcquire) | |
| 825 | BakerReadBarrierFirstRegField::Encode(base_reg) | |
| 826 | BakerReadBarrierSecondRegField::Encode(holder_reg); |
| 827 | } |
| 828 | |
| Vladimir Marko | ca1e038 | 2018-04-11 09:58:41 +0000 | [diff] [blame] | 829 | static inline uint32_t EncodeBakerReadBarrierArrayData(uint32_t base_reg) { |
| 830 | CheckValidReg(base_reg); |
| 831 | return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kArray) | |
| 832 | BakerReadBarrierFirstRegField::Encode(base_reg) | |
| 833 | BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg); |
| 834 | } |
| 835 | |
| 836 | static inline uint32_t EncodeBakerReadBarrierGcRootData(uint32_t root_reg) { |
| 837 | CheckValidReg(root_reg); |
| 838 | return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kGcRoot) | |
| 839 | BakerReadBarrierFirstRegField::Encode(root_reg) | |
| 840 | BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg); |
| 841 | } |
| 842 | |
| 843 | void CompileBakerReadBarrierThunk(Arm64Assembler& assembler, |
| 844 | uint32_t encoded_data, |
| 845 | /*out*/ std::string* debug_name); |
| 846 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 847 | using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>; |
| 848 | using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>; |
| Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 849 | using StringToLiteralMap = ArenaSafeMap<StringReference, |
| 850 | vixl::aarch64::Literal<uint32_t>*, |
| 851 | StringReferenceValueComparator>; |
| Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 852 | using TypeToLiteralMap = ArenaSafeMap<TypeReference, |
| 853 | vixl::aarch64::Literal<uint32_t>*, |
| 854 | TypeReferenceValueComparator>; |
| Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 855 | |
| Vladimir Marko | 0eb882b | 2017-05-15 13:39:18 +0100 | [diff] [blame] | 856 | vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value); |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 857 | vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value); |
| Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 858 | |
| Vladimir Marko | 59eb30f | 2018-02-20 11:52:34 +0000 | [diff] [blame] | 859 | // The PcRelativePatchInfo is used for PC-relative addressing of methods/strings/types, |
| 860 | // whether through .data.bimg.rel.ro, .bss, or directly in the boot image. |
| 861 | struct PcRelativePatchInfo : PatchInfo<vixl::aarch64::Label> { |
| 862 | PcRelativePatchInfo(const DexFile* dex_file, uint32_t off_or_idx) |
| 863 | : PatchInfo<vixl::aarch64::Label>(dex_file, off_or_idx), pc_insn_label() { } |
| Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 864 | |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 865 | vixl::aarch64::Label* pc_insn_label; |
| Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 866 | }; |
| 867 | |
| Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 868 | struct BakerReadBarrierPatchInfo { |
| 869 | explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { } |
| 870 | |
| 871 | vixl::aarch64::Label label; |
| 872 | uint32_t custom_data; |
| 873 | }; |
| 874 | |
| Vladimir Marko | 59eb30f | 2018-02-20 11:52:34 +0000 | [diff] [blame] | 875 | vixl::aarch64::Label* NewPcRelativePatch(const DexFile* dex_file, |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 876 | uint32_t offset_or_index, |
| 877 | vixl::aarch64::Label* adrp_label, |
| 878 | ArenaDeque<PcRelativePatchInfo>* patches); |
| Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 879 | |
| Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 880 | void EmitJumpTables(); |
| 881 | |
| Vladimir Marko | d8dbc8d | 2017-09-20 13:37:47 +0100 | [diff] [blame] | 882 | template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)> |
| Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 883 | static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos, |
| Vladimir Marko | d8dbc8d | 2017-09-20 13:37:47 +0100 | [diff] [blame] | 884 | ArenaVector<linker::LinkerPatch>* linker_patches); |
| Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 885 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 886 | // Labels for each block that will be compiled. |
| Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 887 | // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory. |
| 888 | ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id. |
| 889 | vixl::aarch64::Label frame_entry_label_; |
| Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 890 | ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 891 | |
| 892 | LocationsBuilderARM64 location_builder_; |
| 893 | InstructionCodeGeneratorARM64 instruction_visitor_; |
| Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 894 | ParallelMoveResolverARM64 move_resolver_; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 895 | Arm64Assembler assembler_; |
| 896 | |
| Vladimir Marko | 2d06e02 | 2019-07-08 15:45:19 +0100 | [diff] [blame] | 897 | // PC-relative method patch info for kBootImageLinkTimePcRelative. |
| Vladimir Marko | 59eb30f | 2018-02-20 11:52:34 +0000 | [diff] [blame] | 898 | ArenaDeque<PcRelativePatchInfo> boot_image_method_patches_; |
| Vladimir Marko | 0eb882b | 2017-05-15 13:39:18 +0100 | [diff] [blame] | 899 | // PC-relative method patch info for kBssEntry. |
| 900 | ArenaDeque<PcRelativePatchInfo> method_bss_entry_patches_; |
| Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 901 | // PC-relative type patch info for kBootImageLinkTimePcRelative. |
| Vladimir Marko | 59eb30f | 2018-02-20 11:52:34 +0000 | [diff] [blame] | 902 | ArenaDeque<PcRelativePatchInfo> boot_image_type_patches_; |
| Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 903 | // PC-relative type patch info for kBssEntry. |
| 904 | ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_; |
| Vladimir Marko | e47f60c | 2018-02-21 13:43:28 +0000 | [diff] [blame] | 905 | // PC-relative String patch info for kBootImageLinkTimePcRelative. |
| Vladimir Marko | 59eb30f | 2018-02-20 11:52:34 +0000 | [diff] [blame] | 906 | ArenaDeque<PcRelativePatchInfo> boot_image_string_patches_; |
| Vladimir Marko | 6cfbdbc | 2017-07-25 13:26:39 +0100 | [diff] [blame] | 907 | // PC-relative String patch info for kBssEntry. |
| 908 | ArenaDeque<PcRelativePatchInfo> string_bss_entry_patches_; |
| Vladimir Marko | 2d06e02 | 2019-07-08 15:45:19 +0100 | [diff] [blame] | 909 | // PC-relative patch info for IntrinsicObjects for the boot image, |
| 910 | // and for method/type/string patches for kBootImageRelRo otherwise. |
| 911 | ArenaDeque<PcRelativePatchInfo> boot_image_other_patches_; |
| Vladimir Marko | f667508 | 2019-05-17 12:05:28 +0100 | [diff] [blame] | 912 | // Patch info for calls to entrypoint dispatch thunks. Used for slow paths. |
| 913 | ArenaDeque<PatchInfo<vixl::aarch64::Label>> call_entrypoint_patches_; |
| Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 914 | // Baker read barrier patch info. |
| 915 | ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_; |
| Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 916 | |
| Vladimir Marko | f667508 | 2019-05-17 12:05:28 +0100 | [diff] [blame] | 917 | // Deduplication map for 32-bit literals, used for JIT for boot image addresses. |
| 918 | Uint32ToLiteralMap uint32_literals_; |
| 919 | // Deduplication map for 64-bit literals, used for JIT for method address or method code. |
| 920 | Uint64ToLiteralMap uint64_literals_; |
| Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 921 | // Patches for string literals in JIT compiled code. |
| 922 | StringToLiteralMap jit_string_patches_; |
| Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 923 | // Patches for class literals in JIT compiled code. |
| 924 | TypeToLiteralMap jit_class_patches_; |
| Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 925 | |
| Vladimir Marko | 966b46f | 2018-08-03 10:20:19 +0000 | [diff] [blame] | 926 | // Baker read barrier slow paths, mapping custom data (uint32_t) to label. |
| 927 | // Wrap the label to work around vixl::aarch64::Label being non-copyable |
| 928 | // and non-moveable and as such unusable in ArenaSafeMap<>. |
| 929 | struct LabelWrapper { |
| 930 | LabelWrapper(const LabelWrapper& src) |
| 931 | : label() { |
| 932 | DCHECK(!src.label.IsLinked() && !src.label.IsBound()); |
| 933 | } |
| 934 | LabelWrapper() = default; |
| 935 | vixl::aarch64::Label label; |
| 936 | }; |
| 937 | ArenaSafeMap<uint32_t, LabelWrapper> jit_baker_read_barrier_slow_paths_; |
| 938 | |
| Vladimir Marko | ca1e038 | 2018-04-11 09:58:41 +0000 | [diff] [blame] | 939 | friend class linker::Arm64RelativePatcherTest; |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 940 | DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64); |
| 941 | }; |
| 942 | |
| Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 943 | inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const { |
| 944 | return codegen_->GetAssembler(); |
| 945 | } |
| 946 | |
| Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 947 | } // namespace arm64 |
| 948 | } // namespace art |
| 949 | |
| 950 | #endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |