blob: e1b43ca848a2efb9c402699f678e2ec824ff2527 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
18#define ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Andreas Gampe53c913b2014-08-12 23:19:23 -070020#include "dex/quick/mir_to_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "mips_lir.h"
22
23namespace art {
24
Andreas Gampe0b9203e2015-01-22 20:39:27 -080025struct CompilationUnit;
26
Ian Rogerse2143c02014-03-28 08:47:16 -070027class MipsMir2Lir FINAL : public Mir2Lir {
Serguei Katkov717a3e42014-11-13 17:19:42 +060028 protected:
29 class InToRegStorageMipsMapper : public InToRegStorageMapper {
30 public:
31 explicit InToRegStorageMipsMapper(Mir2Lir* m2l) : m2l_(m2l), cur_core_reg_(0) {}
32 virtual RegStorage GetNextReg(ShortyArg arg);
33 virtual void Reset() OVERRIDE {
34 cur_core_reg_ = 0;
35 }
36 protected:
37 Mir2Lir* m2l_;
38 private:
39 size_t cur_core_reg_;
40 };
41
42 InToRegStorageMipsMapper in_to_reg_storage_mips_mapper_;
43 InToRegStorageMapper* GetResetedInToRegStorageMapper() OVERRIDE {
44 in_to_reg_storage_mips_mapper_.Reset();
45 return &in_to_reg_storage_mips_mapper_;
46 }
47
Brian Carlstrom7940e442013-07-12 13:46:57 -070048 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070049 MipsMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
50
51 // Required for target - codegen utilities.
buzbee11b63d12013-08-27 07:34:17 -070052 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080053 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070054 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Ningsheng Jian675e09b2014-10-23 13:48:36 +080055 void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
56 int32_t constant) OVERRIDE;
57 void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
58 int64_t constant) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080059 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070060 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010061 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000062 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080063 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010064 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080065 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
66 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko3bf7c602014-05-07 14:55:43 +010067 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000068 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080069 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010070 OpSize size) OVERRIDE;
Douglas Leungd9cb8ae2014-07-09 14:28:35 -070071 LIR* GenAtomic64Load(RegStorage r_base, int displacement, RegStorage r_dest);
72 LIR* GenAtomic64Store(RegStorage r_base, int displacement, RegStorage r_src);
Vladimir Markobf535be2014-11-19 18:52:35 +000073
74 /// @copydoc Mir2Lir::UnconditionallyMarkGCCard(RegStorage)
75 void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070076
77 // Required for target - register utilities.
Douglas Leung2db3e262014-06-25 16:02:55 -070078 RegStorage Solo64ToPair64(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -080079 RegStorage TargetReg(SpecialTargetRegister reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 RegLocation GetReturnAlt();
81 RegLocation GetReturnWideAlt();
82 RegLocation LocCReturn();
buzbeea0cd2d72014-06-01 09:33:49 -070083 RegLocation LocCReturnRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -070084 RegLocation LocCReturnDouble();
85 RegLocation LocCReturnFloat();
86 RegLocation LocCReturnWide();
Vladimir Marko8dea81c2014-06-06 14:50:36 +010087 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070088 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000089 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070090 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -070091 void LockCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -070092 void CompilerInitializeRegAlloc();
93
94 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070095 void AssembleLIR();
96 int AssignInsnOffsets();
97 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070098 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010099 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
100 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
101 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700102 const char* GetTargetInstFmt(int opcode);
103 const char* GetTargetInstName(int opcode);
104 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100105 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -0700107 size_t GetInsnSize(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108 bool IsUnconditionalBranch(LIR* lir);
109
Vladimir Marko674744e2014-04-24 15:18:26 +0100110 // Get the register class for load/store of a field.
111 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
112
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113 // Required for target - Dalvik-level generators.
114 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700115 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700117 RegLocation rl_index, RegLocation rl_dest, int scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700119 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
buzbee2700f7e2014-03-07 09:46:20 -0800120 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700121 RegLocation rl_shift, int flags);
buzbee2700f7e2014-03-07 09:46:20 -0800122 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800124 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
125 RegLocation rl_src2);
126 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
127 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100129 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
130 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000131 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100132 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000134 bool GenInlinedPeek(CallInfo* info, OpSize size);
135 bool GenInlinedPoke(CallInfo* info, OpSize size);
Andreas Gampec76c6142014-08-04 16:30:03 -0700136 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700137 RegLocation rl_src2, int flags) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800138 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
139 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700141 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700142 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
143 void GenExitSequence();
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000144 void GenSpecialExitSequence() OVERRIDE;
145 void GenSpecialEntryForSuspend() OVERRIDE;
146 void GenSpecialExitForSuspend() OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
148 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
149 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampe90969af2014-07-15 23:02:11 -0700150 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
151 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700152 RegisterClass dest_reg_class) OVERRIDE;
Andreas Gampeb14329f2014-05-15 11:16:06 -0700153 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 void GenMoveException(RegLocation rl_dest);
155 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800156 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
158 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
Andreas Gampe48971b32014-08-06 10:09:01 -0700159 void GenLargePackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
160 void GenLargeSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800161 bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700162
163 // Required for target - single operation generators.
164 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800165 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
166 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700167 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800168 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
169 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170 LIR* OpIT(ConditionCode cond, const char* guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700171 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800172 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
173 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
174 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700175 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800176 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
177 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
buzbee2700f7e2014-03-07 09:46:20 -0800178 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
179 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
180 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
181 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
182 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
183 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184 LIR* OpTestSuspend(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800185 LIR* OpVldm(RegStorage r_base, int count);
186 LIR* OpVstm(RegStorage r_base, int count);
buzbee2700f7e2014-03-07 09:46:20 -0800187 void OpRegCopyWide(RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188
buzbee2700f7e2014-03-07 09:46:20 -0800189 // TODO: collapse r_dest.
190 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
Douglas Leung2db3e262014-06-25 16:02:55 -0700191 OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800192 // TODO: collapse r_src.
193 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
Douglas Leung2db3e262014-06-25 16:02:55 -0700194 OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700195 void SpillCoreRegs();
196 void UnSpillCoreRegs();
197 static const MipsEncodingMap EncodingMap[kMipsLast];
198 bool InexpensiveConstantInt(int32_t value);
199 bool InexpensiveConstantFloat(int32_t value);
200 bool InexpensiveConstantLong(int64_t value);
201 bool InexpensiveConstantDouble(int64_t value);
202
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700203 bool WideGPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700204 return false; // Wide GPRs are formed by pairing.
205 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700206 bool WideFPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700207 return false; // Wide FPRs are formed by pairing.
208 }
209
Andreas Gampe98430592014-07-27 19:44:50 -0700210 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
211
Andreas Gamped500b532015-01-16 22:09:55 -0800212 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
213 RegLocation rl_src2, bool is_div, int flags) OVERRIDE;
214 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div)
215 OVERRIDE;
216
217 NextCallInsn GetNextSDCallInsn() OVERRIDE;
218 LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) OVERRIDE;
219
220 // Unimplemented intrinsics.
221 bool GenInlinedCharAt(CallInfo* info ATTRIBUTE_UNUSED) OVERRIDE {
222 return false;
223 }
224 bool GenInlinedAbsInt(CallInfo* info ATTRIBUTE_UNUSED) OVERRIDE {
225 return false;
226 }
227 bool GenInlinedAbsLong(CallInfo* info ATTRIBUTE_UNUSED) OVERRIDE {
228 return false;
229 }
230 bool GenInlinedIndexOf(CallInfo* info ATTRIBUTE_UNUSED, bool zero_based ATTRIBUTE_UNUSED)
231 OVERRIDE {
232 return false;
233 }
234
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235 private:
Andreas Gampec76c6142014-08-04 16:30:03 -0700236 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
237 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
238 RegLocation rl_src2);
239 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
240 RegLocation rl_src2);
241
Brian Carlstrom7940e442013-07-12 13:46:57 -0700242 void ConvertShortToLongBranch(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700243};
244
245} // namespace art
246
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700247#endif // ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_