blob: d8a4531ac20a88d2277edfe88315dfc5647e25eb [file] [log] [blame]
Andreas Gampe57b34292015-01-14 15:45:59 -08001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips64.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Andreas Gampe57b34292015-01-14 15:45:59 -080020#include "base/casts.h"
21#include "entrypoints/quick/quick_entrypoints.h"
Alexey Frunzea0e87b02015-09-24 22:57:20 -070022#include "entrypoints/quick/quick_entrypoints_enum.h"
Andreas Gampe57b34292015-01-14 15:45:59 -080023#include "memory_region.h"
24#include "thread.h"
25
26namespace art {
27namespace mips64 {
28
Andreas Gampe542451c2016-07-26 09:02:02 -070029static_assert(static_cast<size_t>(kMips64PointerSize) == kMips64DoublewordSize,
30 "Unexpected Mips64 pointer size.");
31static_assert(kMips64PointerSize == PointerSize::k64, "Unexpected Mips64 pointer size.");
32
33
Alexey Frunzea0e87b02015-09-24 22:57:20 -070034void Mips64Assembler::FinalizeCode() {
35 for (auto& exception_block : exception_blocks_) {
36 EmitExceptionPoll(&exception_block);
37 }
Alexey Frunze0960ac52016-12-20 17:24:59 -080038 ReserveJumpTableSpace();
Alexey Frunze19f6c692016-11-30 19:19:55 -080039 EmitLiterals();
Alexey Frunzea0e87b02015-09-24 22:57:20 -070040 PromoteBranches();
41}
42
43void Mips64Assembler::FinalizeInstructions(const MemoryRegion& region) {
44 EmitBranches();
Alexey Frunze0960ac52016-12-20 17:24:59 -080045 EmitJumpTables();
Alexey Frunzea0e87b02015-09-24 22:57:20 -070046 Assembler::FinalizeInstructions(region);
47 PatchCFI();
48}
49
50void Mips64Assembler::PatchCFI() {
51 if (cfi().NumberOfDelayedAdvancePCs() == 0u) {
52 return;
53 }
54
55 typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC;
56 const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC();
57 const std::vector<uint8_t>& old_stream = data.first;
58 const std::vector<DelayedAdvancePC>& advances = data.second;
59
60 // Refill our data buffer with patched opcodes.
61 cfi().ReserveCFIStream(old_stream.size() + advances.size() + 16);
62 size_t stream_pos = 0;
63 for (const DelayedAdvancePC& advance : advances) {
64 DCHECK_GE(advance.stream_pos, stream_pos);
65 // Copy old data up to the point where advance was issued.
66 cfi().AppendRawData(old_stream, stream_pos, advance.stream_pos);
67 stream_pos = advance.stream_pos;
68 // Insert the advance command with its final offset.
69 size_t final_pc = GetAdjustedPosition(advance.pc);
70 cfi().AdvancePC(final_pc);
71 }
72 // Copy the final segment if any.
73 cfi().AppendRawData(old_stream, stream_pos, old_stream.size());
74}
75
76void Mips64Assembler::EmitBranches() {
77 CHECK(!overwriting_);
78 // Switch from appending instructions at the end of the buffer to overwriting
79 // existing instructions (branch placeholders) in the buffer.
80 overwriting_ = true;
81 for (auto& branch : branches_) {
82 EmitBranch(&branch);
83 }
84 overwriting_ = false;
85}
86
Alexey Frunze4dda3372015-06-01 18:31:49 -070087void Mips64Assembler::Emit(uint32_t value) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -070088 if (overwriting_) {
89 // Branches to labels are emitted into their placeholders here.
90 buffer_.Store<uint32_t>(overwrite_location_, value);
91 overwrite_location_ += sizeof(uint32_t);
92 } else {
93 // Other instructions are simply appended at the end here.
94 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 buffer_.Emit<uint32_t>(value);
96 }
Andreas Gampe57b34292015-01-14 15:45:59 -080097}
98
99void Mips64Assembler::EmitR(int opcode, GpuRegister rs, GpuRegister rt, GpuRegister rd,
100 int shamt, int funct) {
101 CHECK_NE(rs, kNoGpuRegister);
102 CHECK_NE(rt, kNoGpuRegister);
103 CHECK_NE(rd, kNoGpuRegister);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700104 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
105 static_cast<uint32_t>(rs) << kRsShift |
106 static_cast<uint32_t>(rt) << kRtShift |
107 static_cast<uint32_t>(rd) << kRdShift |
108 shamt << kShamtShift |
109 funct;
Andreas Gampe57b34292015-01-14 15:45:59 -0800110 Emit(encoding);
111}
112
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700113void Mips64Assembler::EmitRsd(int opcode, GpuRegister rs, GpuRegister rd,
114 int shamt, int funct) {
115 CHECK_NE(rs, kNoGpuRegister);
116 CHECK_NE(rd, kNoGpuRegister);
117 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
118 static_cast<uint32_t>(rs) << kRsShift |
119 static_cast<uint32_t>(ZERO) << kRtShift |
120 static_cast<uint32_t>(rd) << kRdShift |
121 shamt << kShamtShift |
122 funct;
123 Emit(encoding);
124}
125
126void Mips64Assembler::EmitRtd(int opcode, GpuRegister rt, GpuRegister rd,
127 int shamt, int funct) {
128 CHECK_NE(rt, kNoGpuRegister);
129 CHECK_NE(rd, kNoGpuRegister);
130 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
131 static_cast<uint32_t>(ZERO) << kRsShift |
132 static_cast<uint32_t>(rt) << kRtShift |
133 static_cast<uint32_t>(rd) << kRdShift |
134 shamt << kShamtShift |
135 funct;
136 Emit(encoding);
137}
138
Andreas Gampe57b34292015-01-14 15:45:59 -0800139void Mips64Assembler::EmitI(int opcode, GpuRegister rs, GpuRegister rt, uint16_t imm) {
140 CHECK_NE(rs, kNoGpuRegister);
141 CHECK_NE(rt, kNoGpuRegister);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700142 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
143 static_cast<uint32_t>(rs) << kRsShift |
144 static_cast<uint32_t>(rt) << kRtShift |
145 imm;
Andreas Gampe57b34292015-01-14 15:45:59 -0800146 Emit(encoding);
147}
148
Alexey Frunze4dda3372015-06-01 18:31:49 -0700149void Mips64Assembler::EmitI21(int opcode, GpuRegister rs, uint32_t imm21) {
150 CHECK_NE(rs, kNoGpuRegister);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700151 CHECK(IsUint<21>(imm21)) << imm21;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700152 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
153 static_cast<uint32_t>(rs) << kRsShift |
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700154 imm21;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700155 Emit(encoding);
156}
157
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700158void Mips64Assembler::EmitI26(int opcode, uint32_t imm26) {
159 CHECK(IsUint<26>(imm26)) << imm26;
160 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | imm26;
Andreas Gampe57b34292015-01-14 15:45:59 -0800161 Emit(encoding);
162}
163
164void Mips64Assembler::EmitFR(int opcode, int fmt, FpuRegister ft, FpuRegister fs, FpuRegister fd,
Alexey Frunze4dda3372015-06-01 18:31:49 -0700165 int funct) {
Andreas Gampe57b34292015-01-14 15:45:59 -0800166 CHECK_NE(ft, kNoFpuRegister);
167 CHECK_NE(fs, kNoFpuRegister);
168 CHECK_NE(fd, kNoFpuRegister);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700169 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
170 fmt << kFmtShift |
171 static_cast<uint32_t>(ft) << kFtShift |
172 static_cast<uint32_t>(fs) << kFsShift |
173 static_cast<uint32_t>(fd) << kFdShift |
174 funct;
Andreas Gampe57b34292015-01-14 15:45:59 -0800175 Emit(encoding);
176}
177
Alexey Frunze4dda3372015-06-01 18:31:49 -0700178void Mips64Assembler::EmitFI(int opcode, int fmt, FpuRegister ft, uint16_t imm) {
179 CHECK_NE(ft, kNoFpuRegister);
180 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
181 fmt << kFmtShift |
182 static_cast<uint32_t>(ft) << kFtShift |
183 imm;
Andreas Gampe57b34292015-01-14 15:45:59 -0800184 Emit(encoding);
185}
186
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +0000187void Mips64Assembler::EmitMsa3R(int operation,
188 int df,
189 VectorRegister wt,
190 VectorRegister ws,
191 VectorRegister wd,
192 int minor_opcode) {
193 CHECK_NE(wt, kNoVectorRegister);
194 CHECK_NE(ws, kNoVectorRegister);
195 CHECK_NE(wd, kNoVectorRegister);
196 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
197 operation << kMsaOperationShift |
198 df << kDfShift |
199 static_cast<uint32_t>(wt) << kWtShift |
200 static_cast<uint32_t>(ws) << kWsShift |
201 static_cast<uint32_t>(wd) << kWdShift |
202 minor_opcode;
203 Emit(encoding);
204}
205
206void Mips64Assembler::EmitMsaBIT(int operation,
207 int df_m,
208 VectorRegister ws,
209 VectorRegister wd,
210 int minor_opcode) {
211 CHECK_NE(ws, kNoVectorRegister);
212 CHECK_NE(wd, kNoVectorRegister);
213 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
214 operation << kMsaOperationShift |
215 df_m << kDfMShift |
216 static_cast<uint32_t>(ws) << kWsShift |
217 static_cast<uint32_t>(wd) << kWdShift |
218 minor_opcode;
219 Emit(encoding);
220}
221
222void Mips64Assembler::EmitMsaELM(int operation,
223 int df_n,
224 VectorRegister ws,
225 VectorRegister wd,
226 int minor_opcode) {
227 CHECK_NE(ws, kNoVectorRegister);
228 CHECK_NE(wd, kNoVectorRegister);
229 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
230 operation << kMsaELMOperationShift |
231 df_n << kDfNShift |
232 static_cast<uint32_t>(ws) << kWsShift |
233 static_cast<uint32_t>(wd) << kWdShift |
234 minor_opcode;
235 Emit(encoding);
236}
237
238void Mips64Assembler::EmitMsaMI10(int s10,
239 GpuRegister rs,
240 VectorRegister wd,
241 int minor_opcode,
242 int df) {
243 CHECK_NE(rs, kNoGpuRegister);
244 CHECK_NE(wd, kNoVectorRegister);
245 CHECK(IsUint<10>(s10)) << s10;
246 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
247 s10 << kS10Shift |
248 static_cast<uint32_t>(rs) << kWsShift |
249 static_cast<uint32_t>(wd) << kWdShift |
250 minor_opcode << kS10MinorShift |
251 df;
252 Emit(encoding);
253}
254
Goran Jakovljevic3f444032017-03-31 14:38:20 +0200255void Mips64Assembler::EmitMsaI10(int operation,
256 int df,
257 int i10,
258 VectorRegister wd,
259 int minor_opcode) {
260 CHECK_NE(wd, kNoVectorRegister);
261 CHECK(IsUint<10>(i10)) << i10;
262 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
263 operation << kMsaOperationShift |
264 df << kDfShift |
265 i10 << kI10Shift |
266 static_cast<uint32_t>(wd) << kWdShift |
267 minor_opcode;
268 Emit(encoding);
269}
270
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +0000271void Mips64Assembler::EmitMsa2R(int operation,
272 int df,
273 VectorRegister ws,
274 VectorRegister wd,
275 int minor_opcode) {
276 CHECK_NE(ws, kNoVectorRegister);
277 CHECK_NE(wd, kNoVectorRegister);
278 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
279 operation << kMsa2ROperationShift |
280 df << kDf2RShift |
281 static_cast<uint32_t>(ws) << kWsShift |
282 static_cast<uint32_t>(wd) << kWdShift |
283 minor_opcode;
284 Emit(encoding);
285}
286
287void Mips64Assembler::EmitMsa2RF(int operation,
288 int df,
289 VectorRegister ws,
290 VectorRegister wd,
291 int minor_opcode) {
292 CHECK_NE(ws, kNoVectorRegister);
293 CHECK_NE(wd, kNoVectorRegister);
294 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
295 operation << kMsa2RFOperationShift |
296 df << kDf2RShift |
297 static_cast<uint32_t>(ws) << kWsShift |
298 static_cast<uint32_t>(wd) << kWdShift |
299 minor_opcode;
300 Emit(encoding);
301}
302
Andreas Gampe57b34292015-01-14 15:45:59 -0800303void Mips64Assembler::Addu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
304 EmitR(0, rs, rt, rd, 0, 0x21);
305}
306
307void Mips64Assembler::Addiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
308 EmitI(0x9, rs, rt, imm16);
309}
310
Alexey Frunze4dda3372015-06-01 18:31:49 -0700311void Mips64Assembler::Daddu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
312 EmitR(0, rs, rt, rd, 0, 0x2d);
313}
314
Andreas Gampe57b34292015-01-14 15:45:59 -0800315void Mips64Assembler::Daddiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
316 EmitI(0x19, rs, rt, imm16);
317}
318
Andreas Gampe57b34292015-01-14 15:45:59 -0800319void Mips64Assembler::Subu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
320 EmitR(0, rs, rt, rd, 0, 0x23);
321}
322
Alexey Frunze4dda3372015-06-01 18:31:49 -0700323void Mips64Assembler::Dsubu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
324 EmitR(0, rs, rt, rd, 0, 0x2f);
325}
326
Alexey Frunze4dda3372015-06-01 18:31:49 -0700327void Mips64Assembler::MulR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
328 EmitR(0, rs, rt, rd, 2, 0x18);
329}
330
Alexey Frunzec857c742015-09-23 15:12:39 -0700331void Mips64Assembler::MuhR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
332 EmitR(0, rs, rt, rd, 3, 0x18);
333}
334
Alexey Frunze4dda3372015-06-01 18:31:49 -0700335void Mips64Assembler::DivR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
336 EmitR(0, rs, rt, rd, 2, 0x1a);
337}
338
339void Mips64Assembler::ModR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
340 EmitR(0, rs, rt, rd, 3, 0x1a);
341}
342
343void Mips64Assembler::DivuR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
344 EmitR(0, rs, rt, rd, 2, 0x1b);
345}
346
347void Mips64Assembler::ModuR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
348 EmitR(0, rs, rt, rd, 3, 0x1b);
349}
350
351void Mips64Assembler::Dmul(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
352 EmitR(0, rs, rt, rd, 2, 0x1c);
353}
354
Alexey Frunzec857c742015-09-23 15:12:39 -0700355void Mips64Assembler::Dmuh(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
356 EmitR(0, rs, rt, rd, 3, 0x1c);
357}
358
Alexey Frunze4dda3372015-06-01 18:31:49 -0700359void Mips64Assembler::Ddiv(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
360 EmitR(0, rs, rt, rd, 2, 0x1e);
361}
362
363void Mips64Assembler::Dmod(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
364 EmitR(0, rs, rt, rd, 3, 0x1e);
365}
366
367void Mips64Assembler::Ddivu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
368 EmitR(0, rs, rt, rd, 2, 0x1f);
369}
370
371void Mips64Assembler::Dmodu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
372 EmitR(0, rs, rt, rd, 3, 0x1f);
373}
374
Andreas Gampe57b34292015-01-14 15:45:59 -0800375void Mips64Assembler::And(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
376 EmitR(0, rs, rt, rd, 0, 0x24);
377}
378
379void Mips64Assembler::Andi(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
380 EmitI(0xc, rs, rt, imm16);
381}
382
383void Mips64Assembler::Or(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
384 EmitR(0, rs, rt, rd, 0, 0x25);
385}
386
387void Mips64Assembler::Ori(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
388 EmitI(0xd, rs, rt, imm16);
389}
390
391void Mips64Assembler::Xor(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
392 EmitR(0, rs, rt, rd, 0, 0x26);
393}
394
395void Mips64Assembler::Xori(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
396 EmitI(0xe, rs, rt, imm16);
397}
398
399void Mips64Assembler::Nor(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
400 EmitR(0, rs, rt, rd, 0, 0x27);
401}
402
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700403void Mips64Assembler::Bitswap(GpuRegister rd, GpuRegister rt) {
404 EmitRtd(0x1f, rt, rd, 0x0, 0x20);
405}
406
407void Mips64Assembler::Dbitswap(GpuRegister rd, GpuRegister rt) {
408 EmitRtd(0x1f, rt, rd, 0x0, 0x24);
409}
410
Alexey Frunze4dda3372015-06-01 18:31:49 -0700411void Mips64Assembler::Seb(GpuRegister rd, GpuRegister rt) {
412 EmitR(0x1f, static_cast<GpuRegister>(0), rt, rd, 0x10, 0x20);
Andreas Gampe57b34292015-01-14 15:45:59 -0800413}
414
Alexey Frunze4dda3372015-06-01 18:31:49 -0700415void Mips64Assembler::Seh(GpuRegister rd, GpuRegister rt) {
416 EmitR(0x1f, static_cast<GpuRegister>(0), rt, rd, 0x18, 0x20);
Andreas Gampe57b34292015-01-14 15:45:59 -0800417}
418
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700419void Mips64Assembler::Dsbh(GpuRegister rd, GpuRegister rt) {
420 EmitRtd(0x1f, rt, rd, 0x2, 0x24);
421}
422
423void Mips64Assembler::Dshd(GpuRegister rd, GpuRegister rt) {
424 EmitRtd(0x1f, rt, rd, 0x5, 0x24);
425}
426
Lazar Trsicd9672662015-09-03 17:33:01 +0200427void Mips64Assembler::Dext(GpuRegister rt, GpuRegister rs, int pos, int size) {
428 CHECK(IsUint<5>(pos)) << pos;
429 CHECK(IsUint<5>(size - 1)) << size;
430 EmitR(0x1f, rs, rt, static_cast<GpuRegister>(size - 1), pos, 0x3);
431}
432
433void Mips64Assembler::Dinsu(GpuRegister rt, GpuRegister rs, int pos, int size) {
434 CHECK(IsUint<5>(pos - 32)) << pos;
435 CHECK(IsUint<5>(size - 1)) << size;
436 CHECK(IsUint<5>(pos + size - 33)) << pos << " + " << size;
437 EmitR(0x1f, rs, rt, static_cast<GpuRegister>(pos + size - 33), pos - 32, 0x6);
Andreas Gampe57b34292015-01-14 15:45:59 -0800438}
439
Chris Larsene3660592016-11-09 11:13:42 -0800440void Mips64Assembler::Lsa(GpuRegister rd, GpuRegister rs, GpuRegister rt, int saPlusOne) {
441 CHECK(1 <= saPlusOne && saPlusOne <= 4) << saPlusOne;
442 int sa = saPlusOne - 1;
443 EmitR(0x0, rs, rt, rd, sa, 0x05);
444}
445
446void Mips64Assembler::Dlsa(GpuRegister rd, GpuRegister rs, GpuRegister rt, int saPlusOne) {
447 CHECK(1 <= saPlusOne && saPlusOne <= 4) << saPlusOne;
448 int sa = saPlusOne - 1;
449 EmitR(0x0, rs, rt, rd, sa, 0x15);
450}
451
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700452void Mips64Assembler::Wsbh(GpuRegister rd, GpuRegister rt) {
453 EmitRtd(0x1f, rt, rd, 2, 0x20);
454}
455
456void Mips64Assembler::Sc(GpuRegister rt, GpuRegister base, int16_t imm9) {
Lazar Trsicd9672662015-09-03 17:33:01 +0200457 CHECK(IsInt<9>(imm9));
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700458 EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x26);
459}
460
461void Mips64Assembler::Scd(GpuRegister rt, GpuRegister base, int16_t imm9) {
Lazar Trsicd9672662015-09-03 17:33:01 +0200462 CHECK(IsInt<9>(imm9));
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700463 EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x27);
464}
465
466void Mips64Assembler::Ll(GpuRegister rt, GpuRegister base, int16_t imm9) {
Lazar Trsicd9672662015-09-03 17:33:01 +0200467 CHECK(IsInt<9>(imm9));
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700468 EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x36);
469}
470
471void Mips64Assembler::Lld(GpuRegister rt, GpuRegister base, int16_t imm9) {
Lazar Trsicd9672662015-09-03 17:33:01 +0200472 CHECK(IsInt<9>(imm9));
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700473 EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x37);
474}
475
Alexey Frunze4dda3372015-06-01 18:31:49 -0700476void Mips64Assembler::Sll(GpuRegister rd, GpuRegister rt, int shamt) {
477 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x00);
478}
479
480void Mips64Assembler::Srl(GpuRegister rd, GpuRegister rt, int shamt) {
481 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x02);
482}
483
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700484void Mips64Assembler::Rotr(GpuRegister rd, GpuRegister rt, int shamt) {
485 EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x02);
486}
487
Alexey Frunze4dda3372015-06-01 18:31:49 -0700488void Mips64Assembler::Sra(GpuRegister rd, GpuRegister rt, int shamt) {
489 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x03);
490}
491
492void Mips64Assembler::Sllv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
Andreas Gampe57b34292015-01-14 15:45:59 -0800493 EmitR(0, rs, rt, rd, 0, 0x04);
494}
495
Chris Larsen9aebff22015-09-22 17:54:15 -0700496void Mips64Assembler::Rotrv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
497 EmitR(0, rs, rt, rd, 1, 0x06);
498}
499
Alexey Frunze4dda3372015-06-01 18:31:49 -0700500void Mips64Assembler::Srlv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
Andreas Gampe57b34292015-01-14 15:45:59 -0800501 EmitR(0, rs, rt, rd, 0, 0x06);
502}
503
Alexey Frunze4dda3372015-06-01 18:31:49 -0700504void Mips64Assembler::Srav(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
Andreas Gampe57b34292015-01-14 15:45:59 -0800505 EmitR(0, rs, rt, rd, 0, 0x07);
506}
507
Alexey Frunze4dda3372015-06-01 18:31:49 -0700508void Mips64Assembler::Dsll(GpuRegister rd, GpuRegister rt, int shamt) {
509 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x38);
510}
511
512void Mips64Assembler::Dsrl(GpuRegister rd, GpuRegister rt, int shamt) {
513 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3a);
514}
515
Chris Larsen9aebff22015-09-22 17:54:15 -0700516void Mips64Assembler::Drotr(GpuRegister rd, GpuRegister rt, int shamt) {
517 EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x3a);
518}
519
Alexey Frunze4dda3372015-06-01 18:31:49 -0700520void Mips64Assembler::Dsra(GpuRegister rd, GpuRegister rt, int shamt) {
521 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3b);
522}
523
524void Mips64Assembler::Dsll32(GpuRegister rd, GpuRegister rt, int shamt) {
525 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3c);
526}
527
528void Mips64Assembler::Dsrl32(GpuRegister rd, GpuRegister rt, int shamt) {
529 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3e);
530}
531
Chris Larsen9aebff22015-09-22 17:54:15 -0700532void Mips64Assembler::Drotr32(GpuRegister rd, GpuRegister rt, int shamt) {
533 EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x3e);
534}
535
Alexey Frunze4dda3372015-06-01 18:31:49 -0700536void Mips64Assembler::Dsra32(GpuRegister rd, GpuRegister rt, int shamt) {
537 EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3f);
538}
539
540void Mips64Assembler::Dsllv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
541 EmitR(0, rs, rt, rd, 0, 0x14);
542}
543
544void Mips64Assembler::Dsrlv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
545 EmitR(0, rs, rt, rd, 0, 0x16);
546}
547
Chris Larsen9aebff22015-09-22 17:54:15 -0700548void Mips64Assembler::Drotrv(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
549 EmitR(0, rs, rt, rd, 1, 0x16);
550}
551
Alexey Frunze4dda3372015-06-01 18:31:49 -0700552void Mips64Assembler::Dsrav(GpuRegister rd, GpuRegister rt, GpuRegister rs) {
553 EmitR(0, rs, rt, rd, 0, 0x17);
554}
555
Andreas Gampe57b34292015-01-14 15:45:59 -0800556void Mips64Assembler::Lb(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
557 EmitI(0x20, rs, rt, imm16);
558}
559
560void Mips64Assembler::Lh(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
561 EmitI(0x21, rs, rt, imm16);
562}
563
564void Mips64Assembler::Lw(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
565 EmitI(0x23, rs, rt, imm16);
566}
567
568void Mips64Assembler::Ld(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
569 EmitI(0x37, rs, rt, imm16);
570}
571
572void Mips64Assembler::Lbu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
573 EmitI(0x24, rs, rt, imm16);
574}
575
576void Mips64Assembler::Lhu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
577 EmitI(0x25, rs, rt, imm16);
578}
579
Douglas Leungd90957f2015-04-30 19:22:49 -0700580void Mips64Assembler::Lwu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
581 EmitI(0x27, rs, rt, imm16);
582}
583
Alexey Frunze19f6c692016-11-30 19:19:55 -0800584void Mips64Assembler::Lwpc(GpuRegister rs, uint32_t imm19) {
585 CHECK(IsUint<19>(imm19)) << imm19;
586 EmitI21(0x3B, rs, (0x01 << 19) | imm19);
587}
588
589void Mips64Assembler::Lwupc(GpuRegister rs, uint32_t imm19) {
590 CHECK(IsUint<19>(imm19)) << imm19;
591 EmitI21(0x3B, rs, (0x02 << 19) | imm19);
592}
593
594void Mips64Assembler::Ldpc(GpuRegister rs, uint32_t imm18) {
595 CHECK(IsUint<18>(imm18)) << imm18;
596 EmitI21(0x3B, rs, (0x06 << 18) | imm18);
597}
598
Andreas Gampe57b34292015-01-14 15:45:59 -0800599void Mips64Assembler::Lui(GpuRegister rt, uint16_t imm16) {
600 EmitI(0xf, static_cast<GpuRegister>(0), rt, imm16);
601}
602
Alexey Frunze0960ac52016-12-20 17:24:59 -0800603void Mips64Assembler::Aui(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
604 EmitI(0xf, rs, rt, imm16);
605}
606
Alexey Frunzec061de12017-02-14 13:27:23 -0800607void Mips64Assembler::Daui(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
608 CHECK_NE(rs, ZERO);
609 EmitI(0x1d, rs, rt, imm16);
610}
611
Alexey Frunze4dda3372015-06-01 18:31:49 -0700612void Mips64Assembler::Dahi(GpuRegister rs, uint16_t imm16) {
613 EmitI(1, rs, static_cast<GpuRegister>(6), imm16);
614}
615
616void Mips64Assembler::Dati(GpuRegister rs, uint16_t imm16) {
617 EmitI(1, rs, static_cast<GpuRegister>(0x1e), imm16);
618}
619
620void Mips64Assembler::Sync(uint32_t stype) {
621 EmitR(0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0),
622 static_cast<GpuRegister>(0), stype & 0x1f, 0xf);
623}
624
Andreas Gampe57b34292015-01-14 15:45:59 -0800625void Mips64Assembler::Sb(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
626 EmitI(0x28, rs, rt, imm16);
627}
628
629void Mips64Assembler::Sh(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
630 EmitI(0x29, rs, rt, imm16);
631}
632
633void Mips64Assembler::Sw(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
634 EmitI(0x2b, rs, rt, imm16);
635}
636
637void Mips64Assembler::Sd(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
638 EmitI(0x3f, rs, rt, imm16);
639}
640
641void Mips64Assembler::Slt(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
642 EmitR(0, rs, rt, rd, 0, 0x2a);
643}
644
645void Mips64Assembler::Sltu(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
646 EmitR(0, rs, rt, rd, 0, 0x2b);
647}
648
649void Mips64Assembler::Slti(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
650 EmitI(0xa, rs, rt, imm16);
651}
652
653void Mips64Assembler::Sltiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) {
654 EmitI(0xb, rs, rt, imm16);
655}
656
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700657void Mips64Assembler::Seleqz(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
658 EmitR(0, rs, rt, rd, 0, 0x35);
659}
660
661void Mips64Assembler::Selnez(GpuRegister rd, GpuRegister rs, GpuRegister rt) {
662 EmitR(0, rs, rt, rd, 0, 0x37);
663}
664
665void Mips64Assembler::Clz(GpuRegister rd, GpuRegister rs) {
666 EmitRsd(0, rs, rd, 0x01, 0x10);
667}
668
669void Mips64Assembler::Clo(GpuRegister rd, GpuRegister rs) {
670 EmitRsd(0, rs, rd, 0x01, 0x11);
671}
672
673void Mips64Assembler::Dclz(GpuRegister rd, GpuRegister rs) {
674 EmitRsd(0, rs, rd, 0x01, 0x12);
675}
676
677void Mips64Assembler::Dclo(GpuRegister rd, GpuRegister rs) {
678 EmitRsd(0, rs, rd, 0x01, 0x13);
679}
680
Alexey Frunze4dda3372015-06-01 18:31:49 -0700681void Mips64Assembler::Jalr(GpuRegister rd, GpuRegister rs) {
682 EmitR(0, rs, static_cast<GpuRegister>(0), rd, 0, 0x09);
Andreas Gampe57b34292015-01-14 15:45:59 -0800683}
684
685void Mips64Assembler::Jalr(GpuRegister rs) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700686 Jalr(RA, rs);
687}
688
689void Mips64Assembler::Jr(GpuRegister rs) {
690 Jalr(ZERO, rs);
691}
692
693void Mips64Assembler::Auipc(GpuRegister rs, uint16_t imm16) {
694 EmitI(0x3B, rs, static_cast<GpuRegister>(0x1E), imm16);
695}
696
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700697void Mips64Assembler::Addiupc(GpuRegister rs, uint32_t imm19) {
698 CHECK(IsUint<19>(imm19)) << imm19;
699 EmitI21(0x3B, rs, imm19);
700}
701
702void Mips64Assembler::Bc(uint32_t imm26) {
703 EmitI26(0x32, imm26);
704}
705
Alexey Frunze19f6c692016-11-30 19:19:55 -0800706void Mips64Assembler::Balc(uint32_t imm26) {
707 EmitI26(0x3A, imm26);
708}
709
Alexey Frunze4dda3372015-06-01 18:31:49 -0700710void Mips64Assembler::Jic(GpuRegister rt, uint16_t imm16) {
711 EmitI(0x36, static_cast<GpuRegister>(0), rt, imm16);
712}
713
714void Mips64Assembler::Jialc(GpuRegister rt, uint16_t imm16) {
715 EmitI(0x3E, static_cast<GpuRegister>(0), rt, imm16);
716}
717
718void Mips64Assembler::Bltc(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
719 CHECK_NE(rs, ZERO);
720 CHECK_NE(rt, ZERO);
721 CHECK_NE(rs, rt);
722 EmitI(0x17, rs, rt, imm16);
723}
724
725void Mips64Assembler::Bltzc(GpuRegister rt, uint16_t imm16) {
726 CHECK_NE(rt, ZERO);
727 EmitI(0x17, rt, rt, imm16);
728}
729
730void Mips64Assembler::Bgtzc(GpuRegister rt, uint16_t imm16) {
731 CHECK_NE(rt, ZERO);
732 EmitI(0x17, static_cast<GpuRegister>(0), rt, imm16);
733}
734
735void Mips64Assembler::Bgec(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
736 CHECK_NE(rs, ZERO);
737 CHECK_NE(rt, ZERO);
738 CHECK_NE(rs, rt);
739 EmitI(0x16, rs, rt, imm16);
740}
741
742void Mips64Assembler::Bgezc(GpuRegister rt, uint16_t imm16) {
743 CHECK_NE(rt, ZERO);
744 EmitI(0x16, rt, rt, imm16);
745}
746
747void Mips64Assembler::Blezc(GpuRegister rt, uint16_t imm16) {
748 CHECK_NE(rt, ZERO);
749 EmitI(0x16, static_cast<GpuRegister>(0), rt, imm16);
750}
751
752void Mips64Assembler::Bltuc(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
753 CHECK_NE(rs, ZERO);
754 CHECK_NE(rt, ZERO);
755 CHECK_NE(rs, rt);
756 EmitI(0x7, rs, rt, imm16);
757}
758
759void Mips64Assembler::Bgeuc(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
760 CHECK_NE(rs, ZERO);
761 CHECK_NE(rt, ZERO);
762 CHECK_NE(rs, rt);
763 EmitI(0x6, rs, rt, imm16);
764}
765
766void Mips64Assembler::Beqc(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
767 CHECK_NE(rs, ZERO);
768 CHECK_NE(rt, ZERO);
769 CHECK_NE(rs, rt);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700770 EmitI(0x8, std::min(rs, rt), std::max(rs, rt), imm16);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700771}
772
773void Mips64Assembler::Bnec(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
774 CHECK_NE(rs, ZERO);
775 CHECK_NE(rt, ZERO);
776 CHECK_NE(rs, rt);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700777 EmitI(0x18, std::min(rs, rt), std::max(rs, rt), imm16);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700778}
779
780void Mips64Assembler::Beqzc(GpuRegister rs, uint32_t imm21) {
781 CHECK_NE(rs, ZERO);
782 EmitI21(0x36, rs, imm21);
783}
784
785void Mips64Assembler::Bnezc(GpuRegister rs, uint32_t imm21) {
786 CHECK_NE(rs, ZERO);
787 EmitI21(0x3E, rs, imm21);
Andreas Gampe57b34292015-01-14 15:45:59 -0800788}
789
Alexey Frunze299a9392015-12-08 16:08:02 -0800790void Mips64Assembler::Bc1eqz(FpuRegister ft, uint16_t imm16) {
791 EmitFI(0x11, 0x9, ft, imm16);
792}
793
794void Mips64Assembler::Bc1nez(FpuRegister ft, uint16_t imm16) {
795 EmitFI(0x11, 0xD, ft, imm16);
796}
797
Alexey Frunze0cab6562017-07-25 15:19:36 -0700798void Mips64Assembler::Beq(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
799 EmitI(0x4, rs, rt, imm16);
Alexey Frunze4147fcc2017-06-17 19:57:27 -0700800}
801
Alexey Frunze0cab6562017-07-25 15:19:36 -0700802void Mips64Assembler::Bne(GpuRegister rs, GpuRegister rt, uint16_t imm16) {
803 EmitI(0x5, rs, rt, imm16);
804}
805
806void Mips64Assembler::Beqz(GpuRegister rt, uint16_t imm16) {
807 Beq(rt, ZERO, imm16);
808}
809
810void Mips64Assembler::Bnez(GpuRegister rt, uint16_t imm16) {
811 Bne(rt, ZERO, imm16);
812}
813
814void Mips64Assembler::Bltz(GpuRegister rt, uint16_t imm16) {
815 EmitI(0x1, rt, static_cast<GpuRegister>(0), imm16);
816}
817
818void Mips64Assembler::Bgez(GpuRegister rt, uint16_t imm16) {
819 EmitI(0x1, rt, static_cast<GpuRegister>(0x1), imm16);
820}
821
822void Mips64Assembler::Blez(GpuRegister rt, uint16_t imm16) {
823 EmitI(0x6, rt, static_cast<GpuRegister>(0), imm16);
824}
825
826void Mips64Assembler::Bgtz(GpuRegister rt, uint16_t imm16) {
827 EmitI(0x7, rt, static_cast<GpuRegister>(0), imm16);
828}
829
830void Mips64Assembler::EmitBcondR6(BranchCondition cond,
831 GpuRegister rs,
832 GpuRegister rt,
833 uint32_t imm16_21) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700834 switch (cond) {
835 case kCondLT:
836 Bltc(rs, rt, imm16_21);
837 break;
838 case kCondGE:
839 Bgec(rs, rt, imm16_21);
840 break;
841 case kCondLE:
842 Bgec(rt, rs, imm16_21);
843 break;
844 case kCondGT:
845 Bltc(rt, rs, imm16_21);
846 break;
847 case kCondLTZ:
848 CHECK_EQ(rt, ZERO);
849 Bltzc(rs, imm16_21);
850 break;
851 case kCondGEZ:
852 CHECK_EQ(rt, ZERO);
853 Bgezc(rs, imm16_21);
854 break;
855 case kCondLEZ:
856 CHECK_EQ(rt, ZERO);
857 Blezc(rs, imm16_21);
858 break;
859 case kCondGTZ:
860 CHECK_EQ(rt, ZERO);
861 Bgtzc(rs, imm16_21);
862 break;
863 case kCondEQ:
864 Beqc(rs, rt, imm16_21);
865 break;
866 case kCondNE:
867 Bnec(rs, rt, imm16_21);
868 break;
869 case kCondEQZ:
870 CHECK_EQ(rt, ZERO);
871 Beqzc(rs, imm16_21);
872 break;
873 case kCondNEZ:
874 CHECK_EQ(rt, ZERO);
875 Bnezc(rs, imm16_21);
876 break;
877 case kCondLTU:
878 Bltuc(rs, rt, imm16_21);
879 break;
880 case kCondGEU:
881 Bgeuc(rs, rt, imm16_21);
882 break;
Alexey Frunze299a9392015-12-08 16:08:02 -0800883 case kCondF:
884 CHECK_EQ(rt, ZERO);
885 Bc1eqz(static_cast<FpuRegister>(rs), imm16_21);
886 break;
887 case kCondT:
888 CHECK_EQ(rt, ZERO);
889 Bc1nez(static_cast<FpuRegister>(rs), imm16_21);
890 break;
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700891 case kUncond:
892 LOG(FATAL) << "Unexpected branch condition " << cond;
893 UNREACHABLE();
894 }
895}
896
Alexey Frunze0cab6562017-07-25 15:19:36 -0700897void Mips64Assembler::EmitBcondR2(BranchCondition cond,
898 GpuRegister rs,
899 GpuRegister rt,
900 uint16_t imm16) {
901 switch (cond) {
902 case kCondLTZ:
903 CHECK_EQ(rt, ZERO);
904 Bltz(rs, imm16);
905 break;
906 case kCondGEZ:
907 CHECK_EQ(rt, ZERO);
908 Bgez(rs, imm16);
909 break;
910 case kCondLEZ:
911 CHECK_EQ(rt, ZERO);
912 Blez(rs, imm16);
913 break;
914 case kCondGTZ:
915 CHECK_EQ(rt, ZERO);
916 Bgtz(rs, imm16);
917 break;
918 case kCondEQ:
919 Beq(rs, rt, imm16);
920 break;
921 case kCondNE:
922 Bne(rs, rt, imm16);
923 break;
924 case kCondEQZ:
925 CHECK_EQ(rt, ZERO);
926 Beqz(rs, imm16);
927 break;
928 case kCondNEZ:
929 CHECK_EQ(rt, ZERO);
930 Bnez(rs, imm16);
931 break;
932 case kCondF:
933 case kCondT:
934 case kCondLT:
935 case kCondGE:
936 case kCondLE:
937 case kCondGT:
938 case kCondLTU:
939 case kCondGEU:
940 case kUncond:
941 LOG(FATAL) << "Unexpected branch condition " << cond;
942 UNREACHABLE();
943 }
944}
945
Andreas Gampe57b34292015-01-14 15:45:59 -0800946void Mips64Assembler::AddS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
947 EmitFR(0x11, 0x10, ft, fs, fd, 0x0);
948}
949
950void Mips64Assembler::SubS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
951 EmitFR(0x11, 0x10, ft, fs, fd, 0x1);
952}
953
954void Mips64Assembler::MulS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
955 EmitFR(0x11, 0x10, ft, fs, fd, 0x2);
956}
957
958void Mips64Assembler::DivS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
959 EmitFR(0x11, 0x10, ft, fs, fd, 0x3);
960}
961
962void Mips64Assembler::AddD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700963 EmitFR(0x11, 0x11, ft, fs, fd, 0x0);
Andreas Gampe57b34292015-01-14 15:45:59 -0800964}
965
966void Mips64Assembler::SubD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700967 EmitFR(0x11, 0x11, ft, fs, fd, 0x1);
Andreas Gampe57b34292015-01-14 15:45:59 -0800968}
969
970void Mips64Assembler::MulD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700971 EmitFR(0x11, 0x11, ft, fs, fd, 0x2);
Andreas Gampe57b34292015-01-14 15:45:59 -0800972}
973
974void Mips64Assembler::DivD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700975 EmitFR(0x11, 0x11, ft, fs, fd, 0x3);
Andreas Gampe57b34292015-01-14 15:45:59 -0800976}
977
Chris Larsen2fadd7b2015-08-14 14:56:10 -0700978void Mips64Assembler::SqrtS(FpuRegister fd, FpuRegister fs) {
979 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x4);
980}
981
982void Mips64Assembler::SqrtD(FpuRegister fd, FpuRegister fs) {
983 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x4);
984}
985
986void Mips64Assembler::AbsS(FpuRegister fd, FpuRegister fs) {
987 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x5);
988}
989
990void Mips64Assembler::AbsD(FpuRegister fd, FpuRegister fs) {
991 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x5);
992}
993
Andreas Gampe57b34292015-01-14 15:45:59 -0800994void Mips64Assembler::MovS(FpuRegister fd, FpuRegister fs) {
995 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x6);
996}
997
998void Mips64Assembler::MovD(FpuRegister fd, FpuRegister fs) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700999 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x6);
1000}
1001
1002void Mips64Assembler::NegS(FpuRegister fd, FpuRegister fs) {
1003 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x7);
1004}
1005
1006void Mips64Assembler::NegD(FpuRegister fd, FpuRegister fs) {
1007 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x7);
1008}
1009
Chris Larsen2fadd7b2015-08-14 14:56:10 -07001010void Mips64Assembler::RoundLS(FpuRegister fd, FpuRegister fs) {
1011 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x8);
1012}
1013
1014void Mips64Assembler::RoundLD(FpuRegister fd, FpuRegister fs) {
1015 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x8);
1016}
1017
1018void Mips64Assembler::RoundWS(FpuRegister fd, FpuRegister fs) {
1019 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xc);
1020}
1021
1022void Mips64Assembler::RoundWD(FpuRegister fd, FpuRegister fs) {
1023 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xc);
1024}
1025
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001026void Mips64Assembler::TruncLS(FpuRegister fd, FpuRegister fs) {
1027 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x9);
1028}
1029
1030void Mips64Assembler::TruncLD(FpuRegister fd, FpuRegister fs) {
1031 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x9);
1032}
1033
1034void Mips64Assembler::TruncWS(FpuRegister fd, FpuRegister fs) {
1035 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xd);
1036}
1037
1038void Mips64Assembler::TruncWD(FpuRegister fd, FpuRegister fs) {
1039 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xd);
1040}
1041
Chris Larsen2fadd7b2015-08-14 14:56:10 -07001042void Mips64Assembler::CeilLS(FpuRegister fd, FpuRegister fs) {
1043 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xa);
1044}
1045
1046void Mips64Assembler::CeilLD(FpuRegister fd, FpuRegister fs) {
1047 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xa);
1048}
1049
1050void Mips64Assembler::CeilWS(FpuRegister fd, FpuRegister fs) {
1051 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xe);
1052}
1053
1054void Mips64Assembler::CeilWD(FpuRegister fd, FpuRegister fs) {
1055 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xe);
1056}
1057
1058void Mips64Assembler::FloorLS(FpuRegister fd, FpuRegister fs) {
1059 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xb);
1060}
1061
1062void Mips64Assembler::FloorLD(FpuRegister fd, FpuRegister fs) {
1063 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xb);
1064}
1065
1066void Mips64Assembler::FloorWS(FpuRegister fd, FpuRegister fs) {
1067 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xf);
1068}
1069
1070void Mips64Assembler::FloorWD(FpuRegister fd, FpuRegister fs) {
1071 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xf);
1072}
1073
1074void Mips64Assembler::SelS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1075 EmitFR(0x11, 0x10, ft, fs, fd, 0x10);
1076}
1077
1078void Mips64Assembler::SelD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1079 EmitFR(0x11, 0x11, ft, fs, fd, 0x10);
1080}
1081
Goran Jakovljevic2dec9272017-08-02 11:41:26 +02001082void Mips64Assembler::SeleqzS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1083 EmitFR(0x11, 0x10, ft, fs, fd, 0x14);
1084}
1085
1086void Mips64Assembler::SeleqzD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1087 EmitFR(0x11, 0x11, ft, fs, fd, 0x14);
1088}
1089
1090void Mips64Assembler::SelnezS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1091 EmitFR(0x11, 0x10, ft, fs, fd, 0x17);
1092}
1093
1094void Mips64Assembler::SelnezD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1095 EmitFR(0x11, 0x11, ft, fs, fd, 0x17);
1096}
1097
Chris Larsen2fadd7b2015-08-14 14:56:10 -07001098void Mips64Assembler::RintS(FpuRegister fd, FpuRegister fs) {
1099 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x1a);
1100}
1101
1102void Mips64Assembler::RintD(FpuRegister fd, FpuRegister fs) {
1103 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x1a);
1104}
1105
1106void Mips64Assembler::ClassS(FpuRegister fd, FpuRegister fs) {
1107 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x1b);
1108}
1109
1110void Mips64Assembler::ClassD(FpuRegister fd, FpuRegister fs) {
1111 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x1b);
1112}
1113
1114void Mips64Assembler::MinS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1115 EmitFR(0x11, 0x10, ft, fs, fd, 0x1c);
1116}
1117
1118void Mips64Assembler::MinD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1119 EmitFR(0x11, 0x11, ft, fs, fd, 0x1c);
1120}
1121
1122void Mips64Assembler::MaxS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1123 EmitFR(0x11, 0x10, ft, fs, fd, 0x1e);
1124}
1125
1126void Mips64Assembler::MaxD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1127 EmitFR(0x11, 0x11, ft, fs, fd, 0x1e);
1128}
1129
Alexey Frunze299a9392015-12-08 16:08:02 -08001130void Mips64Assembler::CmpUnS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1131 EmitFR(0x11, 0x14, ft, fs, fd, 0x01);
1132}
1133
1134void Mips64Assembler::CmpEqS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1135 EmitFR(0x11, 0x14, ft, fs, fd, 0x02);
1136}
1137
1138void Mips64Assembler::CmpUeqS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1139 EmitFR(0x11, 0x14, ft, fs, fd, 0x03);
1140}
1141
1142void Mips64Assembler::CmpLtS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1143 EmitFR(0x11, 0x14, ft, fs, fd, 0x04);
1144}
1145
1146void Mips64Assembler::CmpUltS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1147 EmitFR(0x11, 0x14, ft, fs, fd, 0x05);
1148}
1149
1150void Mips64Assembler::CmpLeS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1151 EmitFR(0x11, 0x14, ft, fs, fd, 0x06);
1152}
1153
1154void Mips64Assembler::CmpUleS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1155 EmitFR(0x11, 0x14, ft, fs, fd, 0x07);
1156}
1157
1158void Mips64Assembler::CmpOrS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1159 EmitFR(0x11, 0x14, ft, fs, fd, 0x11);
1160}
1161
1162void Mips64Assembler::CmpUneS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1163 EmitFR(0x11, 0x14, ft, fs, fd, 0x12);
1164}
1165
1166void Mips64Assembler::CmpNeS(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1167 EmitFR(0x11, 0x14, ft, fs, fd, 0x13);
1168}
1169
1170void Mips64Assembler::CmpUnD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1171 EmitFR(0x11, 0x15, ft, fs, fd, 0x01);
1172}
1173
1174void Mips64Assembler::CmpEqD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1175 EmitFR(0x11, 0x15, ft, fs, fd, 0x02);
1176}
1177
1178void Mips64Assembler::CmpUeqD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1179 EmitFR(0x11, 0x15, ft, fs, fd, 0x03);
1180}
1181
1182void Mips64Assembler::CmpLtD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1183 EmitFR(0x11, 0x15, ft, fs, fd, 0x04);
1184}
1185
1186void Mips64Assembler::CmpUltD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1187 EmitFR(0x11, 0x15, ft, fs, fd, 0x05);
1188}
1189
1190void Mips64Assembler::CmpLeD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1191 EmitFR(0x11, 0x15, ft, fs, fd, 0x06);
1192}
1193
1194void Mips64Assembler::CmpUleD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1195 EmitFR(0x11, 0x15, ft, fs, fd, 0x07);
1196}
1197
1198void Mips64Assembler::CmpOrD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1199 EmitFR(0x11, 0x15, ft, fs, fd, 0x11);
1200}
1201
1202void Mips64Assembler::CmpUneD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1203 EmitFR(0x11, 0x15, ft, fs, fd, 0x12);
1204}
1205
1206void Mips64Assembler::CmpNeD(FpuRegister fd, FpuRegister fs, FpuRegister ft) {
1207 EmitFR(0x11, 0x15, ft, fs, fd, 0x13);
1208}
1209
Alexey Frunze4dda3372015-06-01 18:31:49 -07001210void Mips64Assembler::Cvtsw(FpuRegister fd, FpuRegister fs) {
1211 EmitFR(0x11, 0x14, static_cast<FpuRegister>(0), fs, fd, 0x20);
1212}
1213
1214void Mips64Assembler::Cvtdw(FpuRegister fd, FpuRegister fs) {
1215 EmitFR(0x11, 0x14, static_cast<FpuRegister>(0), fs, fd, 0x21);
1216}
1217
1218void Mips64Assembler::Cvtsd(FpuRegister fd, FpuRegister fs) {
1219 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x20);
1220}
1221
1222void Mips64Assembler::Cvtds(FpuRegister fd, FpuRegister fs) {
1223 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x21);
Andreas Gampe57b34292015-01-14 15:45:59 -08001224}
1225
Chris Larsen51417632015-10-02 13:24:25 -07001226void Mips64Assembler::Cvtsl(FpuRegister fd, FpuRegister fs) {
1227 EmitFR(0x11, 0x15, static_cast<FpuRegister>(0), fs, fd, 0x20);
1228}
1229
Chris Larsen2fadd7b2015-08-14 14:56:10 -07001230void Mips64Assembler::Cvtdl(FpuRegister fd, FpuRegister fs) {
1231 EmitFR(0x11, 0x15, static_cast<FpuRegister>(0), fs, fd, 0x21);
1232}
1233
Andreas Gampe57b34292015-01-14 15:45:59 -08001234void Mips64Assembler::Mfc1(GpuRegister rt, FpuRegister fs) {
1235 EmitFR(0x11, 0x00, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1236}
1237
Lazar Trsicd9672662015-09-03 17:33:01 +02001238void Mips64Assembler::Mfhc1(GpuRegister rt, FpuRegister fs) {
1239 EmitFR(0x11, 0x03, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1240}
1241
Alexey Frunze4dda3372015-06-01 18:31:49 -07001242void Mips64Assembler::Mtc1(GpuRegister rt, FpuRegister fs) {
1243 EmitFR(0x11, 0x04, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1244}
1245
Lazar Trsicd9672662015-09-03 17:33:01 +02001246void Mips64Assembler::Mthc1(GpuRegister rt, FpuRegister fs) {
1247 EmitFR(0x11, 0x07, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1248}
1249
Alexey Frunze4dda3372015-06-01 18:31:49 -07001250void Mips64Assembler::Dmfc1(GpuRegister rt, FpuRegister fs) {
1251 EmitFR(0x11, 0x01, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
1252}
1253
1254void Mips64Assembler::Dmtc1(GpuRegister rt, FpuRegister fs) {
1255 EmitFR(0x11, 0x05, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0);
Andreas Gampe57b34292015-01-14 15:45:59 -08001256}
1257
1258void Mips64Assembler::Lwc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) {
1259 EmitI(0x31, rs, static_cast<GpuRegister>(ft), imm16);
1260}
1261
1262void Mips64Assembler::Ldc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) {
1263 EmitI(0x35, rs, static_cast<GpuRegister>(ft), imm16);
1264}
1265
1266void Mips64Assembler::Swc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) {
1267 EmitI(0x39, rs, static_cast<GpuRegister>(ft), imm16);
1268}
1269
1270void Mips64Assembler::Sdc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) {
1271 EmitI(0x3d, rs, static_cast<GpuRegister>(ft), imm16);
1272}
1273
1274void Mips64Assembler::Break() {
1275 EmitR(0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0),
1276 static_cast<GpuRegister>(0), 0, 0xD);
1277}
1278
1279void Mips64Assembler::Nop() {
1280 EmitR(0x0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0),
1281 static_cast<GpuRegister>(0), 0, 0x0);
1282}
1283
Alexey Frunze4dda3372015-06-01 18:31:49 -07001284void Mips64Assembler::Move(GpuRegister rd, GpuRegister rs) {
1285 Or(rd, rs, ZERO);
Andreas Gampe57b34292015-01-14 15:45:59 -08001286}
1287
Alexey Frunze4dda3372015-06-01 18:31:49 -07001288void Mips64Assembler::Clear(GpuRegister rd) {
1289 Move(rd, ZERO);
Andreas Gampe57b34292015-01-14 15:45:59 -08001290}
1291
Alexey Frunze4dda3372015-06-01 18:31:49 -07001292void Mips64Assembler::Not(GpuRegister rd, GpuRegister rs) {
1293 Nor(rd, rs, ZERO);
Andreas Gampe57b34292015-01-14 15:45:59 -08001294}
1295
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001296void Mips64Assembler::AndV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001297 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001298 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1e);
1299}
1300
1301void Mips64Assembler::OrV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001302 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001303 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1e);
1304}
1305
1306void Mips64Assembler::NorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001307 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001308 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1e);
1309}
1310
1311void Mips64Assembler::XorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001312 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001313 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1e);
1314}
1315
1316void Mips64Assembler::AddvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001317 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001318 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xe);
1319}
1320
1321void Mips64Assembler::AddvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001322 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001323 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xe);
1324}
1325
1326void Mips64Assembler::AddvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001327 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001328 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xe);
1329}
1330
1331void Mips64Assembler::AddvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001332 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001333 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xe);
1334}
1335
1336void Mips64Assembler::SubvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001337 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001338 EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xe);
1339}
1340
1341void Mips64Assembler::SubvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001342 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001343 EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xe);
1344}
1345
1346void Mips64Assembler::SubvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001347 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001348 EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xe);
1349}
1350
1351void Mips64Assembler::SubvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001352 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001353 EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xe);
1354}
1355
1356void Mips64Assembler::MulvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001357 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001358 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x12);
1359}
1360
1361void Mips64Assembler::MulvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001362 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001363 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x12);
1364}
1365
1366void Mips64Assembler::MulvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001367 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001368 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x12);
1369}
1370
1371void Mips64Assembler::MulvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001372 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001373 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x12);
1374}
1375
1376void Mips64Assembler::Div_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001377 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001378 EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x12);
1379}
1380
1381void Mips64Assembler::Div_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001382 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001383 EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x12);
1384}
1385
1386void Mips64Assembler::Div_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001387 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001388 EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x12);
1389}
1390
1391void Mips64Assembler::Div_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001392 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001393 EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x12);
1394}
1395
1396void Mips64Assembler::Div_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001397 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001398 EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x12);
1399}
1400
1401void Mips64Assembler::Div_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001402 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001403 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x12);
1404}
1405
1406void Mips64Assembler::Div_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001407 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001408 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x12);
1409}
1410
1411void Mips64Assembler::Div_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001412 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001413 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x12);
1414}
1415
1416void Mips64Assembler::Mod_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001417 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001418 EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x12);
1419}
1420
1421void Mips64Assembler::Mod_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001422 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001423 EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x12);
1424}
1425
1426void Mips64Assembler::Mod_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001427 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001428 EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x12);
1429}
1430
1431void Mips64Assembler::Mod_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001432 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001433 EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x12);
1434}
1435
1436void Mips64Assembler::Mod_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001437 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001438 EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x12);
1439}
1440
1441void Mips64Assembler::Mod_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001442 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001443 EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x12);
1444}
1445
1446void Mips64Assembler::Mod_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001447 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001448 EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x12);
1449}
1450
1451void Mips64Assembler::Mod_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001452 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001453 EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x12);
1454}
1455
Goran Jakovljevic80248d72017-04-20 11:55:47 +02001456void Mips64Assembler::Add_aB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1457 CHECK(HasMsa());
1458 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x10);
1459}
1460
1461void Mips64Assembler::Add_aH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1462 CHECK(HasMsa());
1463 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x10);
1464}
1465
1466void Mips64Assembler::Add_aW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1467 CHECK(HasMsa());
1468 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x10);
1469}
1470
1471void Mips64Assembler::Add_aD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1472 CHECK(HasMsa());
1473 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x10);
1474}
1475
1476void Mips64Assembler::Ave_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1477 CHECK(HasMsa());
1478 EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x10);
1479}
1480
1481void Mips64Assembler::Ave_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1482 CHECK(HasMsa());
1483 EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x10);
1484}
1485
1486void Mips64Assembler::Ave_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1487 CHECK(HasMsa());
1488 EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x10);
1489}
1490
1491void Mips64Assembler::Ave_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1492 CHECK(HasMsa());
1493 EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x10);
1494}
1495
1496void Mips64Assembler::Ave_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1497 CHECK(HasMsa());
1498 EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x10);
1499}
1500
1501void Mips64Assembler::Ave_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1502 CHECK(HasMsa());
1503 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x10);
1504}
1505
1506void Mips64Assembler::Ave_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1507 CHECK(HasMsa());
1508 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x10);
1509}
1510
1511void Mips64Assembler::Ave_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1512 CHECK(HasMsa());
1513 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x10);
1514}
1515
1516void Mips64Assembler::Aver_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1517 CHECK(HasMsa());
1518 EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x10);
1519}
1520
1521void Mips64Assembler::Aver_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1522 CHECK(HasMsa());
1523 EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x10);
1524}
1525
1526void Mips64Assembler::Aver_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1527 CHECK(HasMsa());
1528 EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x10);
1529}
1530
1531void Mips64Assembler::Aver_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1532 CHECK(HasMsa());
1533 EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x10);
1534}
1535
1536void Mips64Assembler::Aver_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1537 CHECK(HasMsa());
1538 EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x10);
1539}
1540
1541void Mips64Assembler::Aver_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1542 CHECK(HasMsa());
1543 EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x10);
1544}
1545
1546void Mips64Assembler::Aver_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1547 CHECK(HasMsa());
1548 EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x10);
1549}
1550
1551void Mips64Assembler::Aver_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1552 CHECK(HasMsa());
1553 EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x10);
1554}
1555
Goran Jakovljevic658263e2017-06-07 09:35:53 +02001556void Mips64Assembler::Max_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1557 CHECK(HasMsa());
1558 EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xe);
1559}
1560
1561void Mips64Assembler::Max_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1562 CHECK(HasMsa());
1563 EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xe);
1564}
1565
1566void Mips64Assembler::Max_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1567 CHECK(HasMsa());
1568 EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xe);
1569}
1570
1571void Mips64Assembler::Max_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1572 CHECK(HasMsa());
1573 EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xe);
1574}
1575
1576void Mips64Assembler::Max_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1577 CHECK(HasMsa());
1578 EmitMsa3R(0x3, 0x0, wt, ws, wd, 0xe);
1579}
1580
1581void Mips64Assembler::Max_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1582 CHECK(HasMsa());
1583 EmitMsa3R(0x3, 0x1, wt, ws, wd, 0xe);
1584}
1585
1586void Mips64Assembler::Max_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1587 CHECK(HasMsa());
1588 EmitMsa3R(0x3, 0x2, wt, ws, wd, 0xe);
1589}
1590
1591void Mips64Assembler::Max_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1592 CHECK(HasMsa());
1593 EmitMsa3R(0x3, 0x3, wt, ws, wd, 0xe);
1594}
1595
1596void Mips64Assembler::Min_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1597 CHECK(HasMsa());
1598 EmitMsa3R(0x4, 0x0, wt, ws, wd, 0xe);
1599}
1600
1601void Mips64Assembler::Min_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1602 CHECK(HasMsa());
1603 EmitMsa3R(0x4, 0x1, wt, ws, wd, 0xe);
1604}
1605
1606void Mips64Assembler::Min_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1607 CHECK(HasMsa());
1608 EmitMsa3R(0x4, 0x2, wt, ws, wd, 0xe);
1609}
1610
1611void Mips64Assembler::Min_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1612 CHECK(HasMsa());
1613 EmitMsa3R(0x4, 0x3, wt, ws, wd, 0xe);
1614}
1615
1616void Mips64Assembler::Min_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1617 CHECK(HasMsa());
1618 EmitMsa3R(0x5, 0x0, wt, ws, wd, 0xe);
1619}
1620
1621void Mips64Assembler::Min_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1622 CHECK(HasMsa());
1623 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0xe);
1624}
1625
1626void Mips64Assembler::Min_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1627 CHECK(HasMsa());
1628 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0xe);
1629}
1630
1631void Mips64Assembler::Min_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1632 CHECK(HasMsa());
1633 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0xe);
1634}
1635
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001636void Mips64Assembler::FaddW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001637 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001638 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1b);
1639}
1640
1641void Mips64Assembler::FaddD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001642 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001643 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1b);
1644}
1645
1646void Mips64Assembler::FsubW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001647 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001648 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1b);
1649}
1650
1651void Mips64Assembler::FsubD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001652 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001653 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1b);
1654}
1655
1656void Mips64Assembler::FmulW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001657 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001658 EmitMsa3R(0x1, 0x0, wt, ws, wd, 0x1b);
1659}
1660
1661void Mips64Assembler::FmulD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001662 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001663 EmitMsa3R(0x1, 0x1, wt, ws, wd, 0x1b);
1664}
1665
1666void Mips64Assembler::FdivW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001667 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001668 EmitMsa3R(0x1, 0x2, wt, ws, wd, 0x1b);
1669}
1670
1671void Mips64Assembler::FdivD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001672 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001673 EmitMsa3R(0x1, 0x3, wt, ws, wd, 0x1b);
1674}
1675
Goran Jakovljevic658263e2017-06-07 09:35:53 +02001676void Mips64Assembler::FmaxW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1677 CHECK(HasMsa());
1678 EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x1b);
1679}
1680
1681void Mips64Assembler::FmaxD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1682 CHECK(HasMsa());
1683 EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x1b);
1684}
1685
1686void Mips64Assembler::FminW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1687 CHECK(HasMsa());
1688 EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x1b);
1689}
1690
1691void Mips64Assembler::FminD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1692 CHECK(HasMsa());
1693 EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x1b);
1694}
1695
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001696void Mips64Assembler::Ffint_sW(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001697 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001698 EmitMsa2RF(0x19e, 0x0, ws, wd, 0x1e);
1699}
1700
1701void Mips64Assembler::Ffint_sD(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001702 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001703 EmitMsa2RF(0x19e, 0x1, ws, wd, 0x1e);
1704}
1705
1706void Mips64Assembler::Ftint_sW(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001707 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001708 EmitMsa2RF(0x19c, 0x0, ws, wd, 0x1e);
1709}
1710
1711void Mips64Assembler::Ftint_sD(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001712 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001713 EmitMsa2RF(0x19c, 0x1, ws, wd, 0x1e);
1714}
1715
1716void Mips64Assembler::SllB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001717 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001718 EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xd);
1719}
1720
1721void Mips64Assembler::SllH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001722 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001723 EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xd);
1724}
1725
1726void Mips64Assembler::SllW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001727 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001728 EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xd);
1729}
1730
1731void Mips64Assembler::SllD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001732 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001733 EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xd);
1734}
1735
1736void Mips64Assembler::SraB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001737 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001738 EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xd);
1739}
1740
1741void Mips64Assembler::SraH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001742 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001743 EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xd);
1744}
1745
1746void Mips64Assembler::SraW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001747 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001748 EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xd);
1749}
1750
1751void Mips64Assembler::SraD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001752 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001753 EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xd);
1754}
1755
1756void Mips64Assembler::SrlB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001757 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001758 EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xd);
1759}
1760
1761void Mips64Assembler::SrlH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001762 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001763 EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xd);
1764}
1765
1766void Mips64Assembler::SrlW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001767 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001768 EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xd);
1769}
1770
1771void Mips64Assembler::SrlD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001772 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001773 EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xd);
1774}
1775
1776void Mips64Assembler::SlliB(VectorRegister wd, VectorRegister ws, int shamt3) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001777 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001778 CHECK(IsUint<3>(shamt3)) << shamt3;
1779 EmitMsaBIT(0x0, shamt3 | kMsaDfMByteMask, ws, wd, 0x9);
1780}
1781
1782void Mips64Assembler::SlliH(VectorRegister wd, VectorRegister ws, int shamt4) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001783 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001784 CHECK(IsUint<4>(shamt4)) << shamt4;
1785 EmitMsaBIT(0x0, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9);
1786}
1787
1788void Mips64Assembler::SlliW(VectorRegister wd, VectorRegister ws, int shamt5) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001789 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001790 CHECK(IsUint<5>(shamt5)) << shamt5;
1791 EmitMsaBIT(0x0, shamt5 | kMsaDfMWordMask, ws, wd, 0x9);
1792}
1793
1794void Mips64Assembler::SlliD(VectorRegister wd, VectorRegister ws, int shamt6) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001795 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001796 CHECK(IsUint<6>(shamt6)) << shamt6;
1797 EmitMsaBIT(0x0, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9);
1798}
1799
1800void Mips64Assembler::SraiB(VectorRegister wd, VectorRegister ws, int shamt3) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001801 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001802 CHECK(IsUint<3>(shamt3)) << shamt3;
1803 EmitMsaBIT(0x1, shamt3 | kMsaDfMByteMask, ws, wd, 0x9);
1804}
1805
1806void Mips64Assembler::SraiH(VectorRegister wd, VectorRegister ws, int shamt4) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001807 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001808 CHECK(IsUint<4>(shamt4)) << shamt4;
1809 EmitMsaBIT(0x1, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9);
1810}
1811
1812void Mips64Assembler::SraiW(VectorRegister wd, VectorRegister ws, int shamt5) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001813 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001814 CHECK(IsUint<5>(shamt5)) << shamt5;
1815 EmitMsaBIT(0x1, shamt5 | kMsaDfMWordMask, ws, wd, 0x9);
1816}
1817
1818void Mips64Assembler::SraiD(VectorRegister wd, VectorRegister ws, int shamt6) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001819 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001820 CHECK(IsUint<6>(shamt6)) << shamt6;
1821 EmitMsaBIT(0x1, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9);
1822}
1823
1824void Mips64Assembler::SrliB(VectorRegister wd, VectorRegister ws, int shamt3) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001825 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001826 CHECK(IsUint<3>(shamt3)) << shamt3;
1827 EmitMsaBIT(0x2, shamt3 | kMsaDfMByteMask, ws, wd, 0x9);
1828}
1829
1830void Mips64Assembler::SrliH(VectorRegister wd, VectorRegister ws, int shamt4) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001831 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001832 CHECK(IsUint<4>(shamt4)) << shamt4;
1833 EmitMsaBIT(0x2, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9);
1834}
1835
1836void Mips64Assembler::SrliW(VectorRegister wd, VectorRegister ws, int shamt5) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001837 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001838 CHECK(IsUint<5>(shamt5)) << shamt5;
1839 EmitMsaBIT(0x2, shamt5 | kMsaDfMWordMask, ws, wd, 0x9);
1840}
1841
1842void Mips64Assembler::SrliD(VectorRegister wd, VectorRegister ws, int shamt6) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001843 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001844 CHECK(IsUint<6>(shamt6)) << shamt6;
1845 EmitMsaBIT(0x2, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9);
1846}
1847
1848void Mips64Assembler::MoveV(VectorRegister wd, VectorRegister ws) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001849 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001850 EmitMsaBIT(0x1, 0x3e, ws, wd, 0x19);
1851}
1852
1853void Mips64Assembler::SplatiB(VectorRegister wd, VectorRegister ws, int n4) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001854 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001855 CHECK(IsUint<4>(n4)) << n4;
1856 EmitMsaELM(0x1, n4 | kMsaDfNByteMask, ws, wd, 0x19);
1857}
1858
1859void Mips64Assembler::SplatiH(VectorRegister wd, VectorRegister ws, int n3) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001860 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001861 CHECK(IsUint<3>(n3)) << n3;
1862 EmitMsaELM(0x1, n3 | kMsaDfNHalfwordMask, ws, wd, 0x19);
1863}
1864
1865void Mips64Assembler::SplatiW(VectorRegister wd, VectorRegister ws, int n2) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001866 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001867 CHECK(IsUint<2>(n2)) << n2;
1868 EmitMsaELM(0x1, n2 | kMsaDfNWordMask, ws, wd, 0x19);
1869}
1870
1871void Mips64Assembler::SplatiD(VectorRegister wd, VectorRegister ws, int n1) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001872 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001873 CHECK(IsUint<1>(n1)) << n1;
1874 EmitMsaELM(0x1, n1 | kMsaDfNDoublewordMask, ws, wd, 0x19);
1875}
1876
Lena Djokic3309c012017-10-13 14:34:32 +02001877void Mips64Assembler::Copy_sB(GpuRegister rd, VectorRegister ws, int n4) {
1878 CHECK(HasMsa());
1879 CHECK(IsUint<4>(n4)) << n4;
1880 EmitMsaELM(0x2, n4 | kMsaDfNByteMask, ws, static_cast<VectorRegister>(rd), 0x19);
1881}
1882
1883void Mips64Assembler::Copy_sH(GpuRegister rd, VectorRegister ws, int n3) {
1884 CHECK(HasMsa());
1885 CHECK(IsUint<3>(n3)) << n3;
1886 EmitMsaELM(0x2, n3 | kMsaDfNHalfwordMask, ws, static_cast<VectorRegister>(rd), 0x19);
1887}
1888
1889void Mips64Assembler::Copy_sW(GpuRegister rd, VectorRegister ws, int n2) {
1890 CHECK(HasMsa());
1891 CHECK(IsUint<2>(n2)) << n2;
1892 EmitMsaELM(0x2, n2 | kMsaDfNWordMask, ws, static_cast<VectorRegister>(rd), 0x19);
1893}
1894
1895void Mips64Assembler::Copy_sD(GpuRegister rd, VectorRegister ws, int n1) {
1896 CHECK(HasMsa());
1897 CHECK(IsUint<1>(n1)) << n1;
1898 EmitMsaELM(0x2, n1 | kMsaDfNDoublewordMask, ws, static_cast<VectorRegister>(rd), 0x19);
1899}
1900
1901void Mips64Assembler::Copy_uB(GpuRegister rd, VectorRegister ws, int n4) {
1902 CHECK(HasMsa());
1903 CHECK(IsUint<4>(n4)) << n4;
1904 EmitMsaELM(0x3, n4 | kMsaDfNByteMask, ws, static_cast<VectorRegister>(rd), 0x19);
1905}
1906
1907void Mips64Assembler::Copy_uH(GpuRegister rd, VectorRegister ws, int n3) {
1908 CHECK(HasMsa());
1909 CHECK(IsUint<3>(n3)) << n3;
1910 EmitMsaELM(0x3, n3 | kMsaDfNHalfwordMask, ws, static_cast<VectorRegister>(rd), 0x19);
1911}
1912
1913void Mips64Assembler::Copy_uW(GpuRegister rd, VectorRegister ws, int n2) {
1914 CHECK(HasMsa());
1915 CHECK(IsUint<2>(n2)) << n2;
1916 EmitMsaELM(0x3, n2 | kMsaDfNWordMask, ws, static_cast<VectorRegister>(rd), 0x19);
1917}
1918
1919void Mips64Assembler::InsertB(VectorRegister wd, GpuRegister rs, int n4) {
1920 CHECK(HasMsa());
1921 CHECK(IsUint<4>(n4)) << n4;
1922 EmitMsaELM(0x4, n4 | kMsaDfNByteMask, static_cast<VectorRegister>(rs), wd, 0x19);
1923}
1924
1925void Mips64Assembler::InsertH(VectorRegister wd, GpuRegister rs, int n3) {
1926 CHECK(HasMsa());
1927 CHECK(IsUint<3>(n3)) << n3;
1928 EmitMsaELM(0x4, n3 | kMsaDfNHalfwordMask, static_cast<VectorRegister>(rs), wd, 0x19);
1929}
1930
1931void Mips64Assembler::InsertW(VectorRegister wd, GpuRegister rs, int n2) {
1932 CHECK(HasMsa());
1933 CHECK(IsUint<2>(n2)) << n2;
1934 EmitMsaELM(0x4, n2 | kMsaDfNWordMask, static_cast<VectorRegister>(rs), wd, 0x19);
1935}
1936
1937void Mips64Assembler::InsertD(VectorRegister wd, GpuRegister rs, int n1) {
1938 CHECK(HasMsa());
1939 CHECK(IsUint<1>(n1)) << n1;
1940 EmitMsaELM(0x4, n1 | kMsaDfNDoublewordMask, static_cast<VectorRegister>(rs), wd, 0x19);
1941}
1942
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001943void Mips64Assembler::FillB(VectorRegister wd, GpuRegister rs) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001944 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001945 EmitMsa2R(0xc0, 0x0, static_cast<VectorRegister>(rs), wd, 0x1e);
1946}
1947
1948void Mips64Assembler::FillH(VectorRegister wd, GpuRegister rs) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001949 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001950 EmitMsa2R(0xc0, 0x1, static_cast<VectorRegister>(rs), wd, 0x1e);
1951}
1952
1953void Mips64Assembler::FillW(VectorRegister wd, GpuRegister rs) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001954 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001955 EmitMsa2R(0xc0, 0x2, static_cast<VectorRegister>(rs), wd, 0x1e);
1956}
1957
1958void Mips64Assembler::FillD(VectorRegister wd, GpuRegister rs) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001959 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001960 EmitMsa2R(0xc0, 0x3, static_cast<VectorRegister>(rs), wd, 0x1e);
1961}
1962
Goran Jakovljevic3f444032017-03-31 14:38:20 +02001963void Mips64Assembler::LdiB(VectorRegister wd, int imm8) {
1964 CHECK(HasMsa());
1965 CHECK(IsInt<8>(imm8)) << imm8;
1966 EmitMsaI10(0x6, 0x0, imm8 & kMsaS10Mask, wd, 0x7);
1967}
1968
1969void Mips64Assembler::LdiH(VectorRegister wd, int imm10) {
1970 CHECK(HasMsa());
1971 CHECK(IsInt<10>(imm10)) << imm10;
1972 EmitMsaI10(0x6, 0x1, imm10 & kMsaS10Mask, wd, 0x7);
1973}
1974
1975void Mips64Assembler::LdiW(VectorRegister wd, int imm10) {
1976 CHECK(HasMsa());
1977 CHECK(IsInt<10>(imm10)) << imm10;
1978 EmitMsaI10(0x6, 0x2, imm10 & kMsaS10Mask, wd, 0x7);
1979}
1980
1981void Mips64Assembler::LdiD(VectorRegister wd, int imm10) {
1982 CHECK(HasMsa());
1983 CHECK(IsInt<10>(imm10)) << imm10;
1984 EmitMsaI10(0x6, 0x3, imm10 & kMsaS10Mask, wd, 0x7);
1985}
1986
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001987void Mips64Assembler::LdB(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001988 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001989 CHECK(IsInt<10>(offset)) << offset;
1990 EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x8, 0x0);
1991}
1992
1993void Mips64Assembler::LdH(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01001994 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00001995 CHECK(IsInt<11>(offset)) << offset;
1996 CHECK_ALIGNED(offset, kMips64HalfwordSize);
1997 EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x8, 0x1);
1998}
1999
2000void Mips64Assembler::LdW(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01002001 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00002002 CHECK(IsInt<12>(offset)) << offset;
2003 CHECK_ALIGNED(offset, kMips64WordSize);
2004 EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x8, 0x2);
2005}
2006
2007void Mips64Assembler::LdD(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01002008 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00002009 CHECK(IsInt<13>(offset)) << offset;
2010 CHECK_ALIGNED(offset, kMips64DoublewordSize);
2011 EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x8, 0x3);
2012}
2013
2014void Mips64Assembler::StB(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01002015 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00002016 CHECK(IsInt<10>(offset)) << offset;
2017 EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x9, 0x0);
2018}
2019
2020void Mips64Assembler::StH(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01002021 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00002022 CHECK(IsInt<11>(offset)) << offset;
2023 CHECK_ALIGNED(offset, kMips64HalfwordSize);
2024 EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x9, 0x1);
2025}
2026
2027void Mips64Assembler::StW(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01002028 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00002029 CHECK(IsInt<12>(offset)) << offset;
2030 CHECK_ALIGNED(offset, kMips64WordSize);
2031 EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x9, 0x2);
2032}
2033
2034void Mips64Assembler::StD(VectorRegister wd, GpuRegister rs, int offset) {
Goran Jakovljevic27af9372017-03-15 15:31:34 +01002035 CHECK(HasMsa());
Goran Jakovljevic5a9e51d2017-03-16 16:11:43 +00002036 CHECK(IsInt<13>(offset)) << offset;
2037 CHECK_ALIGNED(offset, kMips64DoublewordSize);
2038 EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x9, 0x3);
2039}
2040
Lena Djokic3309c012017-10-13 14:34:32 +02002041void Mips64Assembler::IlvlB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2042 CHECK(HasMsa());
2043 EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x14);
2044}
2045
2046void Mips64Assembler::IlvlH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2047 CHECK(HasMsa());
2048 EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x14);
2049}
2050
2051void Mips64Assembler::IlvlW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2052 CHECK(HasMsa());
2053 EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x14);
2054}
2055
2056void Mips64Assembler::IlvlD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2057 CHECK(HasMsa());
2058 EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x14);
2059}
2060
Goran Jakovljevic38370112017-05-10 14:30:28 +02002061void Mips64Assembler::IlvrB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2062 CHECK(HasMsa());
2063 EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x14);
2064}
2065
2066void Mips64Assembler::IlvrH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2067 CHECK(HasMsa());
2068 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x14);
2069}
2070
2071void Mips64Assembler::IlvrW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2072 CHECK(HasMsa());
2073 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x14);
2074}
2075
2076void Mips64Assembler::IlvrD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2077 CHECK(HasMsa());
2078 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x14);
2079}
2080
Lena Djokic3309c012017-10-13 14:34:32 +02002081void Mips64Assembler::IlvevB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2082 CHECK(HasMsa());
2083 EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x14);
2084}
2085
2086void Mips64Assembler::IlvevH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2087 CHECK(HasMsa());
2088 EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x14);
2089}
2090
2091void Mips64Assembler::IlvevW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2092 CHECK(HasMsa());
2093 EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x14);
2094}
2095
2096void Mips64Assembler::IlvevD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2097 CHECK(HasMsa());
2098 EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x14);
2099}
2100
2101void Mips64Assembler::IlvodB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2102 CHECK(HasMsa());
2103 EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x14);
2104}
2105
2106void Mips64Assembler::IlvodH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2107 CHECK(HasMsa());
2108 EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x14);
2109}
2110
2111void Mips64Assembler::IlvodW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2112 CHECK(HasMsa());
2113 EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x14);
2114}
2115
2116void Mips64Assembler::IlvodD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2117 CHECK(HasMsa());
2118 EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x14);
2119}
2120
Lena Djokicb3d79e42017-07-25 11:20:52 +02002121void Mips64Assembler::MaddvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2122 CHECK(HasMsa());
2123 EmitMsa3R(0x1, 0x0, wt, ws, wd, 0x12);
2124}
2125
2126void Mips64Assembler::MaddvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2127 CHECK(HasMsa());
2128 EmitMsa3R(0x1, 0x1, wt, ws, wd, 0x12);
2129}
2130
2131void Mips64Assembler::MaddvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2132 CHECK(HasMsa());
2133 EmitMsa3R(0x1, 0x2, wt, ws, wd, 0x12);
2134}
2135
2136void Mips64Assembler::MaddvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2137 CHECK(HasMsa());
2138 EmitMsa3R(0x1, 0x3, wt, ws, wd, 0x12);
2139}
2140
2141void Mips64Assembler::MsubvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2142 CHECK(HasMsa());
2143 EmitMsa3R(0x2, 0x0, wt, ws, wd, 0x12);
2144}
2145
2146void Mips64Assembler::MsubvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2147 CHECK(HasMsa());
2148 EmitMsa3R(0x2, 0x1, wt, ws, wd, 0x12);
2149}
2150
2151void Mips64Assembler::MsubvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2152 CHECK(HasMsa());
2153 EmitMsa3R(0x2, 0x2, wt, ws, wd, 0x12);
2154}
2155
2156void Mips64Assembler::MsubvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2157 CHECK(HasMsa());
2158 EmitMsa3R(0x2, 0x3, wt, ws, wd, 0x12);
2159}
2160
2161void Mips64Assembler::FmaddW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2162 CHECK(HasMsa());
2163 EmitMsa3R(0x2, 0x0, wt, ws, wd, 0x1b);
2164}
2165
2166void Mips64Assembler::FmaddD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2167 CHECK(HasMsa());
2168 EmitMsa3R(0x2, 0x1, wt, ws, wd, 0x1b);
2169}
2170
2171void Mips64Assembler::FmsubW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2172 CHECK(HasMsa());
2173 EmitMsa3R(0x2, 0x2, wt, ws, wd, 0x1b);
2174}
2175
2176void Mips64Assembler::FmsubD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2177 CHECK(HasMsa());
2178 EmitMsa3R(0x2, 0x3, wt, ws, wd, 0x1b);
2179}
2180
Lena Djokic3309c012017-10-13 14:34:32 +02002181void Mips64Assembler::Hadd_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2182 CHECK(HasMsa());
2183 EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x15);
2184}
2185
2186void Mips64Assembler::Hadd_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2187 CHECK(HasMsa());
2188 EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x15);
2189}
2190
2191void Mips64Assembler::Hadd_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2192 CHECK(HasMsa());
2193 EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x15);
2194}
2195
2196void Mips64Assembler::Hadd_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2197 CHECK(HasMsa());
2198 EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x15);
2199}
2200
2201void Mips64Assembler::Hadd_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2202 CHECK(HasMsa());
2203 EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x15);
2204}
2205
2206void Mips64Assembler::Hadd_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2207 CHECK(HasMsa());
2208 EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x15);
2209}
2210
Goran Jakovljevic19680d32017-05-11 10:38:36 +02002211void Mips64Assembler::ReplicateFPToVectorRegister(VectorRegister dst,
2212 FpuRegister src,
2213 bool is_double) {
2214 // Float or double in FPU register Fx can be considered as 0th element in vector register Wx.
2215 if (is_double) {
2216 SplatiD(dst, static_cast<VectorRegister>(src), 0);
2217 } else {
2218 SplatiW(dst, static_cast<VectorRegister>(src), 0);
2219 }
2220}
2221
Alexey Frunze4dda3372015-06-01 18:31:49 -07002222void Mips64Assembler::LoadConst32(GpuRegister rd, int32_t value) {
Chris Larsenc733dca2016-05-13 16:11:47 -07002223 TemplateLoadConst32(this, rd, value);
2224}
2225
2226// This function is only used for testing purposes.
2227void Mips64Assembler::RecordLoadConst64Path(int value ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08002228}
2229
Alexey Frunze4dda3372015-06-01 18:31:49 -07002230void Mips64Assembler::LoadConst64(GpuRegister rd, int64_t value) {
Chris Larsenc733dca2016-05-13 16:11:47 -07002231 TemplateLoadConst64(this, rd, value);
Andreas Gampe57b34292015-01-14 15:45:59 -08002232}
2233
Alexey Frunze0960ac52016-12-20 17:24:59 -08002234void Mips64Assembler::Addiu32(GpuRegister rt, GpuRegister rs, int32_t value) {
2235 if (IsInt<16>(value)) {
2236 Addiu(rt, rs, value);
2237 } else {
2238 int16_t high = High16Bits(value);
2239 int16_t low = Low16Bits(value);
2240 high += (low < 0) ? 1 : 0; // Account for sign extension in addiu.
2241 Aui(rt, rs, high);
2242 if (low != 0) {
2243 Addiu(rt, rt, low);
2244 }
2245 }
2246}
2247
Alexey Frunze15958152017-02-09 19:08:30 -08002248// TODO: don't use rtmp, use daui, dahi, dati.
Alexey Frunze4dda3372015-06-01 18:31:49 -07002249void Mips64Assembler::Daddiu64(GpuRegister rt, GpuRegister rs, int64_t value, GpuRegister rtmp) {
Chris Larsen5863f852017-03-23 15:41:37 -07002250 CHECK_NE(rs, rtmp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002251 if (IsInt<16>(value)) {
2252 Daddiu(rt, rs, value);
2253 } else {
2254 LoadConst64(rtmp, value);
2255 Daddu(rt, rs, rtmp);
2256 }
Andreas Gampe57b34292015-01-14 15:45:59 -08002257}
2258
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002259void Mips64Assembler::Branch::InitShortOrLong(Mips64Assembler::Branch::OffsetBits offset_size,
2260 Mips64Assembler::Branch::Type short_type,
2261 Mips64Assembler::Branch::Type long_type) {
2262 type_ = (offset_size <= branch_info_[short_type].offset_size) ? short_type : long_type;
2263}
Alexey Frunze4dda3372015-06-01 18:31:49 -07002264
Alexey Frunze0cab6562017-07-25 15:19:36 -07002265void Mips64Assembler::Branch::InitializeType(Type initial_type, bool is_r6) {
2266 OffsetBits offset_size_needed = GetOffsetSizeNeeded(location_, target_);
2267 if (is_r6) {
2268 // R6
2269 switch (initial_type) {
2270 case kLabel:
2271 case kLiteral:
2272 case kLiteralUnsigned:
2273 case kLiteralLong:
2274 CHECK(!IsResolved());
2275 type_ = initial_type;
2276 break;
2277 case kCall:
2278 InitShortOrLong(offset_size_needed, kCall, kLongCall);
2279 break;
2280 case kCondBranch:
2281 switch (condition_) {
2282 case kUncond:
2283 InitShortOrLong(offset_size_needed, kUncondBranch, kLongUncondBranch);
2284 break;
2285 case kCondEQZ:
2286 case kCondNEZ:
2287 // Special case for beqzc/bnezc with longer offset than in other b<cond>c instructions.
2288 type_ = (offset_size_needed <= kOffset23) ? kCondBranch : kLongCondBranch;
2289 break;
2290 default:
2291 InitShortOrLong(offset_size_needed, kCondBranch, kLongCondBranch);
2292 break;
2293 }
2294 break;
2295 case kBareCall:
2296 type_ = kBareCall;
2297 CHECK_LE(offset_size_needed, GetOffsetSize());
2298 break;
2299 case kBareCondBranch:
2300 type_ = (condition_ == kUncond) ? kBareUncondBranch : kBareCondBranch;
2301 CHECK_LE(offset_size_needed, GetOffsetSize());
2302 break;
2303 default:
2304 LOG(FATAL) << "Unexpected branch type " << initial_type;
2305 UNREACHABLE();
2306 }
2307 } else {
2308 // R2
2309 CHECK_EQ(initial_type, kBareCondBranch);
2310 switch (condition_) {
2311 case kCondLTZ:
2312 case kCondGEZ:
2313 case kCondLEZ:
2314 case kCondGTZ:
2315 case kCondEQ:
2316 case kCondNE:
2317 case kCondEQZ:
2318 case kCondNEZ:
2319 break;
2320 default:
2321 LOG(FATAL) << "Unexpected R2 branch condition " << condition_;
2322 UNREACHABLE();
2323 }
2324 type_ = kR2BareCondBranch;
2325 CHECK_LE(offset_size_needed, GetOffsetSize());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002326 }
2327 old_type_ = type_;
2328}
2329
2330bool Mips64Assembler::Branch::IsNop(BranchCondition condition, GpuRegister lhs, GpuRegister rhs) {
2331 switch (condition) {
2332 case kCondLT:
2333 case kCondGT:
2334 case kCondNE:
2335 case kCondLTU:
2336 return lhs == rhs;
2337 default:
2338 return false;
2339 }
2340}
2341
2342bool Mips64Assembler::Branch::IsUncond(BranchCondition condition,
2343 GpuRegister lhs,
2344 GpuRegister rhs) {
2345 switch (condition) {
2346 case kUncond:
2347 return true;
2348 case kCondGE:
2349 case kCondLE:
2350 case kCondEQ:
2351 case kCondGEU:
2352 return lhs == rhs;
2353 default:
2354 return false;
2355 }
2356}
2357
Alexey Frunze0cab6562017-07-25 15:19:36 -07002358Mips64Assembler::Branch::Branch(uint32_t location, uint32_t target, bool is_call, bool is_bare)
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002359 : old_location_(location),
2360 location_(location),
2361 target_(target),
2362 lhs_reg_(ZERO),
2363 rhs_reg_(ZERO),
2364 condition_(kUncond) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002365 InitializeType(
2366 (is_call ? (is_bare ? kBareCall : kCall) : (is_bare ? kBareCondBranch : kCondBranch)),
2367 /* is_r6 */ true);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002368}
2369
Alexey Frunze0cab6562017-07-25 15:19:36 -07002370Mips64Assembler::Branch::Branch(bool is_r6,
2371 uint32_t location,
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002372 uint32_t target,
2373 Mips64Assembler::BranchCondition condition,
2374 GpuRegister lhs_reg,
Alexey Frunze0cab6562017-07-25 15:19:36 -07002375 GpuRegister rhs_reg,
2376 bool is_bare)
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002377 : old_location_(location),
2378 location_(location),
2379 target_(target),
2380 lhs_reg_(lhs_reg),
2381 rhs_reg_(rhs_reg),
2382 condition_(condition) {
2383 CHECK_NE(condition, kUncond);
2384 switch (condition) {
2385 case kCondEQ:
2386 case kCondNE:
2387 case kCondLT:
2388 case kCondGE:
2389 case kCondLE:
2390 case kCondGT:
2391 case kCondLTU:
2392 case kCondGEU:
2393 CHECK_NE(lhs_reg, ZERO);
2394 CHECK_NE(rhs_reg, ZERO);
2395 break;
2396 case kCondLTZ:
2397 case kCondGEZ:
2398 case kCondLEZ:
2399 case kCondGTZ:
2400 case kCondEQZ:
2401 case kCondNEZ:
2402 CHECK_NE(lhs_reg, ZERO);
2403 CHECK_EQ(rhs_reg, ZERO);
2404 break;
Alexey Frunze299a9392015-12-08 16:08:02 -08002405 case kCondF:
2406 case kCondT:
2407 CHECK_EQ(rhs_reg, ZERO);
2408 break;
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002409 case kUncond:
2410 UNREACHABLE();
2411 }
2412 CHECK(!IsNop(condition, lhs_reg, rhs_reg));
2413 if (IsUncond(condition, lhs_reg, rhs_reg)) {
2414 // Branch condition is always true, make the branch unconditional.
2415 condition_ = kUncond;
2416 }
Alexey Frunze0cab6562017-07-25 15:19:36 -07002417 InitializeType((is_bare ? kBareCondBranch : kCondBranch), is_r6);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002418}
2419
Alexey Frunze19f6c692016-11-30 19:19:55 -08002420Mips64Assembler::Branch::Branch(uint32_t location, GpuRegister dest_reg, Type label_or_literal_type)
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002421 : old_location_(location),
2422 location_(location),
Alexey Frunze19f6c692016-11-30 19:19:55 -08002423 target_(kUnresolved),
2424 lhs_reg_(dest_reg),
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002425 rhs_reg_(ZERO),
2426 condition_(kUncond) {
Alexey Frunze19f6c692016-11-30 19:19:55 -08002427 CHECK_NE(dest_reg, ZERO);
Alexey Frunze0cab6562017-07-25 15:19:36 -07002428 InitializeType(label_or_literal_type, /* is_r6 */ true);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002429}
2430
2431Mips64Assembler::BranchCondition Mips64Assembler::Branch::OppositeCondition(
2432 Mips64Assembler::BranchCondition cond) {
2433 switch (cond) {
2434 case kCondLT:
2435 return kCondGE;
2436 case kCondGE:
2437 return kCondLT;
2438 case kCondLE:
2439 return kCondGT;
2440 case kCondGT:
2441 return kCondLE;
2442 case kCondLTZ:
2443 return kCondGEZ;
2444 case kCondGEZ:
2445 return kCondLTZ;
2446 case kCondLEZ:
2447 return kCondGTZ;
2448 case kCondGTZ:
2449 return kCondLEZ;
2450 case kCondEQ:
2451 return kCondNE;
2452 case kCondNE:
2453 return kCondEQ;
2454 case kCondEQZ:
2455 return kCondNEZ;
2456 case kCondNEZ:
2457 return kCondEQZ;
2458 case kCondLTU:
2459 return kCondGEU;
2460 case kCondGEU:
2461 return kCondLTU;
Alexey Frunze299a9392015-12-08 16:08:02 -08002462 case kCondF:
2463 return kCondT;
2464 case kCondT:
2465 return kCondF;
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002466 case kUncond:
2467 LOG(FATAL) << "Unexpected branch condition " << cond;
2468 }
2469 UNREACHABLE();
2470}
2471
2472Mips64Assembler::Branch::Type Mips64Assembler::Branch::GetType() const {
2473 return type_;
2474}
2475
2476Mips64Assembler::BranchCondition Mips64Assembler::Branch::GetCondition() const {
2477 return condition_;
2478}
2479
2480GpuRegister Mips64Assembler::Branch::GetLeftRegister() const {
2481 return lhs_reg_;
2482}
2483
2484GpuRegister Mips64Assembler::Branch::GetRightRegister() const {
2485 return rhs_reg_;
2486}
2487
2488uint32_t Mips64Assembler::Branch::GetTarget() const {
2489 return target_;
2490}
2491
2492uint32_t Mips64Assembler::Branch::GetLocation() const {
2493 return location_;
2494}
2495
2496uint32_t Mips64Assembler::Branch::GetOldLocation() const {
2497 return old_location_;
2498}
2499
2500uint32_t Mips64Assembler::Branch::GetLength() const {
2501 return branch_info_[type_].length;
2502}
2503
2504uint32_t Mips64Assembler::Branch::GetOldLength() const {
2505 return branch_info_[old_type_].length;
2506}
2507
2508uint32_t Mips64Assembler::Branch::GetSize() const {
2509 return GetLength() * sizeof(uint32_t);
2510}
2511
2512uint32_t Mips64Assembler::Branch::GetOldSize() const {
2513 return GetOldLength() * sizeof(uint32_t);
2514}
2515
2516uint32_t Mips64Assembler::Branch::GetEndLocation() const {
2517 return GetLocation() + GetSize();
2518}
2519
2520uint32_t Mips64Assembler::Branch::GetOldEndLocation() const {
2521 return GetOldLocation() + GetOldSize();
2522}
2523
Alexey Frunze0cab6562017-07-25 15:19:36 -07002524bool Mips64Assembler::Branch::IsBare() const {
2525 switch (type_) {
2526 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
2527 case kBareUncondBranch:
2528 case kBareCondBranch:
2529 case kBareCall:
2530 // R2 short branches (can't be promoted to long), delay slots filled manually.
2531 case kR2BareCondBranch:
2532 return true;
2533 default:
2534 return false;
2535 }
2536}
2537
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002538bool Mips64Assembler::Branch::IsLong() const {
2539 switch (type_) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002540 // R6 short branches (can be promoted to long).
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002541 case kUncondBranch:
2542 case kCondBranch:
2543 case kCall:
Alexey Frunze0cab6562017-07-25 15:19:36 -07002544 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
2545 case kBareUncondBranch:
2546 case kBareCondBranch:
2547 case kBareCall:
2548 // R2 short branches (can't be promoted to long), delay slots filled manually.
2549 case kR2BareCondBranch:
Alexey Frunze19f6c692016-11-30 19:19:55 -08002550 // Near label.
2551 case kLabel:
2552 // Near literals.
2553 case kLiteral:
2554 case kLiteralUnsigned:
2555 case kLiteralLong:
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002556 return false;
2557 // Long branches.
2558 case kLongUncondBranch:
2559 case kLongCondBranch:
2560 case kLongCall:
Alexey Frunze19f6c692016-11-30 19:19:55 -08002561 // Far label.
2562 case kFarLabel:
2563 // Far literals.
2564 case kFarLiteral:
2565 case kFarLiteralUnsigned:
2566 case kFarLiteralLong:
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002567 return true;
2568 }
2569 UNREACHABLE();
2570}
2571
2572bool Mips64Assembler::Branch::IsResolved() const {
2573 return target_ != kUnresolved;
2574}
2575
2576Mips64Assembler::Branch::OffsetBits Mips64Assembler::Branch::GetOffsetSize() const {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002577 bool r6_cond_branch = (type_ == kCondBranch || type_ == kBareCondBranch);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002578 OffsetBits offset_size =
Alexey Frunze0cab6562017-07-25 15:19:36 -07002579 (r6_cond_branch && (condition_ == kCondEQZ || condition_ == kCondNEZ))
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002580 ? kOffset23
2581 : branch_info_[type_].offset_size;
2582 return offset_size;
2583}
2584
2585Mips64Assembler::Branch::OffsetBits Mips64Assembler::Branch::GetOffsetSizeNeeded(uint32_t location,
2586 uint32_t target) {
2587 // For unresolved targets assume the shortest encoding
2588 // (later it will be made longer if needed).
2589 if (target == kUnresolved)
2590 return kOffset16;
2591 int64_t distance = static_cast<int64_t>(target) - location;
2592 // To simplify calculations in composite branches consisting of multiple instructions
2593 // bump up the distance by a value larger than the max byte size of a composite branch.
2594 distance += (distance >= 0) ? kMaxBranchSize : -kMaxBranchSize;
2595 if (IsInt<kOffset16>(distance))
2596 return kOffset16;
2597 else if (IsInt<kOffset18>(distance))
2598 return kOffset18;
2599 else if (IsInt<kOffset21>(distance))
2600 return kOffset21;
2601 else if (IsInt<kOffset23>(distance))
2602 return kOffset23;
2603 else if (IsInt<kOffset28>(distance))
2604 return kOffset28;
2605 return kOffset32;
2606}
2607
2608void Mips64Assembler::Branch::Resolve(uint32_t target) {
2609 target_ = target;
2610}
2611
2612void Mips64Assembler::Branch::Relocate(uint32_t expand_location, uint32_t delta) {
2613 if (location_ > expand_location) {
2614 location_ += delta;
2615 }
2616 if (!IsResolved()) {
2617 return; // Don't know the target yet.
2618 }
2619 if (target_ > expand_location) {
2620 target_ += delta;
2621 }
2622}
2623
2624void Mips64Assembler::Branch::PromoteToLong() {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002625 CHECK(!IsBare()); // Bare branches do not promote.
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002626 switch (type_) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07002627 // R6 short branches (can be promoted to long).
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002628 case kUncondBranch:
2629 type_ = kLongUncondBranch;
2630 break;
2631 case kCondBranch:
2632 type_ = kLongCondBranch;
2633 break;
2634 case kCall:
2635 type_ = kLongCall;
2636 break;
Alexey Frunze19f6c692016-11-30 19:19:55 -08002637 // Near label.
2638 case kLabel:
2639 type_ = kFarLabel;
2640 break;
2641 // Near literals.
2642 case kLiteral:
2643 type_ = kFarLiteral;
2644 break;
2645 case kLiteralUnsigned:
2646 type_ = kFarLiteralUnsigned;
2647 break;
2648 case kLiteralLong:
2649 type_ = kFarLiteralLong;
2650 break;
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002651 default:
2652 // Note: 'type_' is already long.
2653 break;
2654 }
2655 CHECK(IsLong());
2656}
2657
2658uint32_t Mips64Assembler::Branch::PromoteIfNeeded(uint32_t max_short_distance) {
2659 // If the branch is still unresolved or already long, nothing to do.
2660 if (IsLong() || !IsResolved()) {
2661 return 0;
2662 }
2663 // Promote the short branch to long if the offset size is too small
2664 // to hold the distance between location_ and target_.
2665 if (GetOffsetSizeNeeded(location_, target_) > GetOffsetSize()) {
2666 PromoteToLong();
2667 uint32_t old_size = GetOldSize();
2668 uint32_t new_size = GetSize();
2669 CHECK_GT(new_size, old_size);
2670 return new_size - old_size;
2671 }
2672 // The following logic is for debugging/testing purposes.
2673 // Promote some short branches to long when it's not really required.
Alexey Frunze0cab6562017-07-25 15:19:36 -07002674 if (UNLIKELY(max_short_distance != std::numeric_limits<uint32_t>::max() && !IsBare())) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002675 int64_t distance = static_cast<int64_t>(target_) - location_;
2676 distance = (distance >= 0) ? distance : -distance;
2677 if (distance >= max_short_distance) {
2678 PromoteToLong();
2679 uint32_t old_size = GetOldSize();
2680 uint32_t new_size = GetSize();
2681 CHECK_GT(new_size, old_size);
2682 return new_size - old_size;
2683 }
2684 }
2685 return 0;
2686}
2687
2688uint32_t Mips64Assembler::Branch::GetOffsetLocation() const {
2689 return location_ + branch_info_[type_].instr_offset * sizeof(uint32_t);
2690}
2691
2692uint32_t Mips64Assembler::Branch::GetOffset() const {
2693 CHECK(IsResolved());
2694 uint32_t ofs_mask = 0xFFFFFFFF >> (32 - GetOffsetSize());
2695 // Calculate the byte distance between instructions and also account for
2696 // different PC-relative origins.
Alexey Frunze19f6c692016-11-30 19:19:55 -08002697 uint32_t offset_location = GetOffsetLocation();
2698 if (type_ == kLiteralLong) {
2699 // Special case for the ldpc instruction, whose address (PC) is rounded down to
2700 // a multiple of 8 before adding the offset.
2701 // Note, branch promotion has already taken care of aligning `target_` to an
2702 // address that's a multiple of 8.
2703 offset_location = RoundDown(offset_location, sizeof(uint64_t));
2704 }
2705 uint32_t offset = target_ - offset_location - branch_info_[type_].pc_org * sizeof(uint32_t);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002706 // Prepare the offset for encoding into the instruction(s).
2707 offset = (offset & ofs_mask) >> branch_info_[type_].offset_shift;
2708 return offset;
2709}
2710
2711Mips64Assembler::Branch* Mips64Assembler::GetBranch(uint32_t branch_id) {
2712 CHECK_LT(branch_id, branches_.size());
2713 return &branches_[branch_id];
2714}
2715
2716const Mips64Assembler::Branch* Mips64Assembler::GetBranch(uint32_t branch_id) const {
2717 CHECK_LT(branch_id, branches_.size());
2718 return &branches_[branch_id];
2719}
2720
2721void Mips64Assembler::Bind(Mips64Label* label) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002722 CHECK(!label->IsBound());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002723 uint32_t bound_pc = buffer_.Size();
Alexey Frunze4dda3372015-06-01 18:31:49 -07002724
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002725 // Walk the list of branches referring to and preceding this label.
2726 // Store the previously unknown target addresses in them.
Alexey Frunze4dda3372015-06-01 18:31:49 -07002727 while (label->IsLinked()) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002728 uint32_t branch_id = label->Position();
2729 Branch* branch = GetBranch(branch_id);
2730 branch->Resolve(bound_pc);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002731
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002732 uint32_t branch_location = branch->GetLocation();
2733 // Extract the location of the previous branch in the list (walking the list backwards;
2734 // the previous branch ID was stored in the space reserved for this branch).
2735 uint32_t prev = buffer_.Load<uint32_t>(branch_location);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002736
2737 // On to the previous branch in the list...
2738 label->position_ = prev;
2739 }
2740
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002741 // Now make the label object contain its own location (relative to the end of the preceding
2742 // branch, if any; it will be used by the branches referring to and following this label).
2743 label->prev_branch_id_plus_one_ = branches_.size();
2744 if (label->prev_branch_id_plus_one_) {
2745 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
2746 const Branch* branch = GetBranch(branch_id);
2747 bound_pc -= branch->GetEndLocation();
2748 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002749 label->BindTo(bound_pc);
2750}
2751
Alexey Frunze19f6c692016-11-30 19:19:55 -08002752uint32_t Mips64Assembler::GetLabelLocation(const Mips64Label* label) const {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002753 CHECK(label->IsBound());
2754 uint32_t target = label->Position();
2755 if (label->prev_branch_id_plus_one_) {
2756 // Get label location based on the branch preceding it.
2757 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
2758 const Branch* branch = GetBranch(branch_id);
2759 target += branch->GetEndLocation();
2760 }
2761 return target;
2762}
2763
2764uint32_t Mips64Assembler::GetAdjustedPosition(uint32_t old_position) {
2765 // We can reconstruct the adjustment by going through all the branches from the beginning
2766 // up to the old_position. Since we expect AdjustedPosition() to be called in a loop
2767 // with increasing old_position, we can use the data from last AdjustedPosition() to
2768 // continue where we left off and the whole loop should be O(m+n) where m is the number
2769 // of positions to adjust and n is the number of branches.
2770 if (old_position < last_old_position_) {
2771 last_position_adjustment_ = 0;
2772 last_old_position_ = 0;
2773 last_branch_id_ = 0;
2774 }
2775 while (last_branch_id_ != branches_.size()) {
2776 const Branch* branch = GetBranch(last_branch_id_);
2777 if (branch->GetLocation() >= old_position + last_position_adjustment_) {
2778 break;
2779 }
2780 last_position_adjustment_ += branch->GetSize() - branch->GetOldSize();
2781 ++last_branch_id_;
2782 }
2783 last_old_position_ = old_position;
2784 return old_position + last_position_adjustment_;
2785}
2786
2787void Mips64Assembler::FinalizeLabeledBranch(Mips64Label* label) {
2788 uint32_t length = branches_.back().GetLength();
2789 if (!label->IsBound()) {
2790 // Branch forward (to a following label), distance is unknown.
2791 // The first branch forward will contain 0, serving as the terminator of
2792 // the list of forward-reaching branches.
2793 Emit(label->position_);
2794 length--;
2795 // Now make the label object point to this branch
2796 // (this forms a linked list of branches preceding this label).
2797 uint32_t branch_id = branches_.size() - 1;
2798 label->LinkTo(branch_id);
2799 }
2800 // Reserve space for the branch.
2801 while (length--) {
2802 Nop();
Alexey Frunze4dda3372015-06-01 18:31:49 -07002803 }
2804}
2805
Alexey Frunze0cab6562017-07-25 15:19:36 -07002806void Mips64Assembler::Buncond(Mips64Label* label, bool is_bare) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002807 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07002808 branches_.emplace_back(buffer_.Size(), target, /* is_call */ false, is_bare);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002809 FinalizeLabeledBranch(label);
2810}
2811
2812void Mips64Assembler::Bcond(Mips64Label* label,
Alexey Frunze0cab6562017-07-25 15:19:36 -07002813 bool is_r6,
2814 bool is_bare,
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002815 BranchCondition condition,
2816 GpuRegister lhs,
2817 GpuRegister rhs) {
2818 // If lhs = rhs, this can be a NOP.
2819 if (Branch::IsNop(condition, lhs, rhs)) {
2820 return;
2821 }
2822 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07002823 branches_.emplace_back(is_r6, buffer_.Size(), target, condition, lhs, rhs, is_bare);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002824 FinalizeLabeledBranch(label);
2825}
2826
Alexey Frunze0cab6562017-07-25 15:19:36 -07002827void Mips64Assembler::Call(Mips64Label* label, bool is_bare) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002828 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07002829 branches_.emplace_back(buffer_.Size(), target, /* is_call */ true, is_bare);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002830 FinalizeLabeledBranch(label);
2831}
2832
Alexey Frunze19f6c692016-11-30 19:19:55 -08002833void Mips64Assembler::LoadLabelAddress(GpuRegister dest_reg, Mips64Label* label) {
2834 // Label address loads are treated as pseudo branches since they require very similar handling.
2835 DCHECK(!label->IsBound());
2836 branches_.emplace_back(buffer_.Size(), dest_reg, Branch::kLabel);
2837 FinalizeLabeledBranch(label);
2838}
2839
2840Literal* Mips64Assembler::NewLiteral(size_t size, const uint8_t* data) {
2841 // We don't support byte and half-word literals.
2842 if (size == 4u) {
2843 literals_.emplace_back(size, data);
2844 return &literals_.back();
2845 } else {
2846 DCHECK_EQ(size, 8u);
2847 long_literals_.emplace_back(size, data);
2848 return &long_literals_.back();
2849 }
2850}
2851
2852void Mips64Assembler::LoadLiteral(GpuRegister dest_reg,
2853 LoadOperandType load_type,
2854 Literal* literal) {
2855 // Literal loads are treated as pseudo branches since they require very similar handling.
2856 Branch::Type literal_type;
2857 switch (load_type) {
2858 case kLoadWord:
2859 DCHECK_EQ(literal->GetSize(), 4u);
2860 literal_type = Branch::kLiteral;
2861 break;
2862 case kLoadUnsignedWord:
2863 DCHECK_EQ(literal->GetSize(), 4u);
2864 literal_type = Branch::kLiteralUnsigned;
2865 break;
2866 case kLoadDoubleword:
2867 DCHECK_EQ(literal->GetSize(), 8u);
2868 literal_type = Branch::kLiteralLong;
2869 break;
2870 default:
2871 LOG(FATAL) << "Unexpected literal load type " << load_type;
2872 UNREACHABLE();
2873 }
2874 Mips64Label* label = literal->GetLabel();
2875 DCHECK(!label->IsBound());
2876 branches_.emplace_back(buffer_.Size(), dest_reg, literal_type);
2877 FinalizeLabeledBranch(label);
2878}
2879
Alexey Frunze0960ac52016-12-20 17:24:59 -08002880JumpTable* Mips64Assembler::CreateJumpTable(std::vector<Mips64Label*>&& labels) {
2881 jump_tables_.emplace_back(std::move(labels));
2882 JumpTable* table = &jump_tables_.back();
2883 DCHECK(!table->GetLabel()->IsBound());
2884 return table;
2885}
2886
2887void Mips64Assembler::ReserveJumpTableSpace() {
2888 if (!jump_tables_.empty()) {
2889 for (JumpTable& table : jump_tables_) {
2890 Mips64Label* label = table.GetLabel();
2891 Bind(label);
2892
2893 // Bulk ensure capacity, as this may be large.
2894 size_t orig_size = buffer_.Size();
2895 size_t required_capacity = orig_size + table.GetSize();
2896 if (required_capacity > buffer_.Capacity()) {
2897 buffer_.ExtendCapacity(required_capacity);
2898 }
2899#ifndef NDEBUG
2900 buffer_.has_ensured_capacity_ = true;
2901#endif
2902
2903 // Fill the space with dummy data as the data is not final
2904 // until the branches have been promoted. And we shouldn't
2905 // be moving uninitialized data during branch promotion.
2906 for (size_t cnt = table.GetData().size(), i = 0; i < cnt; i++) {
2907 buffer_.Emit<uint32_t>(0x1abe1234u);
2908 }
2909
2910#ifndef NDEBUG
2911 buffer_.has_ensured_capacity_ = false;
2912#endif
2913 }
2914 }
2915}
2916
2917void Mips64Assembler::EmitJumpTables() {
2918 if (!jump_tables_.empty()) {
2919 CHECK(!overwriting_);
2920 // Switch from appending instructions at the end of the buffer to overwriting
2921 // existing instructions (here, jump tables) in the buffer.
2922 overwriting_ = true;
2923
2924 for (JumpTable& table : jump_tables_) {
2925 Mips64Label* table_label = table.GetLabel();
2926 uint32_t start = GetLabelLocation(table_label);
2927 overwrite_location_ = start;
2928
2929 for (Mips64Label* target : table.GetData()) {
2930 CHECK_EQ(buffer_.Load<uint32_t>(overwrite_location_), 0x1abe1234u);
2931 // The table will contain target addresses relative to the table start.
2932 uint32_t offset = GetLabelLocation(target) - start;
2933 Emit(offset);
2934 }
2935 }
2936
2937 overwriting_ = false;
2938 }
2939}
2940
Alexey Frunze19f6c692016-11-30 19:19:55 -08002941void Mips64Assembler::EmitLiterals() {
2942 if (!literals_.empty()) {
2943 for (Literal& literal : literals_) {
2944 Mips64Label* label = literal.GetLabel();
2945 Bind(label);
2946 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2947 DCHECK_EQ(literal.GetSize(), 4u);
2948 for (size_t i = 0, size = literal.GetSize(); i != size; ++i) {
2949 buffer_.Emit<uint8_t>(literal.GetData()[i]);
2950 }
2951 }
2952 }
2953 if (!long_literals_.empty()) {
2954 // Reserve 4 bytes for potential alignment. If after the branch promotion the 64-bit
2955 // literals don't end up 8-byte-aligned, they will be moved down 4 bytes.
2956 Emit(0); // NOP.
2957 for (Literal& literal : long_literals_) {
2958 Mips64Label* label = literal.GetLabel();
2959 Bind(label);
2960 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2961 DCHECK_EQ(literal.GetSize(), 8u);
2962 for (size_t i = 0, size = literal.GetSize(); i != size; ++i) {
2963 buffer_.Emit<uint8_t>(literal.GetData()[i]);
2964 }
2965 }
2966 }
2967}
2968
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002969void Mips64Assembler::PromoteBranches() {
2970 // Promote short branches to long as necessary.
2971 bool changed;
2972 do {
2973 changed = false;
2974 for (auto& branch : branches_) {
2975 CHECK(branch.IsResolved());
2976 uint32_t delta = branch.PromoteIfNeeded();
2977 // If this branch has been promoted and needs to expand in size,
2978 // relocate all branches by the expansion size.
2979 if (delta) {
2980 changed = true;
2981 uint32_t expand_location = branch.GetLocation();
2982 for (auto& branch2 : branches_) {
2983 branch2.Relocate(expand_location, delta);
2984 }
2985 }
2986 }
2987 } while (changed);
2988
2989 // Account for branch expansion by resizing the code buffer
2990 // and moving the code in it to its final location.
2991 size_t branch_count = branches_.size();
2992 if (branch_count > 0) {
2993 // Resize.
2994 Branch& last_branch = branches_[branch_count - 1];
2995 uint32_t size_delta = last_branch.GetEndLocation() - last_branch.GetOldEndLocation();
2996 uint32_t old_size = buffer_.Size();
2997 buffer_.Resize(old_size + size_delta);
2998 // Move the code residing between branch placeholders.
2999 uint32_t end = old_size;
3000 for (size_t i = branch_count; i > 0; ) {
3001 Branch& branch = branches_[--i];
3002 uint32_t size = end - branch.GetOldEndLocation();
3003 buffer_.Move(branch.GetEndLocation(), branch.GetOldEndLocation(), size);
3004 end = branch.GetOldLocation();
3005 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003006 }
Alexey Frunze19f6c692016-11-30 19:19:55 -08003007
3008 // Align 64-bit literals by moving them down by 4 bytes if needed.
3009 // This will reduce the PC-relative distance, which should be safe for both near and far literals.
3010 if (!long_literals_.empty()) {
3011 uint32_t first_literal_location = GetLabelLocation(long_literals_.front().GetLabel());
3012 size_t lit_size = long_literals_.size() * sizeof(uint64_t);
3013 size_t buf_size = buffer_.Size();
3014 // 64-bit literals must be at the very end of the buffer.
3015 CHECK_EQ(first_literal_location + lit_size, buf_size);
3016 if (!IsAligned<sizeof(uint64_t)>(first_literal_location)) {
3017 buffer_.Move(first_literal_location - sizeof(uint32_t), first_literal_location, lit_size);
3018 // The 4 reserved bytes proved useless, reduce the buffer size.
3019 buffer_.Resize(buf_size - sizeof(uint32_t));
3020 // Reduce target addresses in literal and address loads by 4 bytes in order for correct
3021 // offsets from PC to be generated.
3022 for (auto& branch : branches_) {
3023 uint32_t target = branch.GetTarget();
3024 if (target >= first_literal_location) {
3025 branch.Resolve(target - sizeof(uint32_t));
3026 }
3027 }
3028 // If after this we ever call GetLabelLocation() to get the location of a 64-bit literal,
3029 // we need to adjust the location of the literal's label as well.
3030 for (Literal& literal : long_literals_) {
3031 // Bound label's position is negative, hence incrementing it instead of decrementing.
3032 literal.GetLabel()->position_ += sizeof(uint32_t);
3033 }
3034 }
3035 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003036}
3037
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003038// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
3039const Mips64Assembler::Branch::BranchInfo Mips64Assembler::Branch::branch_info_[] = {
Alexey Frunze0cab6562017-07-25 15:19:36 -07003040 // R6 short branches (can be promoted to long).
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003041 { 1, 0, 1, Mips64Assembler::Branch::kOffset28, 2 }, // kUncondBranch
3042 { 2, 0, 1, Mips64Assembler::Branch::kOffset18, 2 }, // kCondBranch
3043 // Exception: kOffset23 for beqzc/bnezc
Alexey Frunze19f6c692016-11-30 19:19:55 -08003044 { 1, 0, 1, Mips64Assembler::Branch::kOffset28, 2 }, // kCall
Alexey Frunze0cab6562017-07-25 15:19:36 -07003045 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
3046 { 1, 0, 1, Mips64Assembler::Branch::kOffset28, 2 }, // kBareUncondBranch
3047 { 1, 0, 1, Mips64Assembler::Branch::kOffset18, 2 }, // kBareCondBranch
3048 // Exception: kOffset23 for beqzc/bnezc
3049 { 1, 0, 1, Mips64Assembler::Branch::kOffset28, 2 }, // kBareCall
3050 // R2 short branches (can't be promoted to long), delay slots filled manually.
3051 { 1, 0, 1, Mips64Assembler::Branch::kOffset18, 2 }, // kR2BareCondBranch
Alexey Frunze19f6c692016-11-30 19:19:55 -08003052 // Near label.
3053 { 1, 0, 0, Mips64Assembler::Branch::kOffset21, 2 }, // kLabel
3054 // Near literals.
3055 { 1, 0, 0, Mips64Assembler::Branch::kOffset21, 2 }, // kLiteral
3056 { 1, 0, 0, Mips64Assembler::Branch::kOffset21, 2 }, // kLiteralUnsigned
3057 { 1, 0, 0, Mips64Assembler::Branch::kOffset21, 3 }, // kLiteralLong
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003058 // Long branches.
3059 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kLongUncondBranch
3060 { 3, 1, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kLongCondBranch
Alexey Frunze19f6c692016-11-30 19:19:55 -08003061 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kLongCall
3062 // Far label.
3063 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kFarLabel
3064 // Far literals.
3065 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kFarLiteral
3066 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kFarLiteralUnsigned
3067 { 2, 0, 0, Mips64Assembler::Branch::kOffset32, 0 }, // kFarLiteralLong
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003068};
3069
3070// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
3071void Mips64Assembler::EmitBranch(Mips64Assembler::Branch* branch) {
3072 CHECK(overwriting_);
3073 overwrite_location_ = branch->GetLocation();
3074 uint32_t offset = branch->GetOffset();
3075 BranchCondition condition = branch->GetCondition();
3076 GpuRegister lhs = branch->GetLeftRegister();
3077 GpuRegister rhs = branch->GetRightRegister();
3078 switch (branch->GetType()) {
3079 // Short branches.
3080 case Branch::kUncondBranch:
3081 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3082 Bc(offset);
3083 break;
3084 case Branch::kCondBranch:
3085 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunze0cab6562017-07-25 15:19:36 -07003086 EmitBcondR6(condition, lhs, rhs, offset);
Alexey Frunze299a9392015-12-08 16:08:02 -08003087 Nop(); // TODO: improve by filling the forbidden/delay slot.
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003088 break;
3089 case Branch::kCall:
3090 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunze19f6c692016-11-30 19:19:55 -08003091 Balc(offset);
3092 break;
Alexey Frunze0cab6562017-07-25 15:19:36 -07003093 case Branch::kBareUncondBranch:
3094 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3095 Bc(offset);
3096 break;
3097 case Branch::kBareCondBranch:
3098 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3099 EmitBcondR6(condition, lhs, rhs, offset);
3100 break;
3101 case Branch::kBareCall:
3102 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3103 Balc(offset);
3104 break;
3105 case Branch::kR2BareCondBranch:
3106 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3107 EmitBcondR2(condition, lhs, rhs, offset);
3108 break;
Alexey Frunze19f6c692016-11-30 19:19:55 -08003109
3110 // Near label.
3111 case Branch::kLabel:
3112 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003113 Addiupc(lhs, offset);
Alexey Frunze19f6c692016-11-30 19:19:55 -08003114 break;
3115 // Near literals.
3116 case Branch::kLiteral:
3117 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3118 Lwpc(lhs, offset);
3119 break;
3120 case Branch::kLiteralUnsigned:
3121 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3122 Lwupc(lhs, offset);
3123 break;
3124 case Branch::kLiteralLong:
3125 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3126 Ldpc(lhs, offset);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003127 break;
3128
3129 // Long branches.
3130 case Branch::kLongUncondBranch:
3131 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
3132 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3133 Auipc(AT, High16Bits(offset));
3134 Jic(AT, Low16Bits(offset));
3135 break;
3136 case Branch::kLongCondBranch:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003137 EmitBcondR6(Branch::OppositeCondition(condition), lhs, rhs, 2);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003138 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
3139 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3140 Auipc(AT, High16Bits(offset));
3141 Jic(AT, Low16Bits(offset));
3142 break;
3143 case Branch::kLongCall:
Alexey Frunze19f6c692016-11-30 19:19:55 -08003144 offset += (offset & 0x8000) << 1; // Account for sign extension in jialc.
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003145 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunze19f6c692016-11-30 19:19:55 -08003146 Auipc(AT, High16Bits(offset));
3147 Jialc(AT, Low16Bits(offset));
3148 break;
3149
3150 // Far label.
3151 case Branch::kFarLabel:
Alexey Frunzef63f5692016-12-13 17:43:11 -08003152 offset += (offset & 0x8000) << 1; // Account for sign extension in daddiu.
Alexey Frunze19f6c692016-11-30 19:19:55 -08003153 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3154 Auipc(AT, High16Bits(offset));
Alexey Frunzef63f5692016-12-13 17:43:11 -08003155 Daddiu(lhs, AT, Low16Bits(offset));
Alexey Frunze19f6c692016-11-30 19:19:55 -08003156 break;
3157 // Far literals.
3158 case Branch::kFarLiteral:
3159 offset += (offset & 0x8000) << 1; // Account for sign extension in lw.
3160 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3161 Auipc(AT, High16Bits(offset));
3162 Lw(lhs, AT, Low16Bits(offset));
3163 break;
3164 case Branch::kFarLiteralUnsigned:
3165 offset += (offset & 0x8000) << 1; // Account for sign extension in lwu.
3166 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3167 Auipc(AT, High16Bits(offset));
3168 Lwu(lhs, AT, Low16Bits(offset));
3169 break;
3170 case Branch::kFarLiteralLong:
3171 offset += (offset & 0x8000) << 1; // Account for sign extension in ld.
3172 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3173 Auipc(AT, High16Bits(offset));
3174 Ld(lhs, AT, Low16Bits(offset));
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003175 break;
3176 }
3177 CHECK_EQ(overwrite_location_, branch->GetEndLocation());
3178 CHECK_LT(branch->GetSize(), static_cast<uint32_t>(Branch::kMaxBranchSize));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003179}
3180
Alexey Frunze0cab6562017-07-25 15:19:36 -07003181void Mips64Assembler::Bc(Mips64Label* label, bool is_bare) {
3182 Buncond(label, is_bare);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003183}
3184
Alexey Frunze0cab6562017-07-25 15:19:36 -07003185void Mips64Assembler::Balc(Mips64Label* label, bool is_bare) {
3186 Call(label, is_bare);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003187}
3188
Alexey Frunze0cab6562017-07-25 15:19:36 -07003189void Mips64Assembler::Bltc(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3190 Bcond(label, /* is_r6 */ true, is_bare, kCondLT, rs, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003191}
3192
Alexey Frunze0cab6562017-07-25 15:19:36 -07003193void Mips64Assembler::Bltzc(GpuRegister rt, Mips64Label* label, bool is_bare) {
3194 Bcond(label, /* is_r6 */ true, is_bare, kCondLTZ, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003195}
3196
Alexey Frunze0cab6562017-07-25 15:19:36 -07003197void Mips64Assembler::Bgtzc(GpuRegister rt, Mips64Label* label, bool is_bare) {
3198 Bcond(label, /* is_r6 */ true, is_bare, kCondGTZ, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003199}
3200
Alexey Frunze0cab6562017-07-25 15:19:36 -07003201void Mips64Assembler::Bgec(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3202 Bcond(label, /* is_r6 */ true, is_bare, kCondGE, rs, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003203}
3204
Alexey Frunze0cab6562017-07-25 15:19:36 -07003205void Mips64Assembler::Bgezc(GpuRegister rt, Mips64Label* label, bool is_bare) {
3206 Bcond(label, /* is_r6 */ true, is_bare, kCondGEZ, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003207}
3208
Alexey Frunze0cab6562017-07-25 15:19:36 -07003209void Mips64Assembler::Blezc(GpuRegister rt, Mips64Label* label, bool is_bare) {
3210 Bcond(label, /* is_r6 */ true, is_bare, kCondLEZ, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003211}
3212
Alexey Frunze0cab6562017-07-25 15:19:36 -07003213void Mips64Assembler::Bltuc(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3214 Bcond(label, /* is_r6 */ true, is_bare, kCondLTU, rs, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003215}
3216
Alexey Frunze0cab6562017-07-25 15:19:36 -07003217void Mips64Assembler::Bgeuc(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3218 Bcond(label, /* is_r6 */ true, is_bare, kCondGEU, rs, rt);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003219}
3220
Alexey Frunze0cab6562017-07-25 15:19:36 -07003221void Mips64Assembler::Beqc(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3222 Bcond(label, /* is_r6 */ true, is_bare, kCondEQ, rs, rt);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003223}
3224
Alexey Frunze0cab6562017-07-25 15:19:36 -07003225void Mips64Assembler::Bnec(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3226 Bcond(label, /* is_r6 */ true, is_bare, kCondNE, rs, rt);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003227}
3228
Alexey Frunze0cab6562017-07-25 15:19:36 -07003229void Mips64Assembler::Beqzc(GpuRegister rs, Mips64Label* label, bool is_bare) {
3230 Bcond(label, /* is_r6 */ true, is_bare, kCondEQZ, rs);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003231}
3232
Alexey Frunze0cab6562017-07-25 15:19:36 -07003233void Mips64Assembler::Bnezc(GpuRegister rs, Mips64Label* label, bool is_bare) {
3234 Bcond(label, /* is_r6 */ true, is_bare, kCondNEZ, rs);
Andreas Gampe57b34292015-01-14 15:45:59 -08003235}
3236
Alexey Frunze0cab6562017-07-25 15:19:36 -07003237void Mips64Assembler::Bc1eqz(FpuRegister ft, Mips64Label* label, bool is_bare) {
3238 Bcond(label, /* is_r6 */ true, is_bare, kCondF, static_cast<GpuRegister>(ft), ZERO);
Alexey Frunze299a9392015-12-08 16:08:02 -08003239}
3240
Alexey Frunze0cab6562017-07-25 15:19:36 -07003241void Mips64Assembler::Bc1nez(FpuRegister ft, Mips64Label* label, bool is_bare) {
3242 Bcond(label, /* is_r6 */ true, is_bare, kCondT, static_cast<GpuRegister>(ft), ZERO);
3243}
3244
3245void Mips64Assembler::Bltz(GpuRegister rt, Mips64Label* label, bool is_bare) {
3246 CHECK(is_bare);
3247 Bcond(label, /* is_r6 */ false, is_bare, kCondLTZ, rt);
3248}
3249
3250void Mips64Assembler::Bgtz(GpuRegister rt, Mips64Label* label, bool is_bare) {
3251 CHECK(is_bare);
3252 Bcond(label, /* is_r6 */ false, is_bare, kCondGTZ, rt);
3253}
3254
3255void Mips64Assembler::Bgez(GpuRegister rt, Mips64Label* label, bool is_bare) {
3256 CHECK(is_bare);
3257 Bcond(label, /* is_r6 */ false, is_bare, kCondGEZ, rt);
3258}
3259
3260void Mips64Assembler::Blez(GpuRegister rt, Mips64Label* label, bool is_bare) {
3261 CHECK(is_bare);
3262 Bcond(label, /* is_r6 */ false, is_bare, kCondLEZ, rt);
3263}
3264
3265void Mips64Assembler::Beq(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3266 CHECK(is_bare);
3267 Bcond(label, /* is_r6 */ false, is_bare, kCondEQ, rs, rt);
3268}
3269
3270void Mips64Assembler::Bne(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) {
3271 CHECK(is_bare);
3272 Bcond(label, /* is_r6 */ false, is_bare, kCondNE, rs, rt);
3273}
3274
3275void Mips64Assembler::Beqz(GpuRegister rs, Mips64Label* label, bool is_bare) {
3276 CHECK(is_bare);
3277 Bcond(label, /* is_r6 */ false, is_bare, kCondEQZ, rs);
3278}
3279
3280void Mips64Assembler::Bnez(GpuRegister rs, Mips64Label* label, bool is_bare) {
3281 CHECK(is_bare);
3282 Bcond(label, /* is_r6 */ false, is_bare, kCondNEZ, rs);
Alexey Frunze299a9392015-12-08 16:08:02 -08003283}
3284
Chris Larsenc3fec0c2016-12-15 11:44:14 -08003285void Mips64Assembler::AdjustBaseAndOffset(GpuRegister& base,
3286 int32_t& offset,
3287 bool is_doubleword) {
3288 // This method is used to adjust the base register and offset pair
3289 // for a load/store when the offset doesn't fit into int16_t.
3290 // It is assumed that `base + offset` is sufficiently aligned for memory
3291 // operands that are machine word in size or smaller. For doubleword-sized
3292 // operands it's assumed that `base` is a multiple of 8, while `offset`
3293 // may be a multiple of 4 (e.g. 4-byte-aligned long and double arguments
3294 // and spilled variables on the stack accessed relative to the stack
3295 // pointer register).
3296 // We preserve the "alignment" of `offset` by adjusting it by a multiple of 8.
3297 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
3298
3299 bool doubleword_aligned = IsAligned<kMips64DoublewordSize>(offset);
3300 bool two_accesses = is_doubleword && !doubleword_aligned;
3301
3302 // IsInt<16> must be passed a signed value, hence the static cast below.
3303 if (IsInt<16>(offset) &&
3304 (!two_accesses || IsInt<16>(static_cast<int32_t>(offset + kMips64WordSize)))) {
3305 // Nothing to do: `offset` (and, if needed, `offset + 4`) fits into int16_t.
3306 return;
3307 }
3308
3309 // Remember the "(mis)alignment" of `offset`, it will be checked at the end.
3310 uint32_t misalignment = offset & (kMips64DoublewordSize - 1);
3311
3312 // First, see if `offset` can be represented as a sum of two 16-bit signed
3313 // offsets. This can save an instruction.
3314 // To simplify matters, only do this for a symmetric range of offsets from
3315 // about -64KB to about +64KB, allowing further addition of 4 when accessing
3316 // 64-bit variables with two 32-bit accesses.
3317 constexpr int32_t kMinOffsetForSimpleAdjustment = 0x7ff8; // Max int16_t that's a multiple of 8.
3318 constexpr int32_t kMaxOffsetForSimpleAdjustment = 2 * kMinOffsetForSimpleAdjustment;
3319
3320 if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
3321 Daddiu(AT, base, kMinOffsetForSimpleAdjustment);
3322 offset -= kMinOffsetForSimpleAdjustment;
3323 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
3324 Daddiu(AT, base, -kMinOffsetForSimpleAdjustment);
3325 offset += kMinOffsetForSimpleAdjustment;
3326 } else {
3327 // In more complex cases take advantage of the daui instruction, e.g.:
3328 // daui AT, base, offset_high
3329 // [dahi AT, 1] // When `offset` is close to +2GB.
3330 // lw reg_lo, offset_low(AT)
3331 // [lw reg_hi, (offset_low+4)(AT)] // If misaligned 64-bit load.
3332 // or when offset_low+4 overflows int16_t:
3333 // daui AT, base, offset_high
3334 // daddiu AT, AT, 8
3335 // lw reg_lo, (offset_low-8)(AT)
3336 // lw reg_hi, (offset_low-4)(AT)
3337 int16_t offset_low = Low16Bits(offset);
3338 int32_t offset_low32 = offset_low;
3339 int16_t offset_high = High16Bits(offset);
3340 bool increment_hi16 = offset_low < 0;
3341 bool overflow_hi16 = false;
3342
3343 if (increment_hi16) {
3344 offset_high++;
3345 overflow_hi16 = (offset_high == -32768);
3346 }
3347 Daui(AT, base, offset_high);
3348
3349 if (overflow_hi16) {
3350 Dahi(AT, 1);
3351 }
3352
3353 if (two_accesses && !IsInt<16>(static_cast<int32_t>(offset_low32 + kMips64WordSize))) {
3354 // Avoid overflow in the 16-bit offset of the load/store instruction when adding 4.
3355 Daddiu(AT, AT, kMips64DoublewordSize);
3356 offset_low32 -= kMips64DoublewordSize;
3357 }
3358
3359 offset = offset_low32;
3360 }
3361 base = AT;
3362
3363 CHECK(IsInt<16>(offset));
3364 if (two_accesses) {
3365 CHECK(IsInt<16>(static_cast<int32_t>(offset + kMips64WordSize)));
3366 }
3367 CHECK_EQ(misalignment, offset & (kMips64DoublewordSize - 1));
3368}
3369
Goran Jakovljevicd8b6a532017-04-20 11:42:30 +02003370void Mips64Assembler::AdjustBaseOffsetAndElementSizeShift(GpuRegister& base,
3371 int32_t& offset,
3372 int& element_size_shift) {
3373 // This method is used to adjust the base register, offset and element_size_shift
3374 // for a vector load/store when the offset doesn't fit into allowed number of bits.
3375 // MSA ld.df and st.df instructions take signed offsets as arguments, but maximum
3376 // offset is dependant on the size of the data format df (10-bit offsets for ld.b,
3377 // 11-bit for ld.h, 12-bit for ld.w and 13-bit for ld.d).
3378 // If element_size_shift is non-negative at entry, it won't be changed, but offset
3379 // will be checked for appropriate alignment. If negative at entry, it will be
3380 // adjusted based on offset for maximum fit.
3381 // It's assumed that `base` is a multiple of 8.
3382
3383 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
3384
3385 if (element_size_shift >= 0) {
3386 CHECK_LE(element_size_shift, TIMES_8);
3387 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
3388 } else if (IsAligned<kMips64DoublewordSize>(offset)) {
3389 element_size_shift = TIMES_8;
3390 } else if (IsAligned<kMips64WordSize>(offset)) {
3391 element_size_shift = TIMES_4;
3392 } else if (IsAligned<kMips64HalfwordSize>(offset)) {
3393 element_size_shift = TIMES_2;
3394 } else {
3395 element_size_shift = TIMES_1;
3396 }
3397
3398 const int low_len = 10 + element_size_shift; // How many low bits of `offset` ld.df/st.df
3399 // will take.
3400 int16_t low = offset & ((1 << low_len) - 1); // Isolate these bits.
3401 low -= (low & (1 << (low_len - 1))) << 1; // Sign-extend these bits.
3402 if (low == offset) {
3403 return; // `offset` fits into ld.df/st.df.
3404 }
3405
3406 // First, see if `offset` can be represented as a sum of two signed offsets.
3407 // This can save an instruction.
3408
3409 // Max int16_t that's a multiple of element size.
3410 const int32_t kMaxDeltaForSimpleAdjustment = 0x8000 - (1 << element_size_shift);
3411 // Max ld.df/st.df offset that's a multiple of element size.
3412 const int32_t kMaxLoadStoreOffset = 0x1ff << element_size_shift;
3413 const int32_t kMaxOffsetForSimpleAdjustment = kMaxDeltaForSimpleAdjustment + kMaxLoadStoreOffset;
3414
3415 if (IsInt<16>(offset)) {
3416 Daddiu(AT, base, offset);
3417 offset = 0;
3418 } else if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
3419 Daddiu(AT, base, kMaxDeltaForSimpleAdjustment);
3420 offset -= kMaxDeltaForSimpleAdjustment;
3421 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
3422 Daddiu(AT, base, -kMaxDeltaForSimpleAdjustment);
3423 offset += kMaxDeltaForSimpleAdjustment;
3424 } else {
3425 // Let's treat `offset` as 64-bit to simplify handling of sign
3426 // extensions in the instructions that supply its smaller signed parts.
3427 //
3428 // 16-bit or smaller parts of `offset`:
3429 // |63 top 48|47 hi 32|31 upper 16|15 mid 13-10|12-9 low 0|
3430 //
3431 // Instructions that supply each part as a signed integer addend:
3432 // |dati |dahi |daui |daddiu |ld.df/st.df |
3433 //
3434 // `top` is always 0, so dati isn't used.
3435 // `hi` is 1 when `offset` is close to +2GB and 0 otherwise.
3436 uint64_t tmp = static_cast<uint64_t>(offset) - low; // Exclude `low` from the rest of `offset`
3437 // (accounts for sign of `low`).
3438 tmp += (tmp & (UINT64_C(1) << 15)) << 1; // Account for sign extension in daddiu.
3439 tmp += (tmp & (UINT64_C(1) << 31)) << 1; // Account for sign extension in daui.
3440 int16_t mid = Low16Bits(tmp);
3441 int16_t upper = High16Bits(tmp);
3442 int16_t hi = Low16Bits(High32Bits(tmp));
3443 Daui(AT, base, upper);
3444 if (hi != 0) {
3445 CHECK_EQ(hi, 1);
3446 Dahi(AT, hi);
3447 }
3448 if (mid != 0) {
3449 Daddiu(AT, AT, mid);
3450 }
3451 offset = low;
3452 }
3453 base = AT;
3454 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
3455 CHECK(IsInt<10>(offset >> element_size_shift));
3456}
3457
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003458void Mips64Assembler::LoadFromOffset(LoadOperandType type,
3459 GpuRegister reg,
3460 GpuRegister base,
Andreas Gampe57b34292015-01-14 15:45:59 -08003461 int32_t offset) {
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003462 LoadFromOffset<>(type, reg, base, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003463}
3464
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003465void Mips64Assembler::LoadFpuFromOffset(LoadOperandType type,
3466 FpuRegister reg,
3467 GpuRegister base,
Andreas Gampe57b34292015-01-14 15:45:59 -08003468 int32_t offset) {
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003469 LoadFpuFromOffset<>(type, reg, base, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003470}
3471
3472void Mips64Assembler::EmitLoad(ManagedRegister m_dst, GpuRegister src_register, int32_t src_offset,
3473 size_t size) {
3474 Mips64ManagedRegister dst = m_dst.AsMips64();
3475 if (dst.IsNoRegister()) {
3476 CHECK_EQ(0u, size) << dst;
3477 } else if (dst.IsGpuRegister()) {
3478 if (size == 4) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003479 LoadFromOffset(kLoadWord, dst.AsGpuRegister(), src_register, src_offset);
3480 } else if (size == 8) {
3481 CHECK_EQ(8u, size) << dst;
3482 LoadFromOffset(kLoadDoubleword, dst.AsGpuRegister(), src_register, src_offset);
3483 } else {
3484 UNIMPLEMENTED(FATAL) << "We only support Load() of size 4 and 8";
3485 }
3486 } else if (dst.IsFpuRegister()) {
3487 if (size == 4) {
3488 CHECK_EQ(4u, size) << dst;
3489 LoadFpuFromOffset(kLoadWord, dst.AsFpuRegister(), src_register, src_offset);
3490 } else if (size == 8) {
3491 CHECK_EQ(8u, size) << dst;
3492 LoadFpuFromOffset(kLoadDoubleword, dst.AsFpuRegister(), src_register, src_offset);
3493 } else {
3494 UNIMPLEMENTED(FATAL) << "We only support Load() of size 4 and 8";
3495 }
3496 }
3497}
3498
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003499void Mips64Assembler::StoreToOffset(StoreOperandType type,
3500 GpuRegister reg,
3501 GpuRegister base,
Andreas Gampe57b34292015-01-14 15:45:59 -08003502 int32_t offset) {
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003503 StoreToOffset<>(type, reg, base, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003504}
3505
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003506void Mips64Assembler::StoreFpuToOffset(StoreOperandType type,
3507 FpuRegister reg,
3508 GpuRegister base,
Andreas Gampe57b34292015-01-14 15:45:59 -08003509 int32_t offset) {
Tijana Jakovljevic57433862017-01-17 16:59:03 +01003510 StoreFpuToOffset<>(type, reg, base, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003511}
3512
David Srbeckydd973932015-04-07 20:29:48 +01003513static dwarf::Reg DWARFReg(GpuRegister reg) {
3514 return dwarf::Reg::Mips64Core(static_cast<int>(reg));
3515}
3516
Andreas Gampe57b34292015-01-14 15:45:59 -08003517constexpr size_t kFramePointerSize = 8;
3518
Vladimir Marko32248382016-05-19 10:37:24 +01003519void Mips64Assembler::BuildFrame(size_t frame_size,
3520 ManagedRegister method_reg,
3521 ArrayRef<const ManagedRegister> callee_save_regs,
Andreas Gampe57b34292015-01-14 15:45:59 -08003522 const ManagedRegisterEntrySpills& entry_spills) {
3523 CHECK_ALIGNED(frame_size, kStackAlignment);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003524 DCHECK(!overwriting_);
Andreas Gampe57b34292015-01-14 15:45:59 -08003525
3526 // Increase frame to required size.
3527 IncreaseFrameSize(frame_size);
3528
3529 // Push callee saves and return address
3530 int stack_offset = frame_size - kFramePointerSize;
3531 StoreToOffset(kStoreDoubleword, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01003532 cfi_.RelOffset(DWARFReg(RA), stack_offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003533 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
3534 stack_offset -= kFramePointerSize;
Vladimir Marko32248382016-05-19 10:37:24 +01003535 GpuRegister reg = callee_save_regs[i].AsMips64().AsGpuRegister();
Andreas Gampe57b34292015-01-14 15:45:59 -08003536 StoreToOffset(kStoreDoubleword, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01003537 cfi_.RelOffset(DWARFReg(reg), stack_offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003538 }
3539
3540 // Write out Method*.
Mathieu Chartiere401d142015-04-22 13:56:20 -07003541 StoreToOffset(kStoreDoubleword, method_reg.AsMips64().AsGpuRegister(), SP, 0);
Andreas Gampe57b34292015-01-14 15:45:59 -08003542
3543 // Write out entry spills.
Mathieu Chartiere401d142015-04-22 13:56:20 -07003544 int32_t offset = frame_size + kFramePointerSize;
Andreas Gampe57b34292015-01-14 15:45:59 -08003545 for (size_t i = 0; i < entry_spills.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01003546 Mips64ManagedRegister reg = entry_spills[i].AsMips64();
Andreas Gampe57b34292015-01-14 15:45:59 -08003547 ManagedRegisterSpill spill = entry_spills.at(i);
3548 int32_t size = spill.getSize();
3549 if (reg.IsNoRegister()) {
3550 // only increment stack offset.
3551 offset += size;
3552 } else if (reg.IsFpuRegister()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003553 StoreFpuToOffset((size == 4) ? kStoreWord : kStoreDoubleword,
3554 reg.AsFpuRegister(), SP, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003555 offset += size;
3556 } else if (reg.IsGpuRegister()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003557 StoreToOffset((size == 4) ? kStoreWord : kStoreDoubleword,
3558 reg.AsGpuRegister(), SP, offset);
Andreas Gampe57b34292015-01-14 15:45:59 -08003559 offset += size;
3560 }
3561 }
3562}
3563
3564void Mips64Assembler::RemoveFrame(size_t frame_size,
Roland Levillain0d127e12017-07-05 17:01:11 +01003565 ArrayRef<const ManagedRegister> callee_save_regs,
3566 bool may_suspend ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003567 CHECK_ALIGNED(frame_size, kStackAlignment);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003568 DCHECK(!overwriting_);
David Srbeckydd973932015-04-07 20:29:48 +01003569 cfi_.RememberState();
Andreas Gampe57b34292015-01-14 15:45:59 -08003570
3571 // Pop callee saves and return address
3572 int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize;
3573 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01003574 GpuRegister reg = callee_save_regs[i].AsMips64().AsGpuRegister();
Andreas Gampe57b34292015-01-14 15:45:59 -08003575 LoadFromOffset(kLoadDoubleword, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01003576 cfi_.Restore(DWARFReg(reg));
Andreas Gampe57b34292015-01-14 15:45:59 -08003577 stack_offset += kFramePointerSize;
3578 }
3579 LoadFromOffset(kLoadDoubleword, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01003580 cfi_.Restore(DWARFReg(RA));
Andreas Gampe57b34292015-01-14 15:45:59 -08003581
3582 // Decrease frame to required size.
3583 DecreaseFrameSize(frame_size);
3584
3585 // Then jump to the return address.
3586 Jr(RA);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003587 Nop();
David Srbeckydd973932015-04-07 20:29:48 +01003588
3589 // The CFI should be restored for any code that follows the exit block.
3590 cfi_.RestoreState();
3591 cfi_.DefCFAOffset(frame_size);
Andreas Gampe57b34292015-01-14 15:45:59 -08003592}
3593
3594void Mips64Assembler::IncreaseFrameSize(size_t adjust) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003595 CHECK_ALIGNED(adjust, kFramePointerSize);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003596 DCHECK(!overwriting_);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003597 Daddiu64(SP, SP, static_cast<int32_t>(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01003598 cfi_.AdjustCFAOffset(adjust);
Andreas Gampe57b34292015-01-14 15:45:59 -08003599}
3600
3601void Mips64Assembler::DecreaseFrameSize(size_t adjust) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003602 CHECK_ALIGNED(adjust, kFramePointerSize);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003603 DCHECK(!overwriting_);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003604 Daddiu64(SP, SP, static_cast<int32_t>(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01003605 cfi_.AdjustCFAOffset(-adjust);
Andreas Gampe57b34292015-01-14 15:45:59 -08003606}
3607
3608void Mips64Assembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
3609 Mips64ManagedRegister src = msrc.AsMips64();
3610 if (src.IsNoRegister()) {
3611 CHECK_EQ(0u, size);
3612 } else if (src.IsGpuRegister()) {
3613 CHECK(size == 4 || size == 8) << size;
3614 if (size == 8) {
3615 StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value());
3616 } else if (size == 4) {
3617 StoreToOffset(kStoreWord, src.AsGpuRegister(), SP, dest.Int32Value());
3618 } else {
3619 UNIMPLEMENTED(FATAL) << "We only support Store() of size 4 and 8";
3620 }
3621 } else if (src.IsFpuRegister()) {
3622 CHECK(size == 4 || size == 8) << size;
3623 if (size == 8) {
3624 StoreFpuToOffset(kStoreDoubleword, src.AsFpuRegister(), SP, dest.Int32Value());
3625 } else if (size == 4) {
3626 StoreFpuToOffset(kStoreWord, src.AsFpuRegister(), SP, dest.Int32Value());
3627 } else {
3628 UNIMPLEMENTED(FATAL) << "We only support Store() of size 4 and 8";
3629 }
3630 }
3631}
3632
3633void Mips64Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
3634 Mips64ManagedRegister src = msrc.AsMips64();
3635 CHECK(src.IsGpuRegister());
3636 StoreToOffset(kStoreWord, src.AsGpuRegister(), SP, dest.Int32Value());
3637}
3638
3639void Mips64Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
3640 Mips64ManagedRegister src = msrc.AsMips64();
3641 CHECK(src.IsGpuRegister());
3642 StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value());
3643}
3644
3645void Mips64Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
3646 ManagedRegister mscratch) {
3647 Mips64ManagedRegister scratch = mscratch.AsMips64();
3648 CHECK(scratch.IsGpuRegister()) << scratch;
Alexey Frunze4dda3372015-06-01 18:31:49 -07003649 LoadConst32(scratch.AsGpuRegister(), imm);
Andreas Gampe57b34292015-01-14 15:45:59 -08003650 StoreToOffset(kStoreWord, scratch.AsGpuRegister(), SP, dest.Int32Value());
3651}
3652
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003653void Mips64Assembler::StoreStackOffsetToThread(ThreadOffset64 thr_offs,
3654 FrameOffset fr_offs,
3655 ManagedRegister mscratch) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003656 Mips64ManagedRegister scratch = mscratch.AsMips64();
3657 CHECK(scratch.IsGpuRegister()) << scratch;
Alexey Frunze4dda3372015-06-01 18:31:49 -07003658 Daddiu64(scratch.AsGpuRegister(), SP, fr_offs.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003659 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), S1, thr_offs.Int32Value());
3660}
3661
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003662void Mips64Assembler::StoreStackPointerToThread(ThreadOffset64 thr_offs) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003663 StoreToOffset(kStoreDoubleword, SP, S1, thr_offs.Int32Value());
3664}
3665
3666void Mips64Assembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
3667 FrameOffset in_off, ManagedRegister mscratch) {
3668 Mips64ManagedRegister src = msrc.AsMips64();
3669 Mips64ManagedRegister scratch = mscratch.AsMips64();
3670 StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value());
3671 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), SP, in_off.Int32Value());
3672 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value() + 8);
3673}
3674
3675void Mips64Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
3676 return EmitLoad(mdest, SP, src.Int32Value(), size);
3677}
3678
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003679void Mips64Assembler::LoadFromThread(ManagedRegister mdest, ThreadOffset64 src, size_t size) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003680 return EmitLoad(mdest, S1, src.Int32Value(), size);
3681}
3682
3683void Mips64Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
3684 Mips64ManagedRegister dest = mdest.AsMips64();
3685 CHECK(dest.IsGpuRegister());
Douglas Leungd90957f2015-04-30 19:22:49 -07003686 LoadFromOffset(kLoadUnsignedWord, dest.AsGpuRegister(), SP, src.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003687}
3688
Mathieu Chartiere401d142015-04-22 13:56:20 -07003689void Mips64Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01003690 bool unpoison_reference) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003691 Mips64ManagedRegister dest = mdest.AsMips64();
Douglas Leungd90957f2015-04-30 19:22:49 -07003692 CHECK(dest.IsGpuRegister() && base.AsMips64().IsGpuRegister());
3693 LoadFromOffset(kLoadUnsignedWord, dest.AsGpuRegister(),
Andreas Gampe57b34292015-01-14 15:45:59 -08003694 base.AsMips64().AsGpuRegister(), offs.Int32Value());
Alexey Frunzec061de12017-02-14 13:27:23 -08003695 if (unpoison_reference) {
3696 MaybeUnpoisonHeapReference(dest.AsGpuRegister());
Andreas Gampe57b34292015-01-14 15:45:59 -08003697 }
3698}
3699
3700void Mips64Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003701 Offset offs) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003702 Mips64ManagedRegister dest = mdest.AsMips64();
Alexey Frunze4dda3372015-06-01 18:31:49 -07003703 CHECK(dest.IsGpuRegister() && base.AsMips64().IsGpuRegister());
Andreas Gampe57b34292015-01-14 15:45:59 -08003704 LoadFromOffset(kLoadDoubleword, dest.AsGpuRegister(),
3705 base.AsMips64().AsGpuRegister(), offs.Int32Value());
3706}
3707
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003708void Mips64Assembler::LoadRawPtrFromThread(ManagedRegister mdest, ThreadOffset64 offs) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003709 Mips64ManagedRegister dest = mdest.AsMips64();
3710 CHECK(dest.IsGpuRegister());
3711 LoadFromOffset(kLoadDoubleword, dest.AsGpuRegister(), S1, offs.Int32Value());
3712}
3713
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003714void Mips64Assembler::SignExtend(ManagedRegister mreg ATTRIBUTE_UNUSED,
3715 size_t size ATTRIBUTE_UNUSED) {
3716 UNIMPLEMENTED(FATAL) << "No sign extension necessary for MIPS64";
Andreas Gampe57b34292015-01-14 15:45:59 -08003717}
3718
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003719void Mips64Assembler::ZeroExtend(ManagedRegister mreg ATTRIBUTE_UNUSED,
3720 size_t size ATTRIBUTE_UNUSED) {
3721 UNIMPLEMENTED(FATAL) << "No zero extension necessary for MIPS64";
Andreas Gampe57b34292015-01-14 15:45:59 -08003722}
3723
3724void Mips64Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
3725 Mips64ManagedRegister dest = mdest.AsMips64();
3726 Mips64ManagedRegister src = msrc.AsMips64();
3727 if (!dest.Equals(src)) {
3728 if (dest.IsGpuRegister()) {
3729 CHECK(src.IsGpuRegister()) << src;
3730 Move(dest.AsGpuRegister(), src.AsGpuRegister());
3731 } else if (dest.IsFpuRegister()) {
3732 CHECK(src.IsFpuRegister()) << src;
3733 if (size == 4) {
3734 MovS(dest.AsFpuRegister(), src.AsFpuRegister());
3735 } else if (size == 8) {
3736 MovD(dest.AsFpuRegister(), src.AsFpuRegister());
3737 } else {
3738 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3739 }
3740 }
3741 }
3742}
3743
3744void Mips64Assembler::CopyRef(FrameOffset dest, FrameOffset src,
3745 ManagedRegister mscratch) {
3746 Mips64ManagedRegister scratch = mscratch.AsMips64();
3747 CHECK(scratch.IsGpuRegister()) << scratch;
3748 LoadFromOffset(kLoadWord, scratch.AsGpuRegister(), SP, src.Int32Value());
3749 StoreToOffset(kStoreWord, scratch.AsGpuRegister(), SP, dest.Int32Value());
3750}
3751
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003752void Mips64Assembler::CopyRawPtrFromThread(FrameOffset fr_offs,
3753 ThreadOffset64 thr_offs,
3754 ManagedRegister mscratch) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003755 Mips64ManagedRegister scratch = mscratch.AsMips64();
3756 CHECK(scratch.IsGpuRegister()) << scratch;
3757 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), S1, thr_offs.Int32Value());
3758 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, fr_offs.Int32Value());
3759}
3760
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003761void Mips64Assembler::CopyRawPtrToThread(ThreadOffset64 thr_offs,
3762 FrameOffset fr_offs,
3763 ManagedRegister mscratch) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003764 Mips64ManagedRegister scratch = mscratch.AsMips64();
3765 CHECK(scratch.IsGpuRegister()) << scratch;
3766 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(),
3767 SP, fr_offs.Int32Value());
3768 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(),
3769 S1, thr_offs.Int32Value());
3770}
3771
3772void Mips64Assembler::Copy(FrameOffset dest, FrameOffset src,
3773 ManagedRegister mscratch, size_t size) {
3774 Mips64ManagedRegister scratch = mscratch.AsMips64();
3775 CHECK(scratch.IsGpuRegister()) << scratch;
3776 CHECK(size == 4 || size == 8) << size;
3777 if (size == 4) {
3778 LoadFromOffset(kLoadWord, scratch.AsGpuRegister(), SP, src.Int32Value());
Lazar Trsicf652d602015-06-24 16:30:21 +02003779 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003780 } else if (size == 8) {
3781 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), SP, src.Int32Value());
3782 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value());
3783 } else {
3784 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3785 }
3786}
3787
3788void Mips64Assembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003789 ManagedRegister mscratch, size_t size) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003790 GpuRegister scratch = mscratch.AsMips64().AsGpuRegister();
3791 CHECK(size == 4 || size == 8) << size;
3792 if (size == 4) {
3793 LoadFromOffset(kLoadWord, scratch, src_base.AsMips64().AsGpuRegister(),
3794 src_offset.Int32Value());
Lazar Trsicf652d602015-06-24 16:30:21 +02003795 StoreToOffset(kStoreDoubleword, scratch, SP, dest.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003796 } else if (size == 8) {
3797 LoadFromOffset(kLoadDoubleword, scratch, src_base.AsMips64().AsGpuRegister(),
3798 src_offset.Int32Value());
3799 StoreToOffset(kStoreDoubleword, scratch, SP, dest.Int32Value());
3800 } else {
3801 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3802 }
3803}
3804
3805void Mips64Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003806 ManagedRegister mscratch, size_t size) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003807 GpuRegister scratch = mscratch.AsMips64().AsGpuRegister();
3808 CHECK(size == 4 || size == 8) << size;
3809 if (size == 4) {
3810 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
Lazar Trsicf652d602015-06-24 16:30:21 +02003811 StoreToOffset(kStoreDoubleword, scratch, dest_base.AsMips64().AsGpuRegister(),
Andreas Gampe57b34292015-01-14 15:45:59 -08003812 dest_offset.Int32Value());
3813 } else if (size == 8) {
3814 LoadFromOffset(kLoadDoubleword, scratch, SP, src.Int32Value());
3815 StoreToOffset(kStoreDoubleword, scratch, dest_base.AsMips64().AsGpuRegister(),
3816 dest_offset.Int32Value());
3817 } else {
3818 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3819 }
3820}
3821
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003822void Mips64Assembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
3823 FrameOffset src_base ATTRIBUTE_UNUSED,
3824 Offset src_offset ATTRIBUTE_UNUSED,
3825 ManagedRegister mscratch ATTRIBUTE_UNUSED,
3826 size_t size ATTRIBUTE_UNUSED) {
3827 UNIMPLEMENTED(FATAL) << "No MIPS64 implementation";
Andreas Gampe57b34292015-01-14 15:45:59 -08003828}
3829
3830void Mips64Assembler::Copy(ManagedRegister dest, Offset dest_offset,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003831 ManagedRegister src, Offset src_offset,
3832 ManagedRegister mscratch, size_t size) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003833 GpuRegister scratch = mscratch.AsMips64().AsGpuRegister();
3834 CHECK(size == 4 || size == 8) << size;
3835 if (size == 4) {
3836 LoadFromOffset(kLoadWord, scratch, src.AsMips64().AsGpuRegister(), src_offset.Int32Value());
Lazar Trsicf652d602015-06-24 16:30:21 +02003837 StoreToOffset(kStoreDoubleword, scratch, dest.AsMips64().AsGpuRegister(), dest_offset.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003838 } else if (size == 8) {
3839 LoadFromOffset(kLoadDoubleword, scratch, src.AsMips64().AsGpuRegister(),
3840 src_offset.Int32Value());
3841 StoreToOffset(kStoreDoubleword, scratch, dest.AsMips64().AsGpuRegister(),
3842 dest_offset.Int32Value());
3843 } else {
3844 UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8";
3845 }
3846}
3847
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003848void Mips64Assembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
3849 Offset dest_offset ATTRIBUTE_UNUSED,
3850 FrameOffset src ATTRIBUTE_UNUSED,
3851 Offset src_offset ATTRIBUTE_UNUSED,
3852 ManagedRegister mscratch ATTRIBUTE_UNUSED,
3853 size_t size ATTRIBUTE_UNUSED) {
3854 UNIMPLEMENTED(FATAL) << "No MIPS64 implementation";
Andreas Gampe57b34292015-01-14 15:45:59 -08003855}
3856
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003857void Mips64Assembler::MemoryBarrier(ManagedRegister mreg ATTRIBUTE_UNUSED) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003858 // TODO: sync?
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003859 UNIMPLEMENTED(FATAL) << "No MIPS64 implementation";
Andreas Gampe57b34292015-01-14 15:45:59 -08003860}
3861
3862void Mips64Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003863 FrameOffset handle_scope_offset,
3864 ManagedRegister min_reg,
3865 bool null_allowed) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003866 Mips64ManagedRegister out_reg = mout_reg.AsMips64();
3867 Mips64ManagedRegister in_reg = min_reg.AsMips64();
3868 CHECK(in_reg.IsNoRegister() || in_reg.IsGpuRegister()) << in_reg;
3869 CHECK(out_reg.IsGpuRegister()) << out_reg;
3870 if (null_allowed) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003871 Mips64Label null_arg;
Andreas Gampe57b34292015-01-14 15:45:59 -08003872 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
3873 // the address in the handle scope holding the reference.
3874 // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset)
3875 if (in_reg.IsNoRegister()) {
Douglas Leungd90957f2015-04-30 19:22:49 -07003876 LoadFromOffset(kLoadUnsignedWord, out_reg.AsGpuRegister(),
Andreas Gampe57b34292015-01-14 15:45:59 -08003877 SP, handle_scope_offset.Int32Value());
3878 in_reg = out_reg;
3879 }
3880 if (!out_reg.Equals(in_reg)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003881 LoadConst32(out_reg.AsGpuRegister(), 0);
Andreas Gampe57b34292015-01-14 15:45:59 -08003882 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003883 Beqzc(in_reg.AsGpuRegister(), &null_arg);
3884 Daddiu64(out_reg.AsGpuRegister(), SP, handle_scope_offset.Int32Value());
3885 Bind(&null_arg);
Andreas Gampe57b34292015-01-14 15:45:59 -08003886 } else {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003887 Daddiu64(out_reg.AsGpuRegister(), SP, handle_scope_offset.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003888 }
3889}
3890
3891void Mips64Assembler::CreateHandleScopeEntry(FrameOffset out_off,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003892 FrameOffset handle_scope_offset,
3893 ManagedRegister mscratch,
3894 bool null_allowed) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003895 Mips64ManagedRegister scratch = mscratch.AsMips64();
3896 CHECK(scratch.IsGpuRegister()) << scratch;
3897 if (null_allowed) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003898 Mips64Label null_arg;
Douglas Leungd90957f2015-04-30 19:22:49 -07003899 LoadFromOffset(kLoadUnsignedWord, scratch.AsGpuRegister(), SP,
Andreas Gampe57b34292015-01-14 15:45:59 -08003900 handle_scope_offset.Int32Value());
3901 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
3902 // the address in the handle scope holding the reference.
3903 // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset)
Alexey Frunze4dda3372015-06-01 18:31:49 -07003904 Beqzc(scratch.AsGpuRegister(), &null_arg);
3905 Daddiu64(scratch.AsGpuRegister(), SP, handle_scope_offset.Int32Value());
3906 Bind(&null_arg);
Andreas Gampe57b34292015-01-14 15:45:59 -08003907 } else {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003908 Daddiu64(scratch.AsGpuRegister(), SP, handle_scope_offset.Int32Value());
Andreas Gampe57b34292015-01-14 15:45:59 -08003909 }
3910 StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, out_off.Int32Value());
3911}
3912
3913// Given a handle scope entry, load the associated reference.
3914void Mips64Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Alexey Frunze4dda3372015-06-01 18:31:49 -07003915 ManagedRegister min_reg) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003916 Mips64ManagedRegister out_reg = mout_reg.AsMips64();
3917 Mips64ManagedRegister in_reg = min_reg.AsMips64();
3918 CHECK(out_reg.IsGpuRegister()) << out_reg;
3919 CHECK(in_reg.IsGpuRegister()) << in_reg;
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003920 Mips64Label null_arg;
Andreas Gampe57b34292015-01-14 15:45:59 -08003921 if (!out_reg.Equals(in_reg)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003922 LoadConst32(out_reg.AsGpuRegister(), 0);
Andreas Gampe57b34292015-01-14 15:45:59 -08003923 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003924 Beqzc(in_reg.AsGpuRegister(), &null_arg);
Andreas Gampe57b34292015-01-14 15:45:59 -08003925 LoadFromOffset(kLoadDoubleword, out_reg.AsGpuRegister(),
3926 in_reg.AsGpuRegister(), 0);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003927 Bind(&null_arg);
Andreas Gampe57b34292015-01-14 15:45:59 -08003928}
3929
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003930void Mips64Assembler::VerifyObject(ManagedRegister src ATTRIBUTE_UNUSED,
3931 bool could_be_null ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003932 // TODO: not validating references
3933}
3934
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003935void Mips64Assembler::VerifyObject(FrameOffset src ATTRIBUTE_UNUSED,
3936 bool could_be_null ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003937 // TODO: not validating references
3938}
3939
3940void Mips64Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
3941 Mips64ManagedRegister base = mbase.AsMips64();
3942 Mips64ManagedRegister scratch = mscratch.AsMips64();
3943 CHECK(base.IsGpuRegister()) << base;
3944 CHECK(scratch.IsGpuRegister()) << scratch;
3945 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(),
3946 base.AsGpuRegister(), offset.Int32Value());
3947 Jalr(scratch.AsGpuRegister());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003948 Nop();
Andreas Gampe57b34292015-01-14 15:45:59 -08003949 // TODO: place reference map on call
3950}
3951
3952void Mips64Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
3953 Mips64ManagedRegister scratch = mscratch.AsMips64();
3954 CHECK(scratch.IsGpuRegister()) << scratch;
3955 // Call *(*(SP + base) + offset)
Mathieu Chartiere401d142015-04-22 13:56:20 -07003956 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(),
Andreas Gampe57b34292015-01-14 15:45:59 -08003957 SP, base.Int32Value());
3958 LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(),
3959 scratch.AsGpuRegister(), offset.Int32Value());
3960 Jalr(scratch.AsGpuRegister());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003961 Nop();
Andreas Gampe57b34292015-01-14 15:45:59 -08003962 // TODO: place reference map on call
3963}
3964
Andreas Gampe3b165bc2016-08-01 22:07:04 -07003965void Mips64Assembler::CallFromThread(ThreadOffset64 offset ATTRIBUTE_UNUSED,
3966 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003967 UNIMPLEMENTED(FATAL) << "No MIPS64 implementation";
Andreas Gampe57b34292015-01-14 15:45:59 -08003968}
3969
3970void Mips64Assembler::GetCurrentThread(ManagedRegister tr) {
3971 Move(tr.AsMips64().AsGpuRegister(), S1);
3972}
3973
3974void Mips64Assembler::GetCurrentThread(FrameOffset offset,
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003975 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Andreas Gampe57b34292015-01-14 15:45:59 -08003976 StoreToOffset(kStoreDoubleword, S1, SP, offset.Int32Value());
3977}
3978
3979void Mips64Assembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
3980 Mips64ManagedRegister scratch = mscratch.AsMips64();
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003981 exception_blocks_.emplace_back(scratch, stack_adjust);
3982 LoadFromOffset(kLoadDoubleword,
3983 scratch.AsGpuRegister(),
3984 S1,
Andreas Gampe542451c2016-07-26 09:02:02 -07003985 Thread::ExceptionOffset<kMips64PointerSize>().Int32Value());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003986 Bnezc(scratch.AsGpuRegister(), exception_blocks_.back().Entry());
Andreas Gampe57b34292015-01-14 15:45:59 -08003987}
3988
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003989void Mips64Assembler::EmitExceptionPoll(Mips64ExceptionSlowPath* exception) {
3990 Bind(exception->Entry());
3991 if (exception->stack_adjust_ != 0) { // Fix up the frame.
3992 DecreaseFrameSize(exception->stack_adjust_);
Andreas Gampe57b34292015-01-14 15:45:59 -08003993 }
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003994 // Pass exception object as argument.
3995 // Don't care about preserving A0 as this call won't return.
3996 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
3997 Move(A0, exception->scratch_.AsGpuRegister());
Andreas Gampe57b34292015-01-14 15:45:59 -08003998 // Set up call to Thread::Current()->pDeliverException
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003999 LoadFromOffset(kLoadDoubleword,
4000 T9,
4001 S1,
Andreas Gampe542451c2016-07-26 09:02:02 -07004002 QUICK_ENTRYPOINT_OFFSET(kMips64PointerSize, pDeliverException).Int32Value());
Alexey Frunzea0e87b02015-09-24 22:57:20 -07004003 Jr(T9);
4004 Nop();
4005
Andreas Gampe57b34292015-01-14 15:45:59 -08004006 // Call never returns
Alexey Frunzea0e87b02015-09-24 22:57:20 -07004007 Break();
Andreas Gampe57b34292015-01-14 15:45:59 -08004008}
4009
4010} // namespace mips64
4011} // namespace art