Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_arm.h" |
| 18 | |
Elliott Hughes | 07ed66b | 2012-12-12 18:34:25 -0800 | [diff] [blame] | 19 | #include "base/logging.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "offsets.h" |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 23 | #include "utils.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 24 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 25 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 26 | namespace arm { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 27 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 28 | const char* kRegisterNames[] = { |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 29 | "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", |
| 30 | "fp", "ip", "sp", "lr", "pc" |
| 31 | }; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 32 | |
| 33 | const char* kConditionNames[] = { |
| 34 | "EQ", "NE", "CS", "CC", "MI", "PL", "VS", "VC", "HI", "LS", "GE", "LT", "GT", |
| 35 | "LE", "AL", |
| 36 | }; |
| 37 | |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 38 | std::ostream& operator<<(std::ostream& os, const Register& rhs) { |
| 39 | if (rhs >= R0 && rhs <= PC) { |
| 40 | os << kRegisterNames[rhs]; |
| 41 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 42 | os << "Register[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 43 | } |
| 44 | return os; |
| 45 | } |
| 46 | |
| 47 | |
| 48 | std::ostream& operator<<(std::ostream& os, const SRegister& rhs) { |
| 49 | if (rhs >= S0 && rhs < kNumberOfSRegisters) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 50 | os << "s" << static_cast<int>(rhs); |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 51 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 52 | os << "SRegister[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 53 | } |
| 54 | return os; |
| 55 | } |
| 56 | |
| 57 | |
| 58 | std::ostream& operator<<(std::ostream& os, const DRegister& rhs) { |
| 59 | if (rhs >= D0 && rhs < kNumberOfDRegisters) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 60 | os << "d" << static_cast<int>(rhs); |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 61 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 62 | os << "DRegister[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 63 | } |
| 64 | return os; |
| 65 | } |
| 66 | |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 67 | std::ostream& operator<<(std::ostream& os, const Condition& rhs) { |
| 68 | if (rhs >= EQ && rhs <= AL) { |
| 69 | os << kConditionNames[rhs]; |
| 70 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 71 | os << "Condition[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 72 | } |
| 73 | return os; |
| 74 | } |
| 75 | |
Carl Shapiro | a2e18e1 | 2011-06-21 18:57:55 -0700 | [diff] [blame] | 76 | |
| 77 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 78 | uint32_t ShifterOperand::encodingArm() const { |
| 79 | CHECK(is_valid()); |
| 80 | switch (type_) { |
| 81 | case kImmediate: |
| 82 | if (is_rotate_) { |
| 83 | return (rotate_ << kRotateShift) | (immed_ << kImmed8Shift); |
| 84 | } else { |
| 85 | return immed_; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 86 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 87 | break; |
| 88 | case kRegister: |
| 89 | if (is_shift_) { |
| 90 | // Shifted immediate or register. |
| 91 | if (rs_ == kNoRegister) { |
| 92 | // Immediate shift. |
| 93 | return immed_ << kShiftImmShift | |
| 94 | static_cast<uint32_t>(shift_) << kShiftShift | |
| 95 | static_cast<uint32_t>(rm_); |
| 96 | } else { |
| 97 | // Register shift. |
| 98 | return static_cast<uint32_t>(rs_) << kShiftRegisterShift | |
| 99 | static_cast<uint32_t>(shift_) << kShiftShift | (1 << 4) | |
| 100 | static_cast<uint32_t>(rm_); |
| 101 | } |
| 102 | } else { |
| 103 | // Simple register |
| 104 | return static_cast<uint32_t>(rm_); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 105 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 106 | break; |
| 107 | default: |
| 108 | // Can't get here. |
| 109 | LOG(FATAL) << "Invalid shifter operand for ARM"; |
| 110 | return 0; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 111 | } |
| 112 | } |
| 113 | |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 114 | uint32_t ShifterOperand::encodingThumb() const { |
| 115 | switch (type_) { |
| 116 | case kImmediate: |
| 117 | return immed_; |
| 118 | case kRegister: |
| 119 | if (is_shift_) { |
| 120 | // Shifted immediate or register. |
| 121 | if (rs_ == kNoRegister) { |
| 122 | // Immediate shift. |
| 123 | if (shift_ == RRX) { |
| 124 | // RRX is encoded as an ROR with imm 0. |
| 125 | return ROR << 4 | static_cast<uint32_t>(rm_); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 126 | } else { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 127 | uint32_t imm3 = immed_ >> 2; |
| 128 | uint32_t imm2 = immed_ & 0b11; |
| 129 | |
| 130 | return imm3 << 12 | imm2 << 6 | shift_ << 4 | |
| 131 | static_cast<uint32_t>(rm_); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 132 | } |
| 133 | } else { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 134 | LOG(FATAL) << "No register-shifted register instruction available in thumb"; |
| 135 | return 0; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 136 | } |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 137 | } else { |
| 138 | // Simple register |
| 139 | return static_cast<uint32_t>(rm_); |
| 140 | } |
| 141 | break; |
| 142 | default: |
| 143 | // Can't get here. |
| 144 | LOG(FATAL) << "Invalid shifter operand for thumb"; |
| 145 | return 0; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 146 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 147 | return 0; |
| 148 | } |
| 149 | |
| 150 | bool ShifterOperand::CanHoldThumb(Register rd, Register rn, Opcode opcode, |
| 151 | uint32_t immediate, ShifterOperand* shifter_op) { |
| 152 | shifter_op->type_ = kImmediate; |
| 153 | shifter_op->immed_ = immediate; |
| 154 | shifter_op->is_shift_ = false; |
| 155 | shifter_op->is_rotate_ = false; |
| 156 | switch (opcode) { |
| 157 | case ADD: |
| 158 | case SUB: |
| 159 | if (rn == SP) { |
| 160 | if (rd == SP) { |
| 161 | return immediate < (1 << 9); // 9 bits allowed. |
| 162 | } else { |
| 163 | return immediate < (1 << 12); // 12 bits. |
| 164 | } |
| 165 | } |
| 166 | if (immediate < (1 << 12)) { // Less than (or equal to) 12 bits can always be done. |
| 167 | return true; |
| 168 | } |
| 169 | return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate; |
| 170 | |
| 171 | case MOV: |
| 172 | if (immediate < (1 << 12)) { // Less than (or equal to) 12 bits can always be done. |
| 173 | return true; |
| 174 | } |
| 175 | return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate; |
| 176 | case MVN: |
| 177 | default: |
| 178 | return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate; |
| 179 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 180 | } |
| 181 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 182 | uint32_t Address::encodingArm() const { |
| 183 | CHECK(IsAbsoluteUint(12, offset_)); |
| 184 | uint32_t encoding; |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 185 | if (is_immed_offset_) { |
| 186 | if (offset_ < 0) { |
| 187 | encoding = (am_ ^ (1 << kUShift)) | -offset_; // Flip U to adjust sign. |
| 188 | } else { |
| 189 | encoding = am_ | offset_; |
| 190 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 191 | } else { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 192 | uint32_t imm5 = offset_; |
| 193 | uint32_t shift = shift_; |
| 194 | if (shift == RRX) { |
| 195 | imm5 = 0; |
| 196 | shift = ROR; |
| 197 | } |
| 198 | encoding = am_ | static_cast<uint32_t>(rm_) | shift << 5 | offset_ << 7 | B25; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 199 | } |
| 200 | encoding |= static_cast<uint32_t>(rn_) << kRnShift; |
| 201 | return encoding; |
| 202 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 203 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 204 | |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 205 | uint32_t Address::encodingThumb(bool is_32bit) const { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 206 | uint32_t encoding = 0; |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 207 | if (is_immed_offset_) { |
| 208 | encoding = static_cast<uint32_t>(rn_) << 16; |
| 209 | // Check for the T3/T4 encoding. |
| 210 | // PUW must Offset for T3 |
| 211 | // Convert ARM PU0W to PUW |
| 212 | // The Mode is in ARM encoding format which is: |
| 213 | // |P|U|0|W| |
| 214 | // we need this in thumb2 mode: |
| 215 | // |P|U|W| |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 216 | |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 217 | uint32_t am = am_; |
| 218 | int32_t offset = offset_; |
| 219 | if (offset < 0) { |
| 220 | am ^= 1 << kUShift; |
| 221 | offset = -offset; |
| 222 | } |
| 223 | if (offset_ < 0 || (offset >= 0 && offset < 256 && |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 224 | am_ != Mode::Offset)) { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 225 | // T4 encoding. |
| 226 | uint32_t PUW = am >> 21; // Move down to bottom of word. |
| 227 | PUW = (PUW >> 1) | (PUW & 1); // Bits 3, 2 and 0. |
| 228 | // If P is 0 then W must be 1 (Different from ARM). |
| 229 | if ((PUW & 0b100) == 0) { |
| 230 | PUW |= 0b1; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 231 | } |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 232 | encoding |= B11 | PUW << 8 | offset; |
| 233 | } else { |
| 234 | // T3 encoding (also sets op1 to 0b01). |
| 235 | encoding |= B23 | offset_; |
| 236 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 237 | } else { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 238 | // Register offset, possibly shifted. |
| 239 | // Need to choose between encoding T1 (16 bit) or T2. |
| 240 | // Only Offset mode is supported. Shift must be LSL and the count |
| 241 | // is only 2 bits. |
| 242 | CHECK_EQ(shift_, LSL); |
| 243 | CHECK_LE(offset_, 4); |
| 244 | CHECK_EQ(am_, Offset); |
| 245 | bool is_t2 = is_32bit; |
| 246 | if (ArmAssembler::IsHighRegister(rn_) || ArmAssembler::IsHighRegister(rm_)) { |
| 247 | is_t2 = true; |
| 248 | } else if (offset_ != 0) { |
| 249 | is_t2 = true; |
| 250 | } |
| 251 | if (is_t2) { |
| 252 | encoding = static_cast<uint32_t>(rn_) << 16 | static_cast<uint32_t>(rm_) | |
| 253 | offset_ << 4; |
| 254 | } else { |
| 255 | encoding = static_cast<uint32_t>(rn_) << 3 | static_cast<uint32_t>(rm_) << 6; |
| 256 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 257 | } |
| 258 | return encoding; |
| 259 | } |
| 260 | |
| 261 | // This is very like the ARM encoding except the offset is 10 bits. |
| 262 | uint32_t Address::encodingThumbLdrdStrd() const { |
| 263 | uint32_t encoding; |
| 264 | uint32_t am = am_; |
| 265 | // If P is 0 then W must be 1 (Different from ARM). |
| 266 | uint32_t PU1W = am_ >> 21; // Move down to bottom of word. |
| 267 | if ((PU1W & 0b1000) == 0) { |
| 268 | am |= 1 << 21; // Set W bit. |
| 269 | } |
| 270 | if (offset_ < 0) { |
| 271 | int32_t off = -offset_; |
| 272 | CHECK_LT(off, 1024); |
| 273 | CHECK_EQ((off & 0b11), 0); // Must be multiple of 4. |
| 274 | encoding = (am ^ (1 << kUShift)) | off >> 2; // Flip U to adjust sign. |
| 275 | } else { |
| 276 | CHECK_LT(offset_, 1024); |
| 277 | CHECK_EQ((offset_ & 0b11), 0); // Must be multiple of 4. |
| 278 | encoding = am | offset_ >> 2; |
| 279 | } |
| 280 | encoding |= static_cast<uint32_t>(rn_) << 16; |
| 281 | return encoding; |
| 282 | } |
| 283 | |
| 284 | // Encoding for ARM addressing mode 3. |
| 285 | uint32_t Address::encoding3() const { |
| 286 | const uint32_t offset_mask = (1 << 12) - 1; |
| 287 | uint32_t encoding = encodingArm(); |
| 288 | uint32_t offset = encoding & offset_mask; |
| 289 | CHECK_LT(offset, 256u); |
| 290 | return (encoding & ~offset_mask) | ((offset & 0xf0) << 4) | (offset & 0xf); |
| 291 | } |
| 292 | |
| 293 | // Encoding for vfp load/store addressing. |
| 294 | uint32_t Address::vencoding() const { |
| 295 | const uint32_t offset_mask = (1 << 12) - 1; |
| 296 | uint32_t encoding = encodingArm(); |
| 297 | uint32_t offset = encoding & offset_mask; |
| 298 | CHECK(IsAbsoluteUint(10, offset)); // In the range -1020 to +1020. |
| 299 | CHECK_ALIGNED(offset, 2); // Multiple of 4. |
| 300 | CHECK((am_ == Offset) || (am_ == NegOffset)); |
| 301 | uint32_t vencoding = (encoding & (0xf << kRnShift)) | (offset >> 2); |
| 302 | if (am_ == Offset) { |
| 303 | vencoding |= 1 << 23; |
| 304 | } |
| 305 | return vencoding; |
| 306 | } |
| 307 | |
| 308 | |
| 309 | bool Address::CanHoldLoadOffsetArm(LoadOperandType type, int offset) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 310 | switch (type) { |
| 311 | case kLoadSignedByte: |
| 312 | case kLoadSignedHalfword: |
| 313 | case kLoadUnsignedHalfword: |
| 314 | case kLoadWordPair: |
| 315 | return IsAbsoluteUint(8, offset); // Addressing mode 3. |
| 316 | case kLoadUnsignedByte: |
| 317 | case kLoadWord: |
| 318 | return IsAbsoluteUint(12, offset); // Addressing mode 2. |
| 319 | case kLoadSWord: |
| 320 | case kLoadDWord: |
| 321 | return IsAbsoluteUint(10, offset); // VFP addressing mode. |
| 322 | default: |
| 323 | LOG(FATAL) << "UNREACHABLE"; |
| 324 | return false; |
| 325 | } |
| 326 | } |
| 327 | |
| 328 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 329 | bool Address::CanHoldStoreOffsetArm(StoreOperandType type, int offset) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 330 | switch (type) { |
| 331 | case kStoreHalfword: |
| 332 | case kStoreWordPair: |
| 333 | return IsAbsoluteUint(8, offset); // Addressing mode 3. |
| 334 | case kStoreByte: |
| 335 | case kStoreWord: |
| 336 | return IsAbsoluteUint(12, offset); // Addressing mode 2. |
| 337 | case kStoreSWord: |
| 338 | case kStoreDWord: |
| 339 | return IsAbsoluteUint(10, offset); // VFP addressing mode. |
| 340 | default: |
| 341 | LOG(FATAL) << "UNREACHABLE"; |
| 342 | return false; |
| 343 | } |
| 344 | } |
| 345 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 346 | bool Address::CanHoldLoadOffsetThumb(LoadOperandType type, int offset) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 347 | switch (type) { |
| 348 | case kLoadSignedByte: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 349 | case kLoadSignedHalfword: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 350 | case kLoadUnsignedHalfword: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 351 | case kLoadUnsignedByte: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 352 | case kLoadWord: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 353 | return IsAbsoluteUint(12, offset); |
| 354 | case kLoadSWord: |
| 355 | case kLoadDWord: |
| 356 | return IsAbsoluteUint(10, offset); // VFP addressing mode. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 357 | case kLoadWordPair: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 358 | return IsAbsoluteUint(10, offset); |
| 359 | default: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 360 | LOG(FATAL) << "UNREACHABLE"; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 361 | return false; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 362 | } |
| 363 | } |
| 364 | |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 365 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 366 | bool Address::CanHoldStoreOffsetThumb(StoreOperandType type, int offset) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 367 | switch (type) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 368 | case kStoreHalfword: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 369 | case kStoreByte: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 370 | case kStoreWord: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 371 | return IsAbsoluteUint(12, offset); |
| 372 | case kStoreSWord: |
| 373 | case kStoreDWord: |
| 374 | return IsAbsoluteUint(10, offset); // VFP addressing mode. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 375 | case kStoreWordPair: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 376 | return IsAbsoluteUint(10, offset); |
| 377 | default: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 378 | LOG(FATAL) << "UNREACHABLE"; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 379 | return false; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 380 | } |
| 381 | } |
| 382 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 383 | void ArmAssembler::Pad(uint32_t bytes) { |
| 384 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 385 | for (uint32_t i = 0; i < bytes; ++i) { |
| 386 | buffer_.Emit<byte>(0); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 387 | } |
Carl Shapiro | 9b9ba28 | 2011-08-14 15:30:39 -0700 | [diff] [blame] | 388 | } |
| 389 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 390 | constexpr size_t kFramePointerSize = 4; |
| 391 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 392 | void ArmAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 393 | const std::vector<ManagedRegister>& callee_save_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 394 | const ManagedRegisterEntrySpills& entry_spills) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 395 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 396 | CHECK_EQ(R0, method_reg.AsArm().AsCoreRegister()); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 397 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 398 | // Push callee saves and link register. |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 399 | RegList push_list = 1 << LR; |
| 400 | size_t pushed_values = 1; |
| 401 | for (size_t i = 0; i < callee_save_regs.size(); i++) { |
| 402 | Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister(); |
| 403 | push_list |= 1 << reg; |
| 404 | pushed_values++; |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 405 | } |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 406 | PushList(push_list); |
| 407 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 408 | // Increase frame to required size. |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 409 | CHECK_GT(frame_size, pushed_values * kFramePointerSize); // Must at least have space for Method*. |
| 410 | size_t adjust = frame_size - (pushed_values * kFramePointerSize); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 411 | IncreaseFrameSize(adjust); |
| 412 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 413 | // Write out Method*. |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 414 | StoreToOffset(kStoreWord, R0, SP, 0); |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 415 | |
| 416 | // Write out entry spills. |
| 417 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
| 418 | Register reg = entry_spills.at(i).AsArm().AsCoreRegister(); |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 419 | StoreToOffset(kStoreWord, reg, SP, frame_size + kFramePointerSize + (i * kFramePointerSize)); |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 420 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 421 | } |
| 422 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 423 | void ArmAssembler::RemoveFrame(size_t frame_size, |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 424 | const std::vector<ManagedRegister>& callee_save_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 425 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 426 | // Compute callee saves to pop and PC. |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 427 | RegList pop_list = 1 << PC; |
| 428 | size_t pop_values = 1; |
| 429 | for (size_t i = 0; i < callee_save_regs.size(); i++) { |
| 430 | Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister(); |
| 431 | pop_list |= 1 << reg; |
| 432 | pop_values++; |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 433 | } |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 434 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 435 | // Decrease frame to start of callee saves. |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 436 | CHECK_GT(frame_size, pop_values * kFramePointerSize); |
| 437 | size_t adjust = frame_size - (pop_values * kFramePointerSize); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 438 | DecreaseFrameSize(adjust); |
| 439 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 440 | // Pop callee saves and PC. |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 441 | PopList(pop_list); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 442 | } |
| 443 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 444 | void ArmAssembler::IncreaseFrameSize(size_t adjust) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 445 | AddConstant(SP, -adjust); |
| 446 | } |
| 447 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 448 | void ArmAssembler::DecreaseFrameSize(size_t adjust) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 449 | AddConstant(SP, adjust); |
| 450 | } |
| 451 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 452 | void ArmAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) { |
| 453 | ArmManagedRegister src = msrc.AsArm(); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 454 | if (src.IsNoRegister()) { |
| 455 | CHECK_EQ(0u, size); |
| 456 | } else if (src.IsCoreRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 457 | CHECK_EQ(4u, size); |
| 458 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 459 | } else if (src.IsRegisterPair()) { |
| 460 | CHECK_EQ(8u, size); |
| 461 | StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value()); |
| 462 | StoreToOffset(kStoreWord, src.AsRegisterPairHigh(), |
| 463 | SP, dest.Int32Value() + 4); |
| 464 | } else if (src.IsSRegister()) { |
| 465 | StoreSToOffset(src.AsSRegister(), SP, dest.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 466 | } else { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 467 | CHECK(src.IsDRegister()) << src; |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 468 | StoreDToOffset(src.AsDRegister(), SP, dest.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 469 | } |
| 470 | } |
| 471 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 472 | void ArmAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 473 | ArmManagedRegister src = msrc.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 474 | CHECK(src.IsCoreRegister()) << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 475 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 476 | } |
| 477 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 478 | void ArmAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 479 | ArmManagedRegister src = msrc.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 480 | CHECK(src.IsCoreRegister()) << src; |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 481 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 482 | } |
| 483 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 484 | void ArmAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc, |
| 485 | FrameOffset in_off, ManagedRegister mscratch) { |
| 486 | ArmManagedRegister src = msrc.AsArm(); |
| 487 | ArmManagedRegister scratch = mscratch.AsArm(); |
Ian Rogers | 7a99c11 | 2011-09-07 12:48:27 -0700 | [diff] [blame] | 488 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 489 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value()); |
| 490 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4); |
| 491 | } |
| 492 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 493 | void ArmAssembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 494 | ManagedRegister mscratch) { |
| 495 | ArmManagedRegister scratch = mscratch.AsArm(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 496 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 497 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
| 498 | } |
| 499 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 500 | void ArmAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 501 | MemberOffset offs) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 502 | ArmManagedRegister dst = mdest.AsArm(); |
| 503 | CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst; |
| 504 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 505 | base.AsArm().AsCoreRegister(), offs.Int32Value()); |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 506 | if (kPoisonHeapReferences) { |
| 507 | rsb(dst.AsCoreRegister(), dst.AsCoreRegister(), ShifterOperand(0)); |
| 508 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 509 | } |
| 510 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 511 | void ArmAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 512 | ArmManagedRegister dst = mdest.AsArm(); |
| 513 | CHECK(dst.IsCoreRegister()) << dst; |
| 514 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), SP, src.Int32Value()); |
Elliott Hughes | 362f9bc | 2011-10-17 18:56:41 -0700 | [diff] [blame] | 515 | } |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 516 | |
| 517 | void ArmAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 518 | Offset offs) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 519 | ArmManagedRegister dst = mdest.AsArm(); |
| 520 | CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst; |
| 521 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 522 | base.AsArm().AsCoreRegister(), offs.Int32Value()); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 523 | } |
| 524 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 525 | void ArmAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 526 | ManagedRegister mscratch) { |
| 527 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 528 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 529 | LoadImmediate(scratch.AsCoreRegister(), imm); |
| 530 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
| 531 | } |
| 532 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 533 | void ArmAssembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 534 | ManagedRegister mscratch) { |
| 535 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 536 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 537 | LoadImmediate(scratch.AsCoreRegister(), imm); |
| 538 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), TR, dest.Int32Value()); |
| 539 | } |
| 540 | |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 541 | static void EmitLoad(ArmAssembler* assembler, ManagedRegister m_dst, |
| 542 | Register src_register, int32_t src_offset, size_t size) { |
| 543 | ArmManagedRegister dst = m_dst.AsArm(); |
| 544 | if (dst.IsNoRegister()) { |
| 545 | CHECK_EQ(0u, size) << dst; |
| 546 | } else if (dst.IsCoreRegister()) { |
| 547 | CHECK_EQ(4u, size) << dst; |
| 548 | assembler->LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset); |
| 549 | } else if (dst.IsRegisterPair()) { |
| 550 | CHECK_EQ(8u, size) << dst; |
| 551 | assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairLow(), src_register, src_offset); |
| 552 | assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairHigh(), src_register, src_offset + 4); |
| 553 | } else if (dst.IsSRegister()) { |
| 554 | assembler->LoadSFromOffset(dst.AsSRegister(), src_register, src_offset); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 555 | } else { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 556 | CHECK(dst.IsDRegister()) << dst; |
| 557 | assembler->LoadDFromOffset(dst.AsDRegister(), src_register, src_offset); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 558 | } |
| 559 | } |
| 560 | |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 561 | void ArmAssembler::Load(ManagedRegister m_dst, FrameOffset src, size_t size) { |
| 562 | return EmitLoad(this, m_dst, SP, src.Int32Value(), size); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 563 | } |
| 564 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 565 | void ArmAssembler::LoadFromThread32(ManagedRegister m_dst, ThreadOffset<4> src, size_t size) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 566 | return EmitLoad(this, m_dst, TR, src.Int32Value(), size); |
| 567 | } |
| 568 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 569 | void ArmAssembler::LoadRawPtrFromThread32(ManagedRegister m_dst, ThreadOffset<4> offs) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 570 | ArmManagedRegister dst = m_dst.AsArm(); |
| 571 | CHECK(dst.IsCoreRegister()) << dst; |
| 572 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), TR, offs.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 573 | } |
| 574 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 575 | void ArmAssembler::CopyRawPtrFromThread32(FrameOffset fr_offs, |
| 576 | ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 577 | ManagedRegister mscratch) { |
| 578 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 579 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 580 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 581 | TR, thr_offs.Int32Value()); |
| 582 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 583 | SP, fr_offs.Int32Value()); |
| 584 | } |
| 585 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 586 | void ArmAssembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 587 | FrameOffset fr_offs, |
| 588 | ManagedRegister mscratch) { |
| 589 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 590 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 591 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 592 | SP, fr_offs.Int32Value()); |
| 593 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 594 | TR, thr_offs.Int32Value()); |
| 595 | } |
| 596 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 597 | void ArmAssembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 598 | FrameOffset fr_offs, |
| 599 | ManagedRegister mscratch) { |
| 600 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 601 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 602 | AddConstant(scratch.AsCoreRegister(), SP, fr_offs.Int32Value(), AL); |
| 603 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 604 | TR, thr_offs.Int32Value()); |
| 605 | } |
| 606 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 607 | void ArmAssembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 608 | StoreToOffset(kStoreWord, SP, TR, thr_offs.Int32Value()); |
| 609 | } |
| 610 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 611 | void ArmAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) { |
| 612 | UNIMPLEMENTED(FATAL) << "no sign extension necessary for arm"; |
| 613 | } |
| 614 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 615 | void ArmAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) { |
| 616 | UNIMPLEMENTED(FATAL) << "no zero extension necessary for arm"; |
| 617 | } |
| 618 | |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 619 | void ArmAssembler::Move(ManagedRegister m_dst, ManagedRegister m_src, size_t /*size*/) { |
| 620 | ArmManagedRegister dst = m_dst.AsArm(); |
| 621 | ArmManagedRegister src = m_src.AsArm(); |
| 622 | if (!dst.Equals(src)) { |
| 623 | if (dst.IsCoreRegister()) { |
| 624 | CHECK(src.IsCoreRegister()) << src; |
| 625 | mov(dst.AsCoreRegister(), ShifterOperand(src.AsCoreRegister())); |
| 626 | } else if (dst.IsDRegister()) { |
| 627 | CHECK(src.IsDRegister()) << src; |
| 628 | vmovd(dst.AsDRegister(), src.AsDRegister()); |
| 629 | } else if (dst.IsSRegister()) { |
| 630 | CHECK(src.IsSRegister()) << src; |
| 631 | vmovs(dst.AsSRegister(), src.AsSRegister()); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 632 | } else { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 633 | CHECK(dst.IsRegisterPair()) << dst; |
| 634 | CHECK(src.IsRegisterPair()) << src; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 635 | // Ensure that the first move doesn't clobber the input of the second. |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 636 | if (src.AsRegisterPairHigh() != dst.AsRegisterPairLow()) { |
| 637 | mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow())); |
| 638 | mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh())); |
Ian Rogers | 7a99c11 | 2011-09-07 12:48:27 -0700 | [diff] [blame] | 639 | } else { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 640 | mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh())); |
| 641 | mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow())); |
Ian Rogers | 7a99c11 | 2011-09-07 12:48:27 -0700 | [diff] [blame] | 642 | } |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 643 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 644 | } |
| 645 | } |
| 646 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 647 | void ArmAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 648 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 649 | CHECK(scratch.IsCoreRegister()) << scratch; |
| 650 | CHECK(size == 4 || size == 8) << size; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 651 | if (size == 4) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 652 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 653 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
Shih-wei Liao | 5381cf9 | 2011-07-27 00:28:04 -0700 | [diff] [blame] | 654 | } else if (size == 8) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 655 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 656 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
| 657 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + 4); |
| 658 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 659 | } |
| 660 | } |
| 661 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 662 | void ArmAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, |
| 663 | ManagedRegister mscratch, size_t size) { |
| 664 | Register scratch = mscratch.AsArm().AsCoreRegister(); |
| 665 | CHECK_EQ(size, 4u); |
| 666 | LoadFromOffset(kLoadWord, scratch, src_base.AsArm().AsCoreRegister(), src_offset.Int32Value()); |
| 667 | StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value()); |
| 668 | } |
| 669 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 670 | void ArmAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 671 | ManagedRegister mscratch, size_t size) { |
| 672 | Register scratch = mscratch.AsArm().AsCoreRegister(); |
| 673 | CHECK_EQ(size, 4u); |
| 674 | LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value()); |
| 675 | StoreToOffset(kStoreWord, scratch, dest_base.AsArm().AsCoreRegister(), dest_offset.Int32Value()); |
| 676 | } |
| 677 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 678 | void ArmAssembler::Copy(FrameOffset /*dst*/, FrameOffset /*src_base*/, Offset /*src_offset*/, |
| 679 | ManagedRegister /*mscratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 680 | UNIMPLEMENTED(FATAL); |
| 681 | } |
| 682 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 683 | void ArmAssembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 684 | ManagedRegister src, Offset src_offset, |
| 685 | ManagedRegister mscratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 686 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 687 | Register scratch = mscratch.AsArm().AsCoreRegister(); |
| 688 | LoadFromOffset(kLoadWord, scratch, src.AsArm().AsCoreRegister(), src_offset.Int32Value()); |
| 689 | StoreToOffset(kStoreWord, scratch, dest.AsArm().AsCoreRegister(), dest_offset.Int32Value()); |
| 690 | } |
| 691 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 692 | void ArmAssembler::Copy(FrameOffset /*dst*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset /*src_offset*/, |
| 693 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 694 | UNIMPLEMENTED(FATAL); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 695 | } |
| 696 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 697 | void ArmAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
| 698 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 699 | ManagedRegister min_reg, bool null_allowed) { |
| 700 | ArmManagedRegister out_reg = mout_reg.AsArm(); |
| 701 | ArmManagedRegister in_reg = min_reg.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 702 | CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg; |
| 703 | CHECK(out_reg.IsCoreRegister()) << out_reg; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 704 | if (null_allowed) { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 705 | // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is |
| 706 | // the address in the handle scope holding the reference. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 707 | // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset) |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 708 | if (in_reg.IsNoRegister()) { |
| 709 | LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(), |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 710 | SP, handle_scope_offset.Int32Value()); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 711 | in_reg = out_reg; |
| 712 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 713 | cmp(in_reg.AsCoreRegister(), ShifterOperand(0)); |
| 714 | if (!out_reg.Equals(in_reg)) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 715 | it(EQ, kItElse); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 716 | LoadImmediate(out_reg.AsCoreRegister(), 0, EQ); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 717 | } else { |
| 718 | it(NE); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 719 | } |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 720 | AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 721 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 722 | AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 723 | } |
| 724 | } |
| 725 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 726 | void ArmAssembler::CreateHandleScopeEntry(FrameOffset out_off, |
| 727 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 728 | ManagedRegister mscratch, |
| 729 | bool null_allowed) { |
| 730 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 731 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 732 | if (null_allowed) { |
| 733 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 734 | handle_scope_offset.Int32Value()); |
| 735 | // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is |
| 736 | // the address in the handle scope holding the reference. |
| 737 | // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset) |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 738 | cmp(scratch.AsCoreRegister(), ShifterOperand(0)); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 739 | it(NE); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 740 | AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 741 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 742 | AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 743 | } |
| 744 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value()); |
| 745 | } |
| 746 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 747 | void ArmAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 748 | ManagedRegister min_reg) { |
| 749 | ArmManagedRegister out_reg = mout_reg.AsArm(); |
| 750 | ArmManagedRegister in_reg = min_reg.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 751 | CHECK(out_reg.IsCoreRegister()) << out_reg; |
| 752 | CHECK(in_reg.IsCoreRegister()) << in_reg; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 753 | Label null_arg; |
| 754 | if (!out_reg.Equals(in_reg)) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 755 | LoadImmediate(out_reg.AsCoreRegister(), 0, EQ); // TODO: why EQ? |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 756 | } |
| 757 | cmp(in_reg.AsCoreRegister(), ShifterOperand(0)); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 758 | it(NE); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 759 | LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(), |
| 760 | in_reg.AsCoreRegister(), 0, NE); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 761 | } |
| 762 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 763 | void ArmAssembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 764 | // TODO: not validating references. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 765 | } |
| 766 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 767 | void ArmAssembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 768 | // TODO: not validating references. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 769 | } |
| 770 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 771 | void ArmAssembler::Call(ManagedRegister mbase, Offset offset, |
| 772 | ManagedRegister mscratch) { |
| 773 | ArmManagedRegister base = mbase.AsArm(); |
| 774 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 775 | CHECK(base.IsCoreRegister()) << base; |
| 776 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 777 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 778 | base.AsCoreRegister(), offset.Int32Value()); |
| 779 | blx(scratch.AsCoreRegister()); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 780 | // TODO: place reference map on call. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 781 | } |
| 782 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 783 | void ArmAssembler::Call(FrameOffset base, Offset offset, |
| 784 | ManagedRegister mscratch) { |
| 785 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 786 | CHECK(scratch.IsCoreRegister()) << scratch; |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 787 | // Call *(*(SP + base) + offset) |
| 788 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 789 | SP, base.Int32Value()); |
| 790 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 791 | scratch.AsCoreRegister(), offset.Int32Value()); |
| 792 | blx(scratch.AsCoreRegister()); |
| 793 | // TODO: place reference map on call |
| 794 | } |
| 795 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 796 | void ArmAssembler::CallFromThread32(ThreadOffset<4> /*offset*/, ManagedRegister /*scratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 797 | UNIMPLEMENTED(FATAL); |
| 798 | } |
| 799 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 800 | void ArmAssembler::GetCurrentThread(ManagedRegister tr) { |
| 801 | mov(tr.AsArm().AsCoreRegister(), ShifterOperand(TR)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 802 | } |
| 803 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 804 | void ArmAssembler::GetCurrentThread(FrameOffset offset, |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 805 | ManagedRegister /*scratch*/) { |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 806 | StoreToOffset(kStoreWord, TR, SP, offset.Int32Value(), AL); |
| 807 | } |
| 808 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 809 | void ArmAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 810 | ArmManagedRegister scratch = mscratch.AsArm(); |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 811 | ArmExceptionSlowPath* slow = new ArmExceptionSlowPath(scratch, stack_adjust); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 812 | buffer_.EnqueueSlowPath(slow); |
| 813 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 814 | TR, Thread::ExceptionOffset<4>().Int32Value()); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 815 | cmp(scratch.AsCoreRegister(), ShifterOperand(0)); |
| 816 | b(slow->Entry(), NE); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 817 | } |
| 818 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 819 | void ArmExceptionSlowPath::Emit(Assembler* sasm) { |
| 820 | ArmAssembler* sp_asm = down_cast<ArmAssembler*>(sasm); |
| 821 | #define __ sp_asm-> |
| 822 | __ Bind(&entry_); |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 823 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 824 | __ DecreaseFrameSize(stack_adjust_); |
| 825 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 826 | // Pass exception object as argument. |
| 827 | // Don't care about preserving R0 as this call won't return. |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 828 | __ mov(R0, ShifterOperand(scratch_.AsCoreRegister())); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 829 | // Set up call to Thread::Current()->pDeliverException. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 830 | __ LoadFromOffset(kLoadWord, R12, TR, QUICK_ENTRYPOINT_OFFSET(4, pDeliverException).Int32Value()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 831 | __ blx(R12); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 832 | // Call never returns. |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 833 | __ bkpt(0); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 834 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 835 | } |
| 836 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 837 | |
| 838 | static int LeadingZeros(uint32_t val) { |
| 839 | uint32_t alt; |
| 840 | int32_t n; |
| 841 | int32_t count; |
| 842 | |
| 843 | count = 16; |
| 844 | n = 32; |
| 845 | do { |
| 846 | alt = val >> count; |
| 847 | if (alt != 0) { |
| 848 | n = n - count; |
| 849 | val = alt; |
| 850 | } |
| 851 | count >>= 1; |
| 852 | } while (count); |
| 853 | return n - val; |
| 854 | } |
| 855 | |
| 856 | |
| 857 | uint32_t ArmAssembler::ModifiedImmediate(uint32_t value) { |
| 858 | int32_t z_leading; |
| 859 | int32_t z_trailing; |
| 860 | uint32_t b0 = value & 0xff; |
| 861 | |
| 862 | /* Note: case of value==0 must use 0:000:0:0000000 encoding */ |
| 863 | if (value <= 0xFF) |
| 864 | return b0; // 0:000:a:bcdefgh. |
| 865 | if (value == ((b0 << 16) | b0)) |
| 866 | return (0x1 << 12) | b0; /* 0:001:a:bcdefgh */ |
| 867 | if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0)) |
| 868 | return (0x3 << 12) | b0; /* 0:011:a:bcdefgh */ |
| 869 | b0 = (value >> 8) & 0xff; |
| 870 | if (value == ((b0 << 24) | (b0 << 8))) |
| 871 | return (0x2 << 12) | b0; /* 0:010:a:bcdefgh */ |
| 872 | /* Can we do it with rotation? */ |
| 873 | z_leading = LeadingZeros(value); |
| 874 | z_trailing = 32 - LeadingZeros(~value & (value - 1)); |
| 875 | /* A run of eight or fewer active bits? */ |
| 876 | if ((z_leading + z_trailing) < 24) |
| 877 | return kInvalidModifiedImmediate; /* No - bail */ |
| 878 | /* left-justify the constant, discarding msb (known to be 1) */ |
| 879 | value <<= z_leading + 1; |
| 880 | /* Create bcdefgh */ |
| 881 | value >>= 25; |
| 882 | |
| 883 | /* Put it all together */ |
| 884 | uint32_t v = 8 + z_leading; |
| 885 | |
| 886 | uint32_t i = (v & 0b10000) >> 4; |
| 887 | uint32_t imm3 = (v >> 1) & 0b111; |
| 888 | uint32_t a = v & 1; |
| 889 | return value | i << 26 | imm3 << 12 | a << 7; |
| 890 | } |
| 891 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 892 | } // namespace arm |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 893 | } // namespace art |