blob: 0e8d8d40cf03ad9a3ea6829c0db6576a91db3a1c [file] [log] [blame]
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001/*
2 * Copyright (C) 2015 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_MIPS_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_MIPS_H_
19
20#include "code_generator.h"
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020021#include "driver/compiler_options.h"
22#include "nodes.h"
23#include "parallel_move_resolver.h"
Alexey Frunze06a46c42016-07-19 15:00:40 -070024#include "string_reference.h"
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020025#include "utils/mips/assembler_mips.h"
Alexey Frunze06a46c42016-07-19 15:00:40 -070026#include "utils/type_reference.h"
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020027
28namespace art {
29namespace mips {
30
31// InvokeDexCallingConvention registers
32
33static constexpr Register kParameterCoreRegisters[] =
34 { A1, A2, A3 };
35static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
36
37static constexpr FRegister kParameterFpuRegisters[] =
38 { F12, F14 };
39static constexpr size_t kParameterFpuRegistersLength = arraysize(kParameterFpuRegisters);
40
41
42// InvokeRuntimeCallingConvention registers
43
44static constexpr Register kRuntimeParameterCoreRegisters[] =
45 { A0, A1, A2, A3 };
46static constexpr size_t kRuntimeParameterCoreRegistersLength =
47 arraysize(kRuntimeParameterCoreRegisters);
48
49static constexpr FRegister kRuntimeParameterFpuRegisters[] =
50 { F12, F14};
51static constexpr size_t kRuntimeParameterFpuRegistersLength =
52 arraysize(kRuntimeParameterFpuRegisters);
53
54
55static constexpr Register kCoreCalleeSaves[] =
56 { S0, S1, S2, S3, S4, S5, S6, S7, FP, RA };
57static constexpr FRegister kFpuCalleeSaves[] =
58 { F20, F22, F24, F26, F28, F30 };
59
60
61class CodeGeneratorMIPS;
62
63class InvokeDexCallingConvention : public CallingConvention<Register, FRegister> {
64 public:
65 InvokeDexCallingConvention()
66 : CallingConvention(kParameterCoreRegisters,
67 kParameterCoreRegistersLength,
68 kParameterFpuRegisters,
69 kParameterFpuRegistersLength,
70 kMipsPointerSize) {}
71
72 private:
73 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
74};
75
76class InvokeDexCallingConventionVisitorMIPS : public InvokeDexCallingConventionVisitor {
77 public:
78 InvokeDexCallingConventionVisitorMIPS() {}
79 virtual ~InvokeDexCallingConventionVisitorMIPS() {}
80
81 Location GetNextLocation(Primitive::Type type) OVERRIDE;
82 Location GetReturnLocation(Primitive::Type type) const OVERRIDE;
83 Location GetMethodLocation() const OVERRIDE;
84
85 private:
86 InvokeDexCallingConvention calling_convention;
87
88 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorMIPS);
89};
90
91class InvokeRuntimeCallingConvention : public CallingConvention<Register, FRegister> {
92 public:
93 InvokeRuntimeCallingConvention()
94 : CallingConvention(kRuntimeParameterCoreRegisters,
95 kRuntimeParameterCoreRegistersLength,
96 kRuntimeParameterFpuRegisters,
97 kRuntimeParameterFpuRegistersLength,
98 kMipsPointerSize) {}
99
100 Location GetReturnLocation(Primitive::Type return_type);
101
102 private:
103 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
104};
105
106class FieldAccessCallingConventionMIPS : public FieldAccessCallingConvention {
107 public:
108 FieldAccessCallingConventionMIPS() {}
109
110 Location GetObjectLocation() const OVERRIDE {
111 return Location::RegisterLocation(A1);
112 }
113 Location GetFieldIndexLocation() const OVERRIDE {
114 return Location::RegisterLocation(A0);
115 }
116 Location GetReturnLocation(Primitive::Type type) const OVERRIDE {
117 return Primitive::Is64BitType(type)
118 ? Location::RegisterPairLocation(V0, V1)
119 : Location::RegisterLocation(V0);
120 }
121 Location GetSetValueLocation(Primitive::Type type, bool is_instance) const OVERRIDE {
122 return Primitive::Is64BitType(type)
123 ? Location::RegisterPairLocation(A2, A3)
124 : (is_instance ? Location::RegisterLocation(A2) : Location::RegisterLocation(A1));
125 }
126 Location GetFpuLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
127 return Location::FpuRegisterLocation(F0);
128 }
129
130 private:
131 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionMIPS);
132};
133
134class ParallelMoveResolverMIPS : public ParallelMoveResolverWithSwap {
135 public:
136 ParallelMoveResolverMIPS(ArenaAllocator* allocator, CodeGeneratorMIPS* codegen)
137 : ParallelMoveResolverWithSwap(allocator), codegen_(codegen) {}
138
139 void EmitMove(size_t index) OVERRIDE;
140 void EmitSwap(size_t index) OVERRIDE;
141 void SpillScratch(int reg) OVERRIDE;
142 void RestoreScratch(int reg) OVERRIDE;
143
144 void Exchange(int index1, int index2, bool double_slot);
145
146 MipsAssembler* GetAssembler() const;
147
148 private:
149 CodeGeneratorMIPS* const codegen_;
150
151 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverMIPS);
152};
153
154class SlowPathCodeMIPS : public SlowPathCode {
155 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000156 explicit SlowPathCodeMIPS(HInstruction* instruction)
157 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200158
159 MipsLabel* GetEntryLabel() { return &entry_label_; }
160 MipsLabel* GetExitLabel() { return &exit_label_; }
161
162 private:
163 MipsLabel entry_label_;
164 MipsLabel exit_label_;
165
166 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeMIPS);
167};
168
169class LocationsBuilderMIPS : public HGraphVisitor {
170 public:
171 LocationsBuilderMIPS(HGraph* graph, CodeGeneratorMIPS* codegen)
172 : HGraphVisitor(graph), codegen_(codegen) {}
173
174#define DECLARE_VISIT_INSTRUCTION(name, super) \
175 void Visit##name(H##name* instr) OVERRIDE;
176
177 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
178 FOR_EACH_CONCRETE_INSTRUCTION_MIPS(DECLARE_VISIT_INSTRUCTION)
179
180#undef DECLARE_VISIT_INSTRUCTION
181
182 void VisitInstruction(HInstruction* instruction) OVERRIDE {
183 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
184 << " (id " << instruction->GetId() << ")";
185 }
186
187 private:
188 void HandleInvoke(HInvoke* invoke);
189 void HandleBinaryOp(HBinaryOperation* operation);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000190 void HandleCondition(HCondition* instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200191 void HandleShift(HBinaryOperation* operation);
192 void HandleFieldSet(HInstruction* instruction, const FieldInfo& field_info);
193 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Alexey Frunzef58b2482016-09-02 22:14:06 -0700194 Location RegisterOrZeroConstant(HInstruction* instruction);
195 Location FpuRegisterOrConstantForStore(HInstruction* instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200196
197 InvokeDexCallingConventionVisitorMIPS parameter_visitor_;
198
199 CodeGeneratorMIPS* const codegen_;
200
201 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderMIPS);
202};
203
Aart Bik42249c32016-01-07 15:33:50 -0800204class InstructionCodeGeneratorMIPS : public InstructionCodeGenerator {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200205 public:
206 InstructionCodeGeneratorMIPS(HGraph* graph, CodeGeneratorMIPS* codegen);
207
208#define DECLARE_VISIT_INSTRUCTION(name, super) \
209 void Visit##name(H##name* instr) OVERRIDE;
210
211 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
212 FOR_EACH_CONCRETE_INSTRUCTION_MIPS(DECLARE_VISIT_INSTRUCTION)
213
214#undef DECLARE_VISIT_INSTRUCTION
215
216 void VisitInstruction(HInstruction* instruction) OVERRIDE {
217 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
218 << " (id " << instruction->GetId() << ")";
219 }
220
221 MipsAssembler* GetAssembler() const { return assembler_; }
222
Alexey Frunze96b66822016-09-10 02:32:44 -0700223 // Compare-and-jump packed switch generates approx. 3 + 2.5 * N 32-bit
224 // instructions for N cases.
225 // Table-based packed switch generates approx. 11 32-bit instructions
226 // and N 32-bit data words for N cases.
227 // At N = 6 they come out as 18 and 17 32-bit words respectively.
228 // We switch to the table-based method starting with 7 cases.
229 static constexpr uint32_t kPackedSwitchJumpTableThreshold = 6;
230
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200231 private:
232 void GenerateClassInitializationCheck(SlowPathCodeMIPS* slow_path, Register class_reg);
233 void GenerateMemoryBarrier(MemBarrierKind kind);
234 void GenerateSuspendCheck(HSuspendCheck* check, HBasicBlock* successor);
235 void HandleBinaryOp(HBinaryOperation* operation);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000236 void HandleCondition(HCondition* instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200237 void HandleShift(HBinaryOperation* operation);
238 void HandleFieldSet(HInstruction* instruction, const FieldInfo& field_info, uint32_t dex_pc);
239 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info, uint32_t dex_pc);
Alexey Frunze06a46c42016-07-19 15:00:40 -0700240 // Generate a GC root reference load:
241 //
242 // root <- *(obj + offset)
243 //
244 // while honoring read barriers (if any).
245 void GenerateGcRootFieldLoad(HInstruction* instruction,
246 Location root,
247 Register obj,
248 uint32_t offset);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800249 void GenerateIntCompare(IfCondition cond, LocationSummary* locations);
250 void GenerateIntCompareAndBranch(IfCondition cond,
251 LocationSummary* locations,
252 MipsLabel* label);
253 void GenerateLongCompareAndBranch(IfCondition cond,
254 LocationSummary* locations,
255 MipsLabel* label);
Alexey Frunze2ddb7172016-09-06 17:04:55 -0700256 void GenerateFpCompare(IfCondition cond,
257 bool gt_bias,
258 Primitive::Type type,
259 LocationSummary* locations);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800260 void GenerateFpCompareAndBranch(IfCondition cond,
261 bool gt_bias,
262 Primitive::Type type,
263 LocationSummary* locations,
264 MipsLabel* label);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200265 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000266 size_t condition_input_index,
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200267 MipsLabel* true_target,
David Brazdil0debae72015-11-12 18:37:00 +0000268 MipsLabel* false_target);
Alexey Frunze7e99e052015-11-24 19:28:01 -0800269 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
270 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
271 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
272 void GenerateDivRemIntegral(HBinaryOperation* instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200273 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexey Frunze2923db72016-08-20 01:55:47 -0700274 auto GetImplicitNullChecker(HInstruction* instruction);
Alexey Frunze96b66822016-09-10 02:32:44 -0700275 void GenPackedSwitchWithCompares(Register value_reg,
276 int32_t lower_bound,
277 uint32_t num_entries,
278 HBasicBlock* switch_block,
279 HBasicBlock* default_block);
280 void GenTableBasedPackedSwitch(Register value_reg,
281 Register constant_area,
282 int32_t lower_bound,
283 uint32_t num_entries,
284 HBasicBlock* switch_block,
285 HBasicBlock* default_block);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200286
287 MipsAssembler* const assembler_;
288 CodeGeneratorMIPS* const codegen_;
289
290 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorMIPS);
291};
292
293class CodeGeneratorMIPS : public CodeGenerator {
294 public:
295 CodeGeneratorMIPS(HGraph* graph,
296 const MipsInstructionSetFeatures& isa_features,
297 const CompilerOptions& compiler_options,
298 OptimizingCompilerStats* stats = nullptr);
299 virtual ~CodeGeneratorMIPS() {}
300
Alexey Frunze73296a72016-06-03 22:51:46 -0700301 void ComputeSpillMask() OVERRIDE;
Alexey Frunze58320ce2016-08-30 21:40:46 -0700302 bool HasAllocatedCalleeSaveRegisters() const OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200303 void GenerateFrameEntry() OVERRIDE;
304 void GenerateFrameExit() OVERRIDE;
305
306 void Bind(HBasicBlock* block) OVERRIDE;
307
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200308 void Move32(Location destination, Location source);
309 void Move64(Location destination, Location source);
310 void MoveConstant(Location location, HConstant* c);
311
312 size_t GetWordSize() const OVERRIDE { return kMipsWordSize; }
313
314 size_t GetFloatingPointSpillSlotSize() const OVERRIDE { return kMipsDoublewordSize; }
315
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100316 uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200317 return assembler_.GetLabelLocation(GetLabelOf(block));
318 }
319
320 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
321 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
322 MipsAssembler* GetAssembler() OVERRIDE { return &assembler_; }
323 const MipsAssembler& GetAssembler() const OVERRIDE { return assembler_; }
324
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700325 // Emit linker patches.
326 void EmitLinkerPatches(ArenaVector<LinkerPatch>* linker_patches) OVERRIDE;
327
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200328 void MarkGCCard(Register object, Register value);
329
330 // Register allocation.
331
David Brazdil58282f42016-01-14 12:45:10 +0000332 void SetupBlockedRegisters() const OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200333
Roland Levillainf41f9562016-09-14 19:26:48 +0100334 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
335 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
336 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
337 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexey Frunze06a46c42016-07-19 15:00:40 -0700338 void ClobberRA() {
339 clobbered_ra_ = true;
340 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200341
342 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
343 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
344
345 // Blocks all register pairs made out of blocked core registers.
346 void UpdateBlockedPairRegisters() const;
347
348 InstructionSet GetInstructionSet() const OVERRIDE { return InstructionSet::kMips; }
349
350 const MipsInstructionSetFeatures& GetInstructionSetFeatures() const {
351 return isa_features_;
352 }
353
354 MipsLabel* GetLabelOf(HBasicBlock* block) const {
355 return CommonGetLabelOf<MipsLabel>(block_labels_, block);
356 }
357
358 void Initialize() OVERRIDE {
359 block_labels_ = CommonInitializeLabels<MipsLabel>();
360 }
361
362 void Finalize(CodeAllocator* allocator) OVERRIDE;
363
364 // Code generation helpers.
365
366 void MoveLocation(Location dst, Location src, Primitive::Type dst_type) OVERRIDE;
367
Roland Levillainf41f9562016-09-14 19:26:48 +0100368 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200369
370 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
371
372 // Generate code to invoke a runtime entry point.
373 void InvokeRuntime(QuickEntrypointEnum entrypoint,
374 HInstruction* instruction,
375 uint32_t dex_pc,
Serban Constantinescufca16662016-07-14 09:21:59 +0100376 SlowPathCode* slow_path = nullptr) OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200377
378 ParallelMoveResolver* GetMoveResolver() OVERRIDE { return &move_resolver_; }
379
Roland Levillainf41f9562016-09-14 19:26:48 +0100380 bool NeedsTwoRegisters(Primitive::Type type) const OVERRIDE {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200381 return type == Primitive::kPrimLong;
382 }
383
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000384 // Check if the desired_string_load_kind is supported. If it is, return it,
385 // otherwise return a fall-back kind that should be used instead.
386 HLoadString::LoadKind GetSupportedLoadStringKind(
387 HLoadString::LoadKind desired_string_load_kind) OVERRIDE;
388
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100389 // Check if the desired_class_load_kind is supported. If it is, return it,
390 // otherwise return a fall-back kind that should be used instead.
391 HLoadClass::LoadKind GetSupportedLoadClassKind(
392 HLoadClass::LoadKind desired_class_load_kind) OVERRIDE;
393
Vladimir Markodc151b22015-10-15 18:02:30 +0100394 // Check if the desired_dispatch_info is supported. If it is, return it,
395 // otherwise return a fall-back info that should be used instead.
396 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
397 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffray5e4e11e2016-09-22 13:17:41 +0100398 HInvokeStaticOrDirect* invoke) OVERRIDE;
Vladimir Markodc151b22015-10-15 18:02:30 +0100399
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200400 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp);
Chris Larsen3acee732015-11-18 13:31:08 -0800401 void GenerateVirtualCall(HInvokeVirtual* invoke, Location temp) OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200402
403 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
404 Primitive::Type type ATTRIBUTE_UNUSED) OVERRIDE {
405 UNIMPLEMENTED(FATAL) << "Not implemented on MIPS";
406 }
407
Roland Levillainf41f9562016-09-14 19:26:48 +0100408 void GenerateNop() OVERRIDE;
409 void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE;
410 void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000411
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700412 // The PcRelativePatchInfo is used for PC-relative addressing of dex cache arrays
413 // and boot image strings. The only difference is the interpretation of the offset_or_index.
414 struct PcRelativePatchInfo {
415 PcRelativePatchInfo(const DexFile& dex_file, uint32_t off_or_idx)
416 : target_dex_file(dex_file), offset_or_index(off_or_idx) { }
417 PcRelativePatchInfo(PcRelativePatchInfo&& other) = default;
418
419 const DexFile& target_dex_file;
Alexey Frunze06a46c42016-07-19 15:00:40 -0700420 // Either the dex cache array element offset or the string/type index.
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700421 uint32_t offset_or_index;
422 // Label for the instruction loading the most significant half of the offset that's added to PC
423 // to form the base address (the least significant half is loaded with the instruction that
424 // follows).
425 MipsLabel high_label;
426 // Label for the instruction corresponding to PC+0.
427 MipsLabel pc_rel_label;
428 };
429
Alexey Frunze06a46c42016-07-19 15:00:40 -0700430 PcRelativePatchInfo* NewPcRelativeStringPatch(const DexFile& dex_file, uint32_t string_index);
431 PcRelativePatchInfo* NewPcRelativeTypePatch(const DexFile& dex_file, uint32_t type_index);
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700432 PcRelativePatchInfo* NewPcRelativeDexCacheArrayPatch(const DexFile& dex_file,
433 uint32_t element_offset);
Alexey Frunze06a46c42016-07-19 15:00:40 -0700434 Literal* DeduplicateBootImageStringLiteral(const DexFile& dex_file, uint32_t string_index);
435 Literal* DeduplicateBootImageTypeLiteral(const DexFile& dex_file, uint32_t type_index);
436 Literal* DeduplicateBootImageAddressLiteral(uint32_t address);
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700437
Vladimir Markoaad75c62016-10-03 08:46:48 +0000438 void EmitPcRelativeAddressPlaceholder(PcRelativePatchInfo* info, Register out, Register base);
439
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200440 private:
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700441 Register GetInvokeStaticOrDirectExtraParameter(HInvokeStaticOrDirect* invoke, Register temp);
442
Alexey Frunze06a46c42016-07-19 15:00:40 -0700443 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, Literal*>;
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700444 using MethodToLiteralMap = ArenaSafeMap<MethodReference, Literal*, MethodReferenceComparator>;
Alexey Frunze06a46c42016-07-19 15:00:40 -0700445 using BootStringToLiteralMap = ArenaSafeMap<StringReference,
446 Literal*,
447 StringReferenceValueComparator>;
448 using BootTypeToLiteralMap = ArenaSafeMap<TypeReference,
449 Literal*,
450 TypeReferenceValueComparator>;
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700451
Alexey Frunze06a46c42016-07-19 15:00:40 -0700452 Literal* DeduplicateUint32Literal(uint32_t value, Uint32ToLiteralMap* map);
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700453 Literal* DeduplicateMethodLiteral(MethodReference target_method, MethodToLiteralMap* map);
454 Literal* DeduplicateMethodAddressLiteral(MethodReference target_method);
455 Literal* DeduplicateMethodCodeLiteral(MethodReference target_method);
456 PcRelativePatchInfo* NewPcRelativePatch(const DexFile& dex_file,
457 uint32_t offset_or_index,
458 ArenaDeque<PcRelativePatchInfo>* patches);
459
Vladimir Markoaad75c62016-10-03 08:46:48 +0000460 template <LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
461 void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
462 ArenaVector<LinkerPatch>* linker_patches);
463
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200464 // Labels for each block that will be compiled.
465 MipsLabel* block_labels_;
466 MipsLabel frame_entry_label_;
467 LocationsBuilderMIPS location_builder_;
468 InstructionCodeGeneratorMIPS instruction_visitor_;
469 ParallelMoveResolverMIPS move_resolver_;
470 MipsAssembler assembler_;
471 const MipsInstructionSetFeatures& isa_features_;
472
Alexey Frunze06a46c42016-07-19 15:00:40 -0700473 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
474 Uint32ToLiteralMap uint32_literals_;
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700475 // Method patch info, map MethodReference to a literal for method address and method code.
476 MethodToLiteralMap method_patches_;
477 MethodToLiteralMap call_patches_;
478 // PC-relative patch info for each HMipsDexCacheArraysBase.
479 ArenaDeque<PcRelativePatchInfo> pc_relative_dex_cache_patches_;
Alexey Frunze06a46c42016-07-19 15:00:40 -0700480 // Deduplication map for boot string literals for kBootImageLinkTimeAddress.
481 BootStringToLiteralMap boot_image_string_patches_;
Vladimir Markoaad75c62016-10-03 08:46:48 +0000482 // PC-relative String patch info; type depends on configuration (app .bss or boot image PIC).
Alexey Frunze06a46c42016-07-19 15:00:40 -0700483 ArenaDeque<PcRelativePatchInfo> pc_relative_string_patches_;
484 // Deduplication map for boot type literals for kBootImageLinkTimeAddress.
485 BootTypeToLiteralMap boot_image_type_patches_;
486 // PC-relative type patch info.
487 ArenaDeque<PcRelativePatchInfo> pc_relative_type_patches_;
488 // Deduplication map for patchable boot image addresses.
489 Uint32ToLiteralMap boot_image_address_patches_;
490
491 // PC-relative loads on R2 clobber RA, which may need to be preserved explicitly in leaf methods.
492 // This is a flag set by pc_relative_fixups_mips and dex_cache_array_fixups_mips optimizations.
493 bool clobbered_ra_;
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700494
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200495 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorMIPS);
496};
497
498} // namespace mips
499} // namespace art
500
501#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_MIPS_H_