blob: 6ec7ebb91ae99da13a27b499d4ee77baa4e517d4 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "codegen_x86.h"
18#include "dex/quick/mir_to_lir-inl.h"
19#include "x86_lir.h"
20
21namespace art {
22
23/* This file contains codegen for the X86 ISA */
24
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070025LIR* X86Mir2Lir::OpFpRegCopy(int r_dest, int r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 int opcode;
27 /* must be both DOUBLE or both not DOUBLE */
28 DCHECK_EQ(X86_DOUBLEREG(r_dest), X86_DOUBLEREG(r_src));
29 if (X86_DOUBLEREG(r_dest)) {
30 opcode = kX86MovsdRR;
31 } else {
32 if (X86_SINGLEREG(r_dest)) {
33 if (X86_SINGLEREG(r_src)) {
34 opcode = kX86MovssRR;
35 } else { // Fpr <- Gpr
36 opcode = kX86MovdxrRR;
37 }
38 } else { // Gpr <- Fpr
39 DCHECK(X86_SINGLEREG(r_src));
40 opcode = kX86MovdrxRR;
41 }
42 }
43 DCHECK_NE((EncodingMap[opcode].flags & IS_BINARY_OP), 0ULL);
44 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest, r_src);
45 if (r_dest == r_src) {
46 res->flags.is_nop = true;
47 }
48 return res;
49}
50
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070051bool X86Mir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070052 return true;
53}
54
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070055bool X86Mir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070056 return false;
57}
58
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070059bool X86Mir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070060 return true;
61}
62
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070063bool X86Mir2Lir::InexpensiveConstantDouble(int64_t value) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -070064 return false; // TUNING
Brian Carlstrom7940e442013-07-12 13:46:57 -070065}
66
67/*
68 * Load a immediate using a shortcut if possible; otherwise
69 * grab from the per-translation literal pool. If target is
70 * a high register, build constant into a low register and copy.
71 *
72 * No additional register clobbering operation performed. Use this version when
73 * 1) r_dest is freshly returned from AllocTemp or
74 * 2) The codegen is under fixed register usage
75 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070076LIR* X86Mir2Lir::LoadConstantNoClobber(int r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070077 int r_dest_save = r_dest;
78 if (X86_FPREG(r_dest)) {
79 if (value == 0) {
80 return NewLIR2(kX86XorpsRR, r_dest, r_dest);
81 }
82 DCHECK(X86_SINGLEREG(r_dest));
83 r_dest = AllocTemp();
84 }
85
86 LIR *res;
87 if (value == 0) {
88 res = NewLIR2(kX86Xor32RR, r_dest, r_dest);
89 } else {
90 // Note, there is no byte immediate form of a 32 bit immediate move.
91 res = NewLIR2(kX86Mov32RI, r_dest, value);
92 }
93
94 if (X86_FPREG(r_dest_save)) {
95 NewLIR2(kX86MovdxrRR, r_dest_save, r_dest);
96 FreeTemp(r_dest);
97 }
98
99 return res;
100}
101
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700102LIR* X86Mir2Lir::OpUnconditionalBranch(LIR* target) {
Brian Carlstromdf629502013-07-17 22:39:56 -0700103 LIR* res = NewLIR1(kX86Jmp8, 0 /* offset to be patched during assembly*/);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700104 res->target = target;
105 return res;
106}
107
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700108LIR* X86Mir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 LIR* branch = NewLIR2(kX86Jcc8, 0 /* offset to be patched */,
110 X86ConditionEncoding(cc));
111 branch->target = target;
112 return branch;
113}
114
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700115LIR* X86Mir2Lir::OpReg(OpKind op, int r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 X86OpCode opcode = kX86Bkpt;
117 switch (op) {
118 case kOpNeg: opcode = kX86Neg32R; break;
119 case kOpNot: opcode = kX86Not32R; break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100120 case kOpRev: opcode = kX86Bswap32R; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121 case kOpBlx: opcode = kX86CallR; break;
122 default:
123 LOG(FATAL) << "Bad case in OpReg " << op;
124 }
125 return NewLIR1(opcode, r_dest_src);
126}
127
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700128LIR* X86Mir2Lir::OpRegImm(OpKind op, int r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700129 X86OpCode opcode = kX86Bkpt;
130 bool byte_imm = IS_SIMM8(value);
131 DCHECK(!X86_FPREG(r_dest_src1));
132 switch (op) {
133 case kOpLsl: opcode = kX86Sal32RI; break;
134 case kOpLsr: opcode = kX86Shr32RI; break;
135 case kOpAsr: opcode = kX86Sar32RI; break;
136 case kOpAdd: opcode = byte_imm ? kX86Add32RI8 : kX86Add32RI; break;
137 case kOpOr: opcode = byte_imm ? kX86Or32RI8 : kX86Or32RI; break;
138 case kOpAdc: opcode = byte_imm ? kX86Adc32RI8 : kX86Adc32RI; break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700139 // case kOpSbb: opcode = kX86Sbb32RI; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140 case kOpAnd: opcode = byte_imm ? kX86And32RI8 : kX86And32RI; break;
141 case kOpSub: opcode = byte_imm ? kX86Sub32RI8 : kX86Sub32RI; break;
142 case kOpXor: opcode = byte_imm ? kX86Xor32RI8 : kX86Xor32RI; break;
143 case kOpCmp: opcode = byte_imm ? kX86Cmp32RI8 : kX86Cmp32RI; break;
144 case kOpMov: return LoadConstantNoClobber(r_dest_src1, value);
145 case kOpMul:
146 opcode = byte_imm ? kX86Imul32RRI8 : kX86Imul32RRI;
147 return NewLIR3(opcode, r_dest_src1, r_dest_src1, value);
148 default:
149 LOG(FATAL) << "Bad case in OpRegImm " << op;
150 }
151 return NewLIR2(opcode, r_dest_src1, value);
152}
153
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700154LIR* X86Mir2Lir::OpRegReg(OpKind op, int r_dest_src1, int r_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 X86OpCode opcode = kX86Nop;
156 bool src2_must_be_cx = false;
157 switch (op) {
158 // X86 unary opcodes
159 case kOpMvn:
160 OpRegCopy(r_dest_src1, r_src2);
161 return OpReg(kOpNot, r_dest_src1);
162 case kOpNeg:
163 OpRegCopy(r_dest_src1, r_src2);
164 return OpReg(kOpNeg, r_dest_src1);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100165 case kOpRev:
166 OpRegCopy(r_dest_src1, r_src2);
167 return OpReg(kOpRev, r_dest_src1);
168 case kOpRevsh:
169 OpRegCopy(r_dest_src1, r_src2);
170 OpReg(kOpRev, r_dest_src1);
171 return OpRegImm(kOpAsr, r_dest_src1, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700172 // X86 binary opcodes
173 case kOpSub: opcode = kX86Sub32RR; break;
174 case kOpSbc: opcode = kX86Sbb32RR; break;
175 case kOpLsl: opcode = kX86Sal32RC; src2_must_be_cx = true; break;
176 case kOpLsr: opcode = kX86Shr32RC; src2_must_be_cx = true; break;
177 case kOpAsr: opcode = kX86Sar32RC; src2_must_be_cx = true; break;
178 case kOpMov: opcode = kX86Mov32RR; break;
179 case kOpCmp: opcode = kX86Cmp32RR; break;
180 case kOpAdd: opcode = kX86Add32RR; break;
181 case kOpAdc: opcode = kX86Adc32RR; break;
182 case kOpAnd: opcode = kX86And32RR; break;
183 case kOpOr: opcode = kX86Or32RR; break;
184 case kOpXor: opcode = kX86Xor32RR; break;
185 case kOp2Byte:
186 // Use shifts instead of a byte operand if the source can't be byte accessed.
187 if (r_src2 >= 4) {
188 NewLIR2(kX86Mov32RR, r_dest_src1, r_src2);
189 NewLIR2(kX86Sal32RI, r_dest_src1, 24);
190 return NewLIR2(kX86Sar32RI, r_dest_src1, 24);
191 } else {
192 opcode = kX86Movsx8RR;
193 }
194 break;
195 case kOp2Short: opcode = kX86Movsx16RR; break;
196 case kOp2Char: opcode = kX86Movzx16RR; break;
197 case kOpMul: opcode = kX86Imul32RR; break;
198 default:
199 LOG(FATAL) << "Bad case in OpRegReg " << op;
200 break;
201 }
202 CHECK(!src2_must_be_cx || r_src2 == rCX);
203 return NewLIR2(opcode, r_dest_src1, r_src2);
204}
205
206LIR* X86Mir2Lir::OpRegMem(OpKind op, int r_dest, int rBase,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700207 int offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700208 X86OpCode opcode = kX86Nop;
209 switch (op) {
210 // X86 binary opcodes
211 case kOpSub: opcode = kX86Sub32RM; break;
212 case kOpMov: opcode = kX86Mov32RM; break;
213 case kOpCmp: opcode = kX86Cmp32RM; break;
214 case kOpAdd: opcode = kX86Add32RM; break;
215 case kOpAnd: opcode = kX86And32RM; break;
216 case kOpOr: opcode = kX86Or32RM; break;
217 case kOpXor: opcode = kX86Xor32RM; break;
218 case kOp2Byte: opcode = kX86Movsx8RM; break;
219 case kOp2Short: opcode = kX86Movsx16RM; break;
220 case kOp2Char: opcode = kX86Movzx16RM; break;
221 case kOpMul:
222 default:
223 LOG(FATAL) << "Bad case in OpRegMem " << op;
224 break;
225 }
226 return NewLIR3(opcode, r_dest, rBase, offset);
227}
228
229LIR* X86Mir2Lir::OpRegRegReg(OpKind op, int r_dest, int r_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700230 int r_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 if (r_dest != r_src1 && r_dest != r_src2) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700232 if (op == kOpAdd) { // lea special case, except can't encode rbp as base
Brian Carlstrom7940e442013-07-12 13:46:57 -0700233 if (r_src1 == r_src2) {
234 OpRegCopy(r_dest, r_src1);
235 return OpRegImm(kOpLsl, r_dest, 1);
236 } else if (r_src1 != rBP) {
237 return NewLIR5(kX86Lea32RA, r_dest, r_src1 /* base */,
238 r_src2 /* index */, 0 /* scale */, 0 /* disp */);
239 } else {
240 return NewLIR5(kX86Lea32RA, r_dest, r_src2 /* base */,
241 r_src1 /* index */, 0 /* scale */, 0 /* disp */);
242 }
243 } else {
244 OpRegCopy(r_dest, r_src1);
245 return OpRegReg(op, r_dest, r_src2);
246 }
247 } else if (r_dest == r_src1) {
248 return OpRegReg(op, r_dest, r_src2);
249 } else { // r_dest == r_src2
250 switch (op) {
251 case kOpSub: // non-commutative
252 OpReg(kOpNeg, r_dest);
253 op = kOpAdd;
254 break;
255 case kOpSbc:
256 case kOpLsl: case kOpLsr: case kOpAsr: case kOpRor: {
257 int t_reg = AllocTemp();
258 OpRegCopy(t_reg, r_src1);
259 OpRegReg(op, t_reg, r_src2);
260 LIR* res = OpRegCopy(r_dest, t_reg);
261 FreeTemp(t_reg);
262 return res;
263 }
264 case kOpAdd: // commutative
265 case kOpOr:
266 case kOpAdc:
267 case kOpAnd:
268 case kOpXor:
269 break;
270 default:
271 LOG(FATAL) << "Bad case in OpRegRegReg " << op;
272 }
273 return OpRegReg(op, r_dest, r_src1);
274 }
275}
276
277LIR* X86Mir2Lir::OpRegRegImm(OpKind op, int r_dest, int r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700278 int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700279 if (op == kOpMul) {
280 X86OpCode opcode = IS_SIMM8(value) ? kX86Imul32RRI8 : kX86Imul32RRI;
281 return NewLIR3(opcode, r_dest, r_src, value);
282 } else if (op == kOpAnd) {
283 if (value == 0xFF && r_src < 4) {
284 return NewLIR2(kX86Movzx8RR, r_dest, r_src);
285 } else if (value == 0xFFFF) {
286 return NewLIR2(kX86Movzx16RR, r_dest, r_src);
287 }
288 }
289 if (r_dest != r_src) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700290 if (false && op == kOpLsl && value >= 0 && value <= 3) { // lea shift special case
Brian Carlstrom7940e442013-07-12 13:46:57 -0700291 // TODO: fix bug in LEA encoding when disp == 0
292 return NewLIR5(kX86Lea32RA, r_dest, r5sib_no_base /* base */,
293 r_src /* index */, value /* scale */, 0 /* disp */);
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700294 } else if (op == kOpAdd) { // lea add special case
Brian Carlstrom7940e442013-07-12 13:46:57 -0700295 return NewLIR5(kX86Lea32RA, r_dest, r_src /* base */,
296 r4sib_no_index /* index */, 0 /* scale */, value /* disp */);
297 }
298 OpRegCopy(r_dest, r_src);
299 }
300 return OpRegImm(op, r_dest, value);
301}
302
Ian Rogers468532e2013-08-05 10:56:33 -0700303LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset thread_offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700304 X86OpCode opcode = kX86Bkpt;
305 switch (op) {
306 case kOpBlx: opcode = kX86CallT; break;
307 default:
308 LOG(FATAL) << "Bad opcode: " << op;
309 break;
310 }
Ian Rogers468532e2013-08-05 10:56:33 -0700311 return NewLIR1(opcode, thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700312}
313
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700314LIR* X86Mir2Lir::OpMem(OpKind op, int rBase, int disp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 X86OpCode opcode = kX86Bkpt;
316 switch (op) {
317 case kOpBlx: opcode = kX86CallM; break;
318 default:
319 LOG(FATAL) << "Bad opcode: " << op;
320 break;
321 }
322 return NewLIR2(opcode, rBase, disp);
323}
324
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700325LIR* X86Mir2Lir::LoadConstantWide(int r_dest_lo, int r_dest_hi, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700326 int32_t val_lo = Low32Bits(value);
327 int32_t val_hi = High32Bits(value);
328 LIR *res;
329 if (X86_FPREG(r_dest_lo)) {
330 DCHECK(X86_FPREG(r_dest_hi)); // ignore r_dest_hi
331 if (value == 0) {
332 return NewLIR2(kX86XorpsRR, r_dest_lo, r_dest_lo);
333 } else {
334 if (val_lo == 0) {
335 res = NewLIR2(kX86XorpsRR, r_dest_lo, r_dest_lo);
336 } else {
337 res = LoadConstantNoClobber(r_dest_lo, val_lo);
338 }
339 if (val_hi != 0) {
340 LoadConstantNoClobber(r_dest_hi, val_hi);
341 NewLIR2(kX86PsllqRI, r_dest_hi, 32);
342 NewLIR2(kX86OrpsRR, r_dest_lo, r_dest_hi);
343 }
344 }
345 } else {
346 res = LoadConstantNoClobber(r_dest_lo, val_lo);
347 LoadConstantNoClobber(r_dest_hi, val_hi);
348 }
349 return res;
350}
351
352LIR* X86Mir2Lir::LoadBaseIndexedDisp(int rBase, int r_index, int scale,
353 int displacement, int r_dest, int r_dest_hi, OpSize size,
354 int s_reg) {
355 LIR *load = NULL;
356 LIR *load2 = NULL;
357 bool is_array = r_index != INVALID_REG;
358 bool pair = false;
359 bool is64bit = false;
360 X86OpCode opcode = kX86Nop;
361 switch (size) {
362 case kLong:
363 case kDouble:
364 is64bit = true;
365 if (X86_FPREG(r_dest)) {
366 opcode = is_array ? kX86MovsdRA : kX86MovsdRM;
367 if (X86_SINGLEREG(r_dest)) {
368 DCHECK(X86_FPREG(r_dest_hi));
369 DCHECK_EQ(r_dest, (r_dest_hi - 1));
370 r_dest = S2d(r_dest, r_dest_hi);
371 }
372 r_dest_hi = r_dest + 1;
373 } else {
374 pair = true;
375 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
376 }
377 // TODO: double store is to unaligned address
378 DCHECK_EQ((displacement & 0x3), 0);
379 break;
380 case kWord:
381 case kSingle:
382 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
383 if (X86_FPREG(r_dest)) {
384 opcode = is_array ? kX86MovssRA : kX86MovssRM;
385 DCHECK(X86_SINGLEREG(r_dest));
386 }
387 DCHECK_EQ((displacement & 0x3), 0);
388 break;
389 case kUnsignedHalf:
390 opcode = is_array ? kX86Movzx16RA : kX86Movzx16RM;
391 DCHECK_EQ((displacement & 0x1), 0);
392 break;
393 case kSignedHalf:
394 opcode = is_array ? kX86Movsx16RA : kX86Movsx16RM;
395 DCHECK_EQ((displacement & 0x1), 0);
396 break;
397 case kUnsignedByte:
398 opcode = is_array ? kX86Movzx8RA : kX86Movzx8RM;
399 break;
400 case kSignedByte:
401 opcode = is_array ? kX86Movsx8RA : kX86Movsx8RM;
402 break;
403 default:
404 LOG(FATAL) << "Bad case in LoadBaseIndexedDispBody";
405 }
406
407 if (!is_array) {
408 if (!pair) {
409 load = NewLIR3(opcode, r_dest, rBase, displacement + LOWORD_OFFSET);
410 } else {
411 if (rBase == r_dest) {
412 load2 = NewLIR3(opcode, r_dest_hi, rBase,
413 displacement + HIWORD_OFFSET);
414 load = NewLIR3(opcode, r_dest, rBase, displacement + LOWORD_OFFSET);
415 } else {
416 load = NewLIR3(opcode, r_dest, rBase, displacement + LOWORD_OFFSET);
417 load2 = NewLIR3(opcode, r_dest_hi, rBase,
418 displacement + HIWORD_OFFSET);
419 }
420 }
421 if (rBase == rX86_SP) {
422 AnnotateDalvikRegAccess(load, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
423 true /* is_load */, is64bit);
424 if (pair) {
425 AnnotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2,
426 true /* is_load */, is64bit);
427 }
428 }
429 } else {
430 if (!pair) {
431 load = NewLIR5(opcode, r_dest, rBase, r_index, scale,
432 displacement + LOWORD_OFFSET);
433 } else {
434 if (rBase == r_dest) {
435 load2 = NewLIR5(opcode, r_dest_hi, rBase, r_index, scale,
436 displacement + HIWORD_OFFSET);
437 load = NewLIR5(opcode, r_dest, rBase, r_index, scale,
438 displacement + LOWORD_OFFSET);
439 } else {
440 load = NewLIR5(opcode, r_dest, rBase, r_index, scale,
441 displacement + LOWORD_OFFSET);
442 load2 = NewLIR5(opcode, r_dest_hi, rBase, r_index, scale,
443 displacement + HIWORD_OFFSET);
444 }
445 }
446 }
447
448 return load;
449}
450
451/* Load value from base + scaled index. */
452LIR* X86Mir2Lir::LoadBaseIndexed(int rBase,
453 int r_index, int r_dest, int scale, OpSize size) {
454 return LoadBaseIndexedDisp(rBase, r_index, scale, 0,
455 r_dest, INVALID_REG, size, INVALID_SREG);
456}
457
458LIR* X86Mir2Lir::LoadBaseDisp(int rBase, int displacement,
459 int r_dest, OpSize size, int s_reg) {
460 return LoadBaseIndexedDisp(rBase, INVALID_REG, 0, displacement,
461 r_dest, INVALID_REG, size, s_reg);
462}
463
464LIR* X86Mir2Lir::LoadBaseDispWide(int rBase, int displacement,
465 int r_dest_lo, int r_dest_hi, int s_reg) {
466 return LoadBaseIndexedDisp(rBase, INVALID_REG, 0, displacement,
467 r_dest_lo, r_dest_hi, kLong, s_reg);
468}
469
470LIR* X86Mir2Lir::StoreBaseIndexedDisp(int rBase, int r_index, int scale,
471 int displacement, int r_src, int r_src_hi, OpSize size,
472 int s_reg) {
473 LIR *store = NULL;
474 LIR *store2 = NULL;
475 bool is_array = r_index != INVALID_REG;
476 bool pair = false;
477 bool is64bit = false;
478 X86OpCode opcode = kX86Nop;
479 switch (size) {
480 case kLong:
481 case kDouble:
482 is64bit = true;
483 if (X86_FPREG(r_src)) {
484 opcode = is_array ? kX86MovsdAR : kX86MovsdMR;
485 if (X86_SINGLEREG(r_src)) {
486 DCHECK(X86_FPREG(r_src_hi));
487 DCHECK_EQ(r_src, (r_src_hi - 1));
488 r_src = S2d(r_src, r_src_hi);
489 }
490 r_src_hi = r_src + 1;
491 } else {
492 pair = true;
493 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
494 }
495 // TODO: double store is to unaligned address
496 DCHECK_EQ((displacement & 0x3), 0);
497 break;
498 case kWord:
499 case kSingle:
500 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
501 if (X86_FPREG(r_src)) {
502 opcode = is_array ? kX86MovssAR : kX86MovssMR;
503 DCHECK(X86_SINGLEREG(r_src));
504 }
505 DCHECK_EQ((displacement & 0x3), 0);
506 break;
507 case kUnsignedHalf:
508 case kSignedHalf:
509 opcode = is_array ? kX86Mov16AR : kX86Mov16MR;
510 DCHECK_EQ((displacement & 0x1), 0);
511 break;
512 case kUnsignedByte:
513 case kSignedByte:
514 opcode = is_array ? kX86Mov8AR : kX86Mov8MR;
515 break;
516 default:
517 LOG(FATAL) << "Bad case in LoadBaseIndexedDispBody";
518 }
519
520 if (!is_array) {
521 if (!pair) {
522 store = NewLIR3(opcode, rBase, displacement + LOWORD_OFFSET, r_src);
523 } else {
524 store = NewLIR3(opcode, rBase, displacement + LOWORD_OFFSET, r_src);
525 store2 = NewLIR3(opcode, rBase, displacement + HIWORD_OFFSET, r_src_hi);
526 }
527 if (rBase == rX86_SP) {
528 AnnotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
529 false /* is_load */, is64bit);
530 if (pair) {
531 AnnotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2,
532 false /* is_load */, is64bit);
533 }
534 }
535 } else {
536 if (!pair) {
537 store = NewLIR5(opcode, rBase, r_index, scale,
538 displacement + LOWORD_OFFSET, r_src);
539 } else {
540 store = NewLIR5(opcode, rBase, r_index, scale,
541 displacement + LOWORD_OFFSET, r_src);
542 store2 = NewLIR5(opcode, rBase, r_index, scale,
543 displacement + HIWORD_OFFSET, r_src_hi);
544 }
545 }
546
547 return store;
548}
549
550/* store value base base + scaled index. */
551LIR* X86Mir2Lir::StoreBaseIndexed(int rBase, int r_index, int r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700552 int scale, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700553 return StoreBaseIndexedDisp(rBase, r_index, scale, 0,
554 r_src, INVALID_REG, size, INVALID_SREG);
555}
556
557LIR* X86Mir2Lir::StoreBaseDisp(int rBase, int displacement,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700558 int r_src, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700559 return StoreBaseIndexedDisp(rBase, INVALID_REG, 0,
560 displacement, r_src, INVALID_REG, size,
561 INVALID_SREG);
562}
563
564LIR* X86Mir2Lir::StoreBaseDispWide(int rBase, int displacement,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700565 int r_src_lo, int r_src_hi) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700566 return StoreBaseIndexedDisp(rBase, INVALID_REG, 0, displacement,
567 r_src_lo, r_src_hi, kLong, INVALID_SREG);
568}
569
570} // namespace art