blob: 6696cf7b67692a6aa5ca19527a998452ad3abb8f [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
18#define ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Ian Rogers107c31e2014-01-23 20:55:29 -080020#include "arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex/compiler_internals.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class ArmMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
27 ArmMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe2f244e92014-05-08 03:35:25 -070034 RegStorage LoadHelper(ThreadOffset<4> offset) OVERRIDE;
35 RegStorage LoadHelper(ThreadOffset<8> offset) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +010036 LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
37 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010038 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
39 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080040 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010041 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080042 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010043 RegStorage r_dest, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080044 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
45 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko674744e2014-04-24 15:18:26 +010046 LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_src,
47 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010048 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
49 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080050 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010051 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080052 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010053 RegStorage r_src, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080054 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070055
56 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080057 RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
Bill Buzbee00e1ec62014-02-27 23:44:13 +000058 RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
buzbee2700f7e2014-03-07 09:46:20 -080059 RegStorage TargetReg(SpecialTargetRegister reg);
60 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070061 RegLocation GetReturnAlt();
62 RegLocation GetReturnWideAlt();
63 RegLocation LocCReturn();
64 RegLocation LocCReturnDouble();
65 RegLocation LocCReturnFloat();
66 RegLocation LocCReturnWide();
buzbee091cc402014-03-31 10:14:40 -070067 uint64_t GetRegMaskCommon(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070068 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000069 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070070 void FreeCallTemps();
71 void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
72 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070073 void MarkPreservedSingle(int v_reg, RegStorage reg);
74 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070075 void CompilerInitializeRegAlloc();
buzbee091cc402014-03-31 10:14:40 -070076 RegStorage AllocPreservedDouble(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070077
78 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070079 void AssembleLIR();
Vladimir Marko306f0172014-01-07 18:21:20 +000080 uint32_t LinkFixupInsns(LIR* head_lir, LIR* tail_lir, CodeOffset offset);
buzbeeb48819d2013-09-14 16:15:25 -070081 int AssignInsnOffsets();
82 void AssignOffsets();
Vladimir Marko306f0172014-01-07 18:21:20 +000083 static uint8_t* EncodeLIRs(uint8_t* write_pos, LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -070084 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070085 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070086 const char* GetTargetInstFmt(int opcode);
87 const char* GetTargetInstName(int opcode);
88 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
89 uint64_t GetPCUseDefEncoding();
90 uint64_t GetTargetInstFlags(int opcode);
91 int GetInsnSize(LIR* lir);
92 bool IsUnconditionalBranch(LIR* lir);
93
Vladimir Marko674744e2014-04-24 15:18:26 +010094 // Check support for volatile load/store of a given size.
95 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
96 // Get the register class for load/store of a field.
97 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
98
Brian Carlstrom7940e442013-07-12 13:46:57 -070099 // Required for target - Dalvik-level generators.
100 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
101 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700102 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
103 RegLocation rl_index, RegLocation rl_dest, int scale);
Ian Rogersa9a82542013-10-04 11:17:26 -0700104 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
105 RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
107 RegLocation rl_src1, RegLocation rl_shift);
buzbee2700f7e2014-03-07 09:46:20 -0800108 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
109 RegLocation rl_src2);
110 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
111 RegLocation rl_src2);
112 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
113 RegLocation rl_src2);
114 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
115 RegLocation rl_src2);
116 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
117 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
119 RegLocation rl_src2);
120 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000121 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700122 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
123 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000124 bool GenInlinedPeek(CallInfo* info, OpSize size);
125 bool GenInlinedPoke(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800127 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
128 RegLocation rl_src2);
129 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
130 RegLocation rl_src2);
131 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
132 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800133 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
134 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700136 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
138 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800139 void GenSpecialExitSequence();
buzbee0d829482013-10-11 15:24:55 -0700140 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
142 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
143 void GenSelect(BasicBlock* bb, MIR* mir);
144 void GenMemBarrier(MemBarrierKind barrier_kind);
145 void GenMonitorEnter(int opt_flags, RegLocation rl_src);
146 void GenMonitorExit(int opt_flags, RegLocation rl_src);
147 void GenMoveException(RegLocation rl_dest);
148 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800149 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
151 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
buzbee0d829482013-10-11 15:24:55 -0700152 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
153 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154
155 // Required for target - single operation generators.
156 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800157 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
158 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700159 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800160 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
161 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700162 LIR* OpIT(ConditionCode cond, const char* guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700163 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800164 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
165 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
166 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700167 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800168 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
169 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
170 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
171 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
172 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
173 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
174 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
175 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
176 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700177 LIR* OpTestSuspend(LIR* target);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700178 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) OVERRIDE;
179 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800180 LIR* OpVldm(RegStorage r_base, int count);
181 LIR* OpVstm(RegStorage r_base, int count);
182 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
183 void OpRegCopyWide(RegStorage dest, RegStorage src);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700184 void OpTlsCmp(ThreadOffset<4> offset, int val) OVERRIDE;
185 void OpTlsCmp(ThreadOffset<8> offset, int val) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100187 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800188 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
Ian Rogerse2143c02014-03-28 08:47:16 -0700189 LIR* OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
190 int shift);
191 LIR* OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700192 static const ArmEncodingMap EncodingMap[kArmLast];
193 int EncodeShift(int code, int amount);
194 int ModifiedImmediate(uint32_t value);
195 ArmConditionCode ArmConditionEncoding(ConditionCode code);
196 bool InexpensiveConstantInt(int32_t value);
197 bool InexpensiveConstantFloat(int32_t value);
198 bool InexpensiveConstantLong(int64_t value);
199 bool InexpensiveConstantDouble(int64_t value);
200
201 private:
202 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1, int64_t val,
203 ConditionCode ccode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204 LIR* LoadFPConstantValue(int r_dest, int value);
buzbeeb48819d2013-09-14 16:15:25 -0700205 void ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
206 void InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
207 void AssignDataOffsets();
buzbee2700f7e2014-03-07 09:46:20 -0800208 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
209 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800210 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Ian Rogerse2143c02014-03-28 08:47:16 -0700211 typedef struct {
212 OpKind op;
213 uint32_t shift;
214 } EasyMultiplyOp;
215 bool GetEasyMultiplyOp(int lit, EasyMultiplyOp* op);
216 bool GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops);
217 void GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700218};
219
220} // namespace art
221
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700222#endif // ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_