blob: b0c54e86e9545cab48fc0fc81e21e15e946d5c01 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "x86_lir.h"
22
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070023#include <map>
24
Brian Carlstrom7940e442013-07-12 13:46:57 -070025namespace art {
26
Mark Mendelle87f9b52014-04-30 14:13:18 -040027class X86Mir2Lir : public Mir2Lir {
Ian Rogers0f9b9c52014-06-09 01:32:12 -070028 protected:
29 class InToRegStorageMapper {
30 public:
Serguei Katkov407a9d22014-07-05 03:09:32 +070031 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref) = 0;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070032 virtual ~InToRegStorageMapper() {}
33 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070034
Ian Rogers0f9b9c52014-06-09 01:32:12 -070035 class InToRegStorageX86_64Mapper : public InToRegStorageMapper {
36 public:
Chao-ying Fua77ee512014-07-01 17:43:41 -070037 explicit InToRegStorageX86_64Mapper(Mir2Lir* ml) : ml_(ml), cur_core_reg_(0), cur_fp_reg_(0) {}
Ian Rogers0f9b9c52014-06-09 01:32:12 -070038 virtual ~InToRegStorageX86_64Mapper() {}
Serguei Katkov407a9d22014-07-05 03:09:32 +070039 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref);
Chao-ying Fua77ee512014-07-01 17:43:41 -070040 protected:
41 Mir2Lir* ml_;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070042 private:
43 int cur_core_reg_;
44 int cur_fp_reg_;
45 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070046
Ian Rogers0f9b9c52014-06-09 01:32:12 -070047 class InToRegStorageMapping {
48 public:
49 InToRegStorageMapping() : max_mapped_in_(0), is_there_stack_mapped_(false),
50 initialized_(false) {}
51 void Initialize(RegLocation* arg_locs, int count, InToRegStorageMapper* mapper);
52 int GetMaxMappedIn() { return max_mapped_in_; }
53 bool IsThereStackMapped() { return is_there_stack_mapped_; }
54 RegStorage Get(int in_position);
55 bool IsInitialized() { return initialized_; }
56 private:
57 std::map<int, RegStorage> mapping_;
58 int max_mapped_in_;
59 bool is_there_stack_mapped_;
60 bool initialized_;
61 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070062
Ian Rogers0f9b9c52014-06-09 01:32:12 -070063 public:
Elena Sayapinadd644502014-07-01 18:39:52 +070064 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -070065
Ian Rogers0f9b9c52014-06-09 01:32:12 -070066 // Required for target - codegen helpers.
67 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
68 RegLocation rl_dest, int lit);
69 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
70 LIR* CheckSuspendUsingLoad() OVERRIDE;
71 RegStorage LoadHelper(ThreadOffset<4> offset) OVERRIDE;
72 RegStorage LoadHelper(ThreadOffset<8> offset) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070073 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000074 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070075 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010076 OpSize size) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070077 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
78 RegStorage r_dest, OpSize size) OVERRIDE;
79 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
80 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Ian Rogers0f9b9c52014-06-09 01:32:12 -070081 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000082 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070083 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
84 OpSize size) OVERRIDE;
85 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
86 RegStorage r_src, OpSize size) OVERRIDE;
87 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070088
Ian Rogers0f9b9c52014-06-09 01:32:12 -070089 // Required for target - register utilities.
Chao-ying Fua77ee512014-07-01 17:43:41 -070090 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
91 RegStorage TargetReg32(SpecialTargetRegister reg);
92 RegStorage TargetReg(SpecialTargetRegister symbolic_reg, bool is_wide) OVERRIDE {
93 RegStorage reg = TargetReg32(symbolic_reg);
94 if (is_wide) {
95 return (reg.Is64Bit()) ? reg : As64BitReg(reg);
96 } else {
97 return (reg.Is32Bit()) ? reg : As32BitReg(reg);
98 }
99 }
100 RegStorage TargetRefReg(SpecialTargetRegister symbolic_reg) OVERRIDE {
101 return TargetReg(symbolic_reg, cu_->target64);
102 }
103 RegStorage TargetPtrReg(SpecialTargetRegister symbolic_reg) OVERRIDE {
104 return TargetReg(symbolic_reg, cu_->target64);
105 }
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700106 RegStorage GetArgMappingToPhysicalReg(int arg_num);
107 RegStorage GetCoreArgMappingToPhysicalReg(int core_arg_num);
108 RegLocation GetReturnAlt();
109 RegLocation GetReturnWideAlt();
110 RegLocation LocCReturn();
111 RegLocation LocCReturnRef();
112 RegLocation LocCReturnDouble();
113 RegLocation LocCReturnFloat();
114 RegLocation LocCReturnWide();
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100115 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700116 void AdjustSpillMask();
117 void ClobberCallerSave();
118 void FreeCallTemps();
119 void LockCallTemps();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700120 void CompilerInitializeRegAlloc();
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700121 int VectorRegisterSize();
122 int NumReservableVectorRegisters(bool fp_used);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700124 // Required for target - miscellaneous.
125 void AssembleLIR();
126 int AssignInsnOffsets();
127 void AssignOffsets();
128 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100129 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
130 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
131 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700132 const char* GetTargetInstFmt(int opcode);
133 const char* GetTargetInstName(int opcode);
134 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100135 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700136 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -0700137 size_t GetInsnSize(LIR* lir) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700138 bool IsUnconditionalBranch(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700140 // Check support for volatile load/store of a given size.
141 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
142 // Get the register class for load/store of a field.
143 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +0100144
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700145 // Required for target - Dalvik-level generators.
146 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
buzbee2700f7e2014-03-07 09:46:20 -0800147 RegLocation rl_src2);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700148 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
149 RegLocation rl_dest, int scale);
150 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
151 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
152 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
153 RegLocation rl_src1, RegLocation rl_shift);
154 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
buzbee2700f7e2014-03-07 09:46:20 -0800155 RegLocation rl_src2);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700156 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
157 RegLocation rl_src2);
158 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
159 RegLocation rl_src2);
160 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
161 RegLocation rl_src2);
162 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
163 RegLocation rl_src2);
Alexei Zavjalovbd3682e2014-06-12 03:08:01 +0700164 void GenRemFP(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2, bool is_double);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700165 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
166 RegLocation rl_src2);
167 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
168 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100169 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700170 bool GenInlinedSqrt(CallInfo* info);
Yixin Shou7071c8d2014-03-05 06:07:48 -0500171 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
172 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700173 bool GenInlinedPeek(CallInfo* info, OpSize size);
174 bool GenInlinedPoke(CallInfo* info, OpSize size);
175 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
176 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
177 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
178 RegLocation rl_src2);
179 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
180 RegLocation rl_src2);
181 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
182 RegLocation rl_src2);
183 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
184 RegLocation rl_src2, bool is_div);
185 // TODO: collapse reg_lo, reg_hi
186 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
187 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
188 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
189 void GenDivZeroCheckWide(RegStorage reg);
190 void GenArrayBoundsCheck(RegStorage index, RegStorage array_base, int32_t len_offset);
191 void GenArrayBoundsCheck(int32_t index, RegStorage array_base, int32_t len_offset);
192 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
193 void GenExitSequence();
194 void GenSpecialExitSequence();
195 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
196 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
197 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
198 void GenSelect(BasicBlock* bb, MIR* mir);
199 bool GenMemBarrier(MemBarrierKind barrier_kind);
200 void GenMoveException(RegLocation rl_dest);
201 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
202 int first_bit, int second_bit);
203 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
204 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
205 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
206 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
207 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800208
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700209 /*
210 * @brief Generate a two address long operation with a constant value
211 * @param rl_dest location of result
212 * @param rl_src constant source operand
213 * @param op Opcode to be generated
214 * @return success or not
215 */
216 bool GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
217 /*
218 * @brief Generate a three address long operation with a constant value
219 * @param rl_dest location of result
220 * @param rl_src1 source operand
221 * @param rl_src2 constant source operand
222 * @param op Opcode to be generated
223 * @return success or not
224 */
225 bool GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
226 Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800227
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700228 /**
229 * @brief Generate a long arithmetic operation.
230 * @param rl_dest The destination.
231 * @param rl_src1 First operand.
232 * @param rl_src2 Second operand.
233 * @param op The DEX opcode for the operation.
234 * @param is_commutative The sources can be swapped if needed.
235 */
236 virtual void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
237 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800238
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700239 /**
240 * @brief Generate a two operand long arithmetic operation.
241 * @param rl_dest The destination.
242 * @param rl_src Second operand.
243 * @param op The DEX opcode for the operation.
244 */
245 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800246
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700247 /**
248 * @brief Generate a long operation.
249 * @param rl_dest The destination. Must be in a register
250 * @param rl_src The other operand. May be in a register or in memory.
251 * @param op The DEX opcode for the operation.
252 */
253 virtual void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700254
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700255 /**
256 * @brief Implement instanceof a final class with x86 specific code.
257 * @param use_declaring_class 'true' if we can use the class itself.
258 * @param type_idx Type index to use if use_declaring_class is 'false'.
259 * @param rl_dest Result to be set to 0 or 1.
260 * @param rl_src Object to be tested.
261 */
262 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
263 RegLocation rl_src);
264 /*
265 *
266 * @brief Implement Set up instanceof a class with x86 specific code.
267 * @param needs_access_check 'true' if we must check the access.
268 * @param type_known_final 'true' if the type is known to be a final class.
269 * @param type_known_abstract 'true' if the type is known to be an abstract class.
270 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
271 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
272 * @param type_idx Type index to use if use_declaring_class is 'false'.
273 * @param rl_dest Result to be set to 0 or 1.
274 * @param rl_src Object to be tested.
275 */
276 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
277 bool type_known_abstract, bool use_declaring_class,
278 bool can_assume_type_is_in_dex_cache,
279 uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
Mark Mendell6607d972014-02-10 06:54:18 -0800280
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700281 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
282 RegLocation rl_src1, RegLocation rl_shift);
Chao-ying Fua0147762014-06-06 18:38:49 -0700283
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700284 // Single operation generators.
285 LIR* OpUnconditionalBranch(LIR* target);
286 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
287 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
288 LIR* OpCondBranch(ConditionCode cc, LIR* target);
289 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
290 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
291 LIR* OpIT(ConditionCode cond, const char* guide);
292 void OpEndIT(LIR* it);
293 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
294 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
295 LIR* OpReg(OpKind op, RegStorage r_dest_src);
296 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
297 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
298 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
299 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
300 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
301 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
302 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
303 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
304 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
305 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
306 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
307 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
308 LIR* OpTestSuspend(LIR* target);
309 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) OVERRIDE;
310 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) OVERRIDE;
311 LIR* OpVldm(RegStorage r_base, int count);
312 LIR* OpVstm(RegStorage r_base, int count);
313 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
314 void OpRegCopyWide(RegStorage dest, RegStorage src);
315 void OpTlsCmp(ThreadOffset<4> offset, int val) OVERRIDE;
316 void OpTlsCmp(ThreadOffset<8> offset, int val) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700317
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700318 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset);
319 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset);
320 void SpillCoreRegs();
321 void UnSpillCoreRegs();
Serguei Katkovc3801912014-07-08 17:21:53 +0700322 void UnSpillFPRegs();
323 void SpillFPRegs();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700324 static const X86EncodingMap EncodingMap[kX86Last];
325 bool InexpensiveConstantInt(int32_t value);
326 bool InexpensiveConstantFloat(int32_t value);
327 bool InexpensiveConstantLong(int64_t value);
328 bool InexpensiveConstantDouble(int64_t value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700329
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700330 /*
331 * @brief Should try to optimize for two address instructions?
332 * @return true if we try to avoid generating three operand instructions.
333 */
334 virtual bool GenerateTwoOperandInstructions() const { return true; }
Mark Mendelle87f9b52014-04-30 14:13:18 -0400335
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700336 /*
337 * @brief x86 specific codegen for int operations.
338 * @param opcode Operation to perform.
339 * @param rl_dest Destination for the result.
340 * @param rl_lhs Left hand operand.
341 * @param rl_rhs Right hand operand.
342 */
343 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
344 RegLocation rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800345
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700346 /*
347 * @brief Dump a RegLocation using printf
348 * @param loc Register location to dump
349 */
350 static void DumpRegLocation(RegLocation loc);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800351
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700352 /*
353 * @brief Load the Method* of a dex method into the register.
354 * @param target_method The MethodReference of the method to be invoked.
355 * @param type How the method will be invoked.
356 * @param register that will contain the code address.
357 * @note register will be passed to TargetReg to get physical register.
358 */
359 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
360 SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800361
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700362 /*
363 * @brief Load the Class* of a Dex Class type into the register.
364 * @param type How the method will be invoked.
365 * @param register that will contain the code address.
366 * @note register will be passed to TargetReg to get physical register.
367 */
368 void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800369
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700370 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700371
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700372 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700373 NextCallInsn next_call_insn,
374 const MethodReference& target_method,
375 uint32_t vtable_idx,
376 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
377 bool skip_this);
378
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700379 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
380 NextCallInsn next_call_insn,
381 const MethodReference& target_method,
382 uint32_t vtable_idx,
383 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
384 bool skip_this);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800385
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700386 /*
387 * @brief Generate a relative call to the method that will be patched at link time.
388 * @param target_method The MethodReference of the method to be invoked.
389 * @param type How the method will be invoked.
390 * @returns Call instruction
391 */
392 virtual LIR * CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800393
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700394 /*
395 * @brief Handle x86 specific literals
396 */
397 void InstallLiteralPools();
Mark Mendellae9fd932014-02-10 16:14:35 -0800398
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700399 /*
400 * @brief Generate the debug_frame CFI information.
401 * @returns pointer to vector containing CFE information
402 */
403 static std::vector<uint8_t>* ReturnCommonCallFrameInformation();
Mark Mendellae9fd932014-02-10 16:14:35 -0800404
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700405 /*
406 * @brief Generate the debug_frame FDE information.
407 * @returns pointer to vector containing CFE information
408 */
409 std::vector<uint8_t>* ReturnCallFrameInformation();
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800410
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700411 protected:
Chao-ying Fua77ee512014-07-01 17:43:41 -0700412 // Casting of RegStorage
413 RegStorage As32BitReg(RegStorage reg) {
414 DCHECK(!reg.IsPair());
415 if ((kFailOnSizeError || kReportSizeError) && !reg.Is64Bit()) {
416 if (kFailOnSizeError) {
417 LOG(FATAL) << "Expected 64b register " << reg.GetReg();
418 } else {
419 LOG(WARNING) << "Expected 64b register " << reg.GetReg();
420 return reg;
421 }
422 }
423 RegStorage ret_val = RegStorage(RegStorage::k32BitSolo,
424 reg.GetRawBits() & RegStorage::kRegTypeMask);
425 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k32SoloStorageMask)
426 ->GetReg().GetReg(),
427 ret_val.GetReg());
428 return ret_val;
429 }
430
431 RegStorage As64BitReg(RegStorage reg) {
432 DCHECK(!reg.IsPair());
433 if ((kFailOnSizeError || kReportSizeError) && !reg.Is32Bit()) {
434 if (kFailOnSizeError) {
435 LOG(FATAL) << "Expected 32b register " << reg.GetReg();
436 } else {
437 LOG(WARNING) << "Expected 32b register " << reg.GetReg();
438 return reg;
439 }
440 }
441 RegStorage ret_val = RegStorage(RegStorage::k64BitSolo,
442 reg.GetRawBits() & RegStorage::kRegTypeMask);
443 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k64SoloStorageMask)
444 ->GetReg().GetReg(),
445 ret_val.GetReg());
446 return ret_val;
447 }
448
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700449 size_t ComputeSize(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_index,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700450 int32_t raw_base, int32_t displacement);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700451 void CheckValidByteRegister(const X86EncodingMap* entry, int32_t raw_reg);
452 void EmitPrefix(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700453 int32_t raw_reg_r, int32_t raw_reg_x, int32_t raw_reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700454 void EmitOpcode(const X86EncodingMap* entry);
455 void EmitPrefixAndOpcode(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700456 int32_t reg_r, int32_t reg_x, int32_t reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700457 void EmitDisp(uint8_t base, int32_t disp);
458 void EmitModrmThread(uint8_t reg_or_opcode);
459 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int32_t disp);
460 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale,
461 int32_t disp);
462 void EmitImm(const X86EncodingMap* entry, int64_t imm);
463 void EmitNullary(const X86EncodingMap* entry);
464 void EmitOpRegOpcode(const X86EncodingMap* entry, int32_t raw_reg);
465 void EmitOpReg(const X86EncodingMap* entry, int32_t raw_reg);
466 void EmitOpMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
467 void EmitOpArray(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
468 int32_t disp);
469 void EmitMemReg(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_reg);
470 void EmitRegMem(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base, int32_t disp);
471 void EmitRegArray(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base,
472 int32_t raw_index, int scale, int32_t disp);
473 void EmitArrayReg(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
474 int32_t disp, int32_t raw_reg);
475 void EmitMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
476 void EmitArrayImm(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
477 int32_t raw_disp, int32_t imm);
478 void EmitRegThread(const X86EncodingMap* entry, int32_t raw_reg, int32_t disp);
479 void EmitRegReg(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2);
480 void EmitRegRegImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t imm);
481 void EmitRegMemImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
482 int32_t imm);
483 void EmitMemRegImm(const X86EncodingMap* entry, int32_t base, int32_t disp, int32_t raw_reg1,
484 int32_t imm);
485 void EmitRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
486 void EmitThreadImm(const X86EncodingMap* entry, int32_t disp, int32_t imm);
487 void EmitMovRegImm(const X86EncodingMap* entry, int32_t raw_reg, int64_t imm);
488 void EmitShiftRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
489 void EmitShiftRegCl(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_cl);
490 void EmitShiftMemCl(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_cl);
491 void EmitShiftMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
492 void EmitRegCond(const X86EncodingMap* entry, int32_t raw_reg, int32_t cc);
493 void EmitMemCond(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t cc);
494 void EmitRegRegCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t cc);
495 void EmitRegMemCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
496 int32_t cc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800497
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700498 void EmitJmp(const X86EncodingMap* entry, int32_t rel);
499 void EmitJcc(const X86EncodingMap* entry, int32_t rel, int32_t cc);
500 void EmitCallMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
501 void EmitCallImmediate(const X86EncodingMap* entry, int32_t disp);
502 void EmitCallThread(const X86EncodingMap* entry, int32_t disp);
503 void EmitPcRel(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base_or_table,
504 int32_t raw_index, int scale, int32_t table_or_disp);
505 void EmitMacro(const X86EncodingMap* entry, int32_t raw_reg, int32_t offset);
506 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
507 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
508 int64_t val, ConditionCode ccode);
509 void GenConstWide(RegLocation rl_dest, int64_t value);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700510 void GenMultiplyVectorSignedByte(BasicBlock *bb, MIR *mir);
511 void GenShiftByteVector(BasicBlock *bb, MIR *mir);
512 void AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3, uint32_t m4);
513 void MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3, uint32_t m4);
514 void AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400515
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700516 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800517
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700518 /*
519 * @brief Ensure that a temporary register is byte addressable.
520 * @returns a temporary guarenteed to be byte addressable.
521 */
522 virtual RegStorage AllocateByteRegister();
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800523
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700524 /*
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700525 * @brief Use a wide temporary as a 128-bit register
526 * @returns a 128-bit temporary register.
527 */
528 virtual RegStorage Get128BitRegister(RegStorage reg);
529
530 /*
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700531 * @brief Check if a register is byte addressable.
532 * @returns true if a register is byte addressable.
533 */
534 bool IsByteRegister(RegStorage reg);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700535 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700536
537 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700538 * @brief generate inline code for fast case of Strng.indexOf.
539 * @param info Call parameters
540 * @param zero_based 'true' if the index into the string is 0.
541 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
542 * generated.
543 */
544 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400545
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700546 /**
547 * @brief Reserve a fixed number of vector registers from the register pool
548 * @details The mir->dalvikInsn.vA specifies an N such that vector registers
549 * [0..N-1] are removed from the temporary pool. The caller must call
550 * ReturnVectorRegisters before calling ReserveVectorRegisters again.
551 * Also sets the num_reserved_vector_regs_ to the specified value
552 * @param mir whose vA specifies the number of registers to reserve
553 */
554 void ReserveVectorRegisters(MIR* mir);
555
556 /**
557 * @brief Return all the reserved vector registers to the temp pool
558 * @details Returns [0..num_reserved_vector_regs_]
559 */
560 void ReturnVectorRegisters();
561
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700562 /*
563 * @brief Load 128 bit constant into vector register.
564 * @param bb The basic block in which the MIR is from.
565 * @param mir The MIR whose opcode is kMirConstVector
566 * @note vA is the TypeSize for the register.
567 * @note vB is the destination XMM register. arg[0..3] are 32 bit constant values.
568 */
569 void GenConst128(BasicBlock* bb, MIR* mir);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800570
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700571 /*
572 * @brief MIR to move a vectorized register to another.
573 * @param bb The basic block in which the MIR is from.
574 * @param mir The MIR whose opcode is kMirConstVector.
575 * @note vA: TypeSize
576 * @note vB: destination
577 * @note vC: source
578 */
579 void GenMoveVector(BasicBlock *bb, MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400580
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700581 /*
582 * @brief Packed multiply of units in two vector registers: vB = vB .* @note vC using vA to know the type of the vector.
583 * @param bb The basic block in which the MIR is from.
584 * @param mir The MIR whose opcode is kMirConstVector.
585 * @note vA: TypeSize
586 * @note vB: destination and source
587 * @note vC: source
588 */
589 void GenMultiplyVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400590
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700591 /*
592 * @brief Packed addition of units in two vector registers: vB = vB .+ vC using vA to know the type of the vector.
593 * @param bb The basic block in which the MIR is from.
594 * @param mir The MIR whose opcode is kMirConstVector.
595 * @note vA: TypeSize
596 * @note vB: destination and source
597 * @note vC: source
598 */
599 void GenAddVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400600
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700601 /*
602 * @brief Packed subtraction of units in two vector registers: vB = vB .- vC using vA to know the type of the vector.
603 * @param bb The basic block in which the MIR is from.
604 * @param mir The MIR whose opcode is kMirConstVector.
605 * @note vA: TypeSize
606 * @note vB: destination and source
607 * @note vC: source
608 */
609 void GenSubtractVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400610
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700611 /*
612 * @brief Packed shift left of units in two vector registers: vB = vB .<< vC using vA to know the type of the vector.
613 * @param bb The basic block in which the MIR is from.
614 * @param mir The MIR whose opcode is kMirConstVector.
615 * @note vA: TypeSize
616 * @note vB: destination and source
617 * @note vC: immediate
618 */
619 void GenShiftLeftVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400620
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700621 /*
622 * @brief Packed signed shift right of units in two vector registers: vB = vB .>> vC using vA to know the type of the vector.
623 * @param bb The basic block in which the MIR is from.
624 * @param mir The MIR whose opcode is kMirConstVector.
625 * @note vA: TypeSize
626 * @note vB: destination and source
627 * @note vC: immediate
628 */
629 void GenSignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400630
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700631 /*
632 * @brief Packed unsigned shift right of units in two vector registers: vB = vB .>>> vC using vA to know the type of the vector.
633 * @param bb The basic block in which the MIR is from..
634 * @param mir The MIR whose opcode is kMirConstVector.
635 * @note vA: TypeSize
636 * @note vB: destination and source
637 * @note vC: immediate
638 */
639 void GenUnsignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400640
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700641 /*
642 * @brief Packed bitwise and of units in two vector registers: vB = vB .& vC using vA to know the type of the vector.
643 * @note vA: TypeSize
644 * @note vB: destination and source
645 * @note vC: source
646 */
647 void GenAndVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400648
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700649 /*
650 * @brief Packed bitwise or of units in two vector registers: vB = vB .| vC using vA to know the type of the vector.
651 * @param bb The basic block in which the MIR is from.
652 * @param mir The MIR whose opcode is kMirConstVector.
653 * @note vA: TypeSize
654 * @note vB: destination and source
655 * @note vC: source
656 */
657 void GenOrVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400658
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700659 /*
660 * @brief Packed bitwise xor of units in two vector registers: vB = vB .^ vC using vA to know the type of the vector.
661 * @param bb The basic block in which the MIR is from.
662 * @param mir The MIR whose opcode is kMirConstVector.
663 * @note vA: TypeSize
664 * @note vB: destination and source
665 * @note vC: source
666 */
667 void GenXorVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400668
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700669 /*
670 * @brief Reduce a 128-bit packed element into a single VR by taking lower bits
671 * @param bb The basic block in which the MIR is from.
672 * @param mir The MIR whose opcode is kMirConstVector.
673 * @details Instruction does a horizontal addition of the packed elements and then adds it to VR.
674 * @note vA: TypeSize
675 * @note vB: destination and source VR (not vector register)
676 * @note vC: source (vector register)
677 */
678 void GenAddReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400679
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700680 /*
681 * @brief Extract a packed element into a single VR.
682 * @param bb The basic block in which the MIR is from.
683 * @param mir The MIR whose opcode is kMirConstVector.
684 * @note vA: TypeSize
685 * @note vB: destination VR (not vector register)
686 * @note vC: source (vector register)
687 * @note arg[0]: The index to use for extraction from vector register (which packed element).
688 */
689 void GenReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400690
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700691 /*
692 * @brief Create a vector value, with all TypeSize values equal to vC
693 * @param bb The basic block in which the MIR is from.
694 * @param mir The MIR whose opcode is kMirConstVector.
695 * @note vA: TypeSize.
696 * @note vB: destination vector register.
697 * @note vC: source VR (not vector register).
698 */
699 void GenSetVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400700
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700701 /*
702 * @brief Generate code for a vector opcode.
703 * @param bb The basic block in which the MIR is from.
704 * @param mir The MIR whose opcode is a non-standard opcode.
705 */
706 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400707
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700708 /*
709 * @brief Return the correct x86 opcode for the Dex operation
710 * @param op Dex opcode for the operation
711 * @param loc Register location of the operand
712 * @param is_high_op 'true' if this is an operation on the high word
713 * @param value Immediate value for the operation. Used for byte variants
714 * @returns the correct x86 opcode to perform the operation
715 */
716 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400717
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700718 /*
719 * @brief Return the correct x86 opcode for the Dex operation
720 * @param op Dex opcode for the operation
721 * @param dest location of the destination. May be register or memory.
722 * @param rhs Location for the rhs of the operation. May be in register or memory.
723 * @param is_high_op 'true' if this is an operation on the high word
724 * @returns the correct x86 opcode to perform the operation
725 * @note at most one location may refer to memory
726 */
727 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
728 bool is_high_op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800729
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700730 /*
731 * @brief Is this operation a no-op for this opcode and value
732 * @param op Dex opcode for the operation
733 * @param value Immediate value for the operation.
734 * @returns 'true' if the operation will have no effect
735 */
736 bool IsNoOp(Instruction::Code op, int32_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800737
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700738 /**
739 * @brief Calculate magic number and shift for a given divisor
740 * @param divisor divisor number for calculation
741 * @param magic hold calculated magic number
742 * @param shift hold calculated shift
743 */
744 void CalculateMagicAndShift(int divisor, int& magic, int& shift);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800745
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700746 /*
747 * @brief Generate an integer div or rem operation.
748 * @param rl_dest Destination Location.
749 * @param rl_src1 Numerator Location.
750 * @param rl_src2 Divisor Location.
751 * @param is_div 'true' if this is a division, 'false' for a remainder.
752 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
753 */
754 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
755 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800756
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700757 /*
758 * @brief Generate an integer div or rem operation by a literal.
759 * @param rl_dest Destination Location.
760 * @param rl_src Numerator Location.
761 * @param lit Divisor.
762 * @param is_div 'true' if this is a division, 'false' for a remainder.
763 */
764 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800765
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700766 /*
767 * Generate code to implement long shift operations.
768 * @param opcode The DEX opcode to specify the shift type.
769 * @param rl_dest The destination.
770 * @param rl_src The value to be shifted.
771 * @param shift_amount How much to shift.
772 * @returns the RegLocation of the result.
773 */
774 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
775 RegLocation rl_src, int shift_amount);
776 /*
777 * Generate an imul of a register by a constant or a better sequence.
778 * @param dest Destination Register.
779 * @param src Source Register.
780 * @param val Constant multiplier.
781 */
782 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800783
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700784 /*
785 * Generate an imul of a memory location by a constant or a better sequence.
786 * @param dest Destination Register.
787 * @param sreg Symbolic register.
788 * @param displacement Displacement on stack of Symbolic Register.
789 * @param val Constant multiplier.
790 */
791 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800792
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700793 /*
794 * @brief Compare memory to immediate, and branch if condition true.
795 * @param cond The condition code that when true will branch to the target.
796 * @param temp_reg A temporary register that can be used if compare memory is not
797 * supported by the architecture.
798 * @param base_reg The register holding the base address.
799 * @param offset The offset from the base.
800 * @param check_value The immediate to compare to.
801 */
802 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Nicolas Geoffray0025a862014-07-11 08:26:40 +0000803 int offset, int check_value, LIR* target);
Mark Mendell766e9292014-01-27 07:55:47 -0800804
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700805 /*
806 * Can this operation be using core registers without temporaries?
807 * @param rl_lhs Left hand operand.
808 * @param rl_rhs Right hand operand.
809 * @returns 'true' if the operation can proceed without needing temporary regs.
810 */
811 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800812
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700813 /**
814 * @brief Generates inline code for conversion of long to FP by using x87/
815 * @param rl_dest The destination of the FP.
816 * @param rl_src The source of the long.
817 * @param is_double 'true' if dealing with double, 'false' for float.
818 */
819 virtual void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
Mark Mendell67c39c42014-01-31 17:28:00 -0800820
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700821 /*
822 * @brief Perform MIR analysis before compiling method.
823 * @note Invokes Mir2LiR::Materialize after analysis.
824 */
825 void Materialize();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800826
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700827 /*
828 * Mir2Lir's UpdateLoc() looks to see if the Dalvik value is currently live in any temp register
829 * without regard to data type. In practice, this can result in UpdateLoc returning a
830 * location record for a Dalvik float value in a core register, and vis-versa. For targets
831 * which can inexpensively move data between core and float registers, this can often be a win.
832 * However, for x86 this is generally not a win. These variants of UpdateLoc()
833 * take a register class argument - and will return an in-register location record only if
834 * the value is live in a temp register of the correct class. Additionally, if the value is in
835 * a temp register of the wrong register class, it will be clobbered.
836 */
837 RegLocation UpdateLocTyped(RegLocation loc, int reg_class);
838 RegLocation UpdateLocWideTyped(RegLocation loc, int reg_class);
Mark Mendell67c39c42014-01-31 17:28:00 -0800839
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700840 /*
841 * @brief Analyze MIR before generating code, to prepare for the code generation.
842 */
843 void AnalyzeMIR();
buzbee30adc732014-05-09 15:10:18 -0700844
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700845 /*
846 * @brief Analyze one basic block.
847 * @param bb Basic block to analyze.
848 */
849 void AnalyzeBB(BasicBlock * bb);
Mark Mendell67c39c42014-01-31 17:28:00 -0800850
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700851 /*
852 * @brief Analyze one extended MIR instruction
853 * @param opcode MIR instruction opcode.
854 * @param bb Basic block containing instruction.
855 * @param mir Extended instruction to analyze.
856 */
857 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800858
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700859 /*
860 * @brief Analyze one MIR instruction
861 * @param opcode MIR instruction opcode.
862 * @param bb Basic block containing instruction.
863 * @param mir Instruction to analyze.
864 */
865 virtual void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800866
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700867 /*
868 * @brief Analyze one MIR float/double instruction
869 * @param opcode MIR instruction opcode.
870 * @param bb Basic block containing instruction.
871 * @param mir Instruction to analyze.
872 */
873 void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800874
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700875 /*
876 * @brief Analyze one use of a double operand.
877 * @param rl_use Double RegLocation for the operand.
878 */
879 void AnalyzeDoubleUse(RegLocation rl_use);
Mark Mendell67c39c42014-01-31 17:28:00 -0800880
Yixin Shou7071c8d2014-03-05 06:07:48 -0500881 /*
882 * @brief Analyze one invoke-static MIR instruction
883 * @param opcode MIR instruction opcode.
884 * @param bb Basic block containing instruction.
885 * @param mir Instruction to analyze.
886 */
887 void AnalyzeInvokeStatic(int opcode, BasicBlock * bb, MIR *mir);
888
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700889 // Information derived from analysis of MIR
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700890
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700891 // The compiler temporary for the code address of the method.
892 CompilerTemp *base_of_code_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800893
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700894 // Have we decided to compute a ptr to code and store in temporary VR?
895 bool store_method_addr_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800896
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700897 // Have we used the stored method address?
898 bool store_method_addr_used_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800899
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700900 // Instructions to remove if we didn't use the stored method address.
901 LIR* setup_method_address_[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -0800902
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700903 // Instructions needing patching with Method* values.
904 GrowableArray<LIR*> method_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800905
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700906 // Instructions needing patching with Class Type* values.
907 GrowableArray<LIR*> class_type_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800908
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700909 // Instructions needing patching with PC relative code addresses.
910 GrowableArray<LIR*> call_method_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800911
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700912 // Prologue decrement of stack pointer.
913 LIR* stack_decrement_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800914
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700915 // Epilogue increment of stack pointer.
916 LIR* stack_increment_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800917
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700918 // The list of const vector literals.
919 LIR *const_vectors_;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400920
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700921 /*
922 * @brief Search for a matching vector literal
923 * @param mir A kMirOpConst128b MIR instruction to match.
924 * @returns pointer to matching LIR constant, or nullptr if not found.
925 */
926 LIR *ScanVectorLiteral(MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400927
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700928 /*
929 * @brief Add a constant vector literal
930 * @param mir A kMirOpConst128b MIR instruction to match.
931 */
932 LIR *AddVectorLiteral(MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400933
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700934 InToRegStorageMapping in_to_reg_storage_mapping_;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700935
936 private:
937 // The number of vector registers [0..N] reserved by a call to ReserveVectorRegisters
938 int num_reserved_vector_regs_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700939};
940
941} // namespace art
942
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700943#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_