blob: bbcea1023027b97073d14edaecd4c6f59da03987 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
20#include "dex_file.h"
21#include "dex_instruction.h"
22#include "compiler_ir.h"
buzbee862a7602013-04-05 10:58:54 -070023#include "arena_bit_vector.h"
24#include "growable_array.h"
buzbee311ca162013-02-28 15:56:43 -080025
26namespace art {
27
buzbeeee17e0a2013-07-31 10:47:37 -070028enum InstructionAnalysisAttributePos {
29 kUninterestingOp = 0,
30 kArithmeticOp,
31 kFPOp,
32 kSingleOp,
33 kDoubleOp,
34 kIntOp,
35 kLongOp,
36 kBranchOp,
37 kInvokeOp,
38 kArrayOp,
39 kHeavyweightOp,
40 kSimpleConstOp,
buzbeefe9ca402013-08-21 09:48:11 -070041 kMoveOp,
42 kSwitch
buzbeeee17e0a2013-07-31 10:47:37 -070043};
44
45#define AN_NONE (1 << kUninterestingOp)
46#define AN_MATH (1 << kArithmeticOp)
47#define AN_FP (1 << kFPOp)
48#define AN_LONG (1 << kLongOp)
49#define AN_INT (1 << kIntOp)
50#define AN_SINGLE (1 << kSingleOp)
51#define AN_DOUBLE (1 << kDoubleOp)
52#define AN_FLOATMATH (1 << kFPOp)
53#define AN_BRANCH (1 << kBranchOp)
54#define AN_INVOKE (1 << kInvokeOp)
55#define AN_ARRAYOP (1 << kArrayOp)
56#define AN_HEAVYWEIGHT (1 << kHeavyweightOp)
57#define AN_SIMPLECONST (1 << kSimpleConstOp)
58#define AN_MOVE (1 << kMoveOp)
buzbeefe9ca402013-08-21 09:48:11 -070059#define AN_SWITCH (1 << kSwitch)
buzbeeee17e0a2013-07-31 10:47:37 -070060#define AN_COMPUTATIONAL (AN_MATH | AN_ARRAYOP | AN_MOVE | AN_SIMPLECONST)
61
buzbee311ca162013-02-28 15:56:43 -080062enum DataFlowAttributePos {
63 kUA = 0,
64 kUB,
65 kUC,
66 kAWide,
67 kBWide,
68 kCWide,
69 kDA,
70 kIsMove,
71 kSetsConst,
72 kFormat35c,
73 kFormat3rc,
74 kNullCheckSrc0, // Null check of uses[0].
75 kNullCheckSrc1, // Null check of uses[1].
76 kNullCheckSrc2, // Null check of uses[2].
77 kNullCheckOut0, // Null check out outgoing arg0.
78 kDstNonNull, // May assume dst is non-null.
79 kRetNonNull, // May assume retval is non-null.
80 kNullTransferSrc0, // Object copy src[0] -> dst.
81 kNullTransferSrcN, // Phi null check state transfer.
82 kRangeCheckSrc1, // Range check of uses[1].
83 kRangeCheckSrc2, // Range check of uses[2].
84 kRangeCheckSrc3, // Range check of uses[3].
85 kFPA,
86 kFPB,
87 kFPC,
88 kCoreA,
89 kCoreB,
90 kCoreC,
91 kRefA,
92 kRefB,
93 kRefC,
94 kUsesMethodStar, // Implicit use of Method*.
buzbee1da1e2f2013-11-15 13:37:01 -080095 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080096};
97
buzbee1da1e2f2013-11-15 13:37:01 -080098#define DF_NOP 0ULL
99#define DF_UA (1ULL << kUA)
100#define DF_UB (1ULL << kUB)
101#define DF_UC (1ULL << kUC)
102#define DF_A_WIDE (1ULL << kAWide)
103#define DF_B_WIDE (1ULL << kBWide)
104#define DF_C_WIDE (1ULL << kCWide)
105#define DF_DA (1ULL << kDA)
106#define DF_IS_MOVE (1ULL << kIsMove)
107#define DF_SETS_CONST (1ULL << kSetsConst)
108#define DF_FORMAT_35C (1ULL << kFormat35c)
109#define DF_FORMAT_3RC (1ULL << kFormat3rc)
110#define DF_NULL_CHK_0 (1ULL << kNullCheckSrc0)
111#define DF_NULL_CHK_1 (1ULL << kNullCheckSrc1)
112#define DF_NULL_CHK_2 (1ULL << kNullCheckSrc2)
113#define DF_NULL_CHK_OUT0 (1ULL << kNullCheckOut0)
114#define DF_NON_NULL_DST (1ULL << kDstNonNull)
115#define DF_NON_NULL_RET (1ULL << kRetNonNull)
116#define DF_NULL_TRANSFER_0 (1ULL << kNullTransferSrc0)
117#define DF_NULL_TRANSFER_N (1ULL << kNullTransferSrcN)
118#define DF_RANGE_CHK_1 (1ULL << kRangeCheckSrc1)
119#define DF_RANGE_CHK_2 (1ULL << kRangeCheckSrc2)
120#define DF_RANGE_CHK_3 (1ULL << kRangeCheckSrc3)
121#define DF_FP_A (1ULL << kFPA)
122#define DF_FP_B (1ULL << kFPB)
123#define DF_FP_C (1ULL << kFPC)
124#define DF_CORE_A (1ULL << kCoreA)
125#define DF_CORE_B (1ULL << kCoreB)
126#define DF_CORE_C (1ULL << kCoreC)
127#define DF_REF_A (1ULL << kRefA)
128#define DF_REF_B (1ULL << kRefB)
129#define DF_REF_C (1ULL << kRefC)
130#define DF_UMS (1ULL << kUsesMethodStar)
131#define DF_LVN (1ULL << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800132
133#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
134
135#define DF_HAS_DEFS (DF_DA)
136
137#define DF_HAS_NULL_CHKS (DF_NULL_CHK_0 | \
138 DF_NULL_CHK_1 | \
139 DF_NULL_CHK_2 | \
140 DF_NULL_CHK_OUT0)
141
142#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_1 | \
143 DF_RANGE_CHK_2 | \
144 DF_RANGE_CHK_3)
145
146#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
147 DF_HAS_RANGE_CHKS)
148
149#define DF_A_IS_REG (DF_UA | DF_DA)
150#define DF_B_IS_REG (DF_UB)
151#define DF_C_IS_REG (DF_UC)
152#define DF_IS_GETTER_OR_SETTER (DF_IS_GETTER | DF_IS_SETTER)
153#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000154#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
buzbee1fd33462013-03-25 13:40:45 -0700155enum OatMethodAttributes {
156 kIsLeaf, // Method is leaf.
157 kHasLoop, // Method contains simple loop.
158};
159
160#define METHOD_IS_LEAF (1 << kIsLeaf)
161#define METHOD_HAS_LOOP (1 << kHasLoop)
162
163// Minimum field size to contain Dalvik v_reg number.
164#define VREG_NUM_WIDTH 16
165
166#define INVALID_SREG (-1)
167#define INVALID_VREG (0xFFFFU)
168#define INVALID_REG (0xFF)
169#define INVALID_OFFSET (0xDEADF00FU)
170
171/* SSA encodings for special registers */
172#define SSA_METHOD_BASEREG (-2)
173/* First compiler temp basereg, grows smaller */
174#define SSA_CTEMP_BASEREG (SSA_METHOD_BASEREG - 1)
175
176#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
177#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
178#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
179#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
180#define MIR_INLINED (1 << kMIRInlined)
181#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
182#define MIR_CALLEE (1 << kMIRCallee)
183#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
184#define MIR_DUP (1 << kMIRDup)
185
buzbee862a7602013-04-05 10:58:54 -0700186#define BLOCK_NAME_LEN 80
187
buzbee0d829482013-10-11 15:24:55 -0700188typedef uint16_t BasicBlockId;
189static const BasicBlockId NullBasicBlockId = 0;
190
buzbee1fd33462013-03-25 13:40:45 -0700191/*
192 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
193 * it is useful to have compiler-generated temporary registers and have them treated
194 * in the same manner as dx-generated virtual registers. This struct records the SSA
195 * name of compiler-introduced temporaries.
196 */
197struct CompilerTemp {
buzbee0d829482013-10-11 15:24:55 -0700198 int32_t s_reg;
buzbee1fd33462013-03-25 13:40:45 -0700199};
200
201// When debug option enabled, records effectiveness of null and range check elimination.
202struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700203 int32_t null_checks;
204 int32_t null_checks_eliminated;
205 int32_t range_checks;
206 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700207};
208
209// Dataflow attributes of a basic block.
210struct BasicBlockDataFlow {
211 ArenaBitVector* use_v;
212 ArenaBitVector* def_v;
213 ArenaBitVector* live_in_v;
214 ArenaBitVector* phi_v;
buzbee0d829482013-10-11 15:24:55 -0700215 int32_t* vreg_to_ssa_map;
buzbee1fd33462013-03-25 13:40:45 -0700216 ArenaBitVector* ending_null_check_v;
217};
218
219/*
220 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
221 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
222 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
223 * Following SSA renaming, this is the primary struct used by code generators to locate
224 * operand and result registers. This is a somewhat confusing and unhelpful convention that
225 * we may want to revisit in the future.
226 */
227struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700228 int16_t num_uses;
229 int16_t num_defs;
230 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700231 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700232 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700233 bool* fp_def;
234};
235
236/*
237 * The Midlevel Intermediate Representation node, which may be largely considered a
238 * wrapper around a Dalvik byte code.
239 */
240struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700241 /*
242 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
243 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
244 * need to carry aux data pointer.
245 */
buzbee1fd33462013-03-25 13:40:45 -0700246 DecodedInstruction dalvikInsn;
buzbee0d829482013-10-11 15:24:55 -0700247 uint16_t width; // Note: width can include switch table or fill array data.
248 NarrowDexOffset offset; // Offset of the instruction in code units.
249 uint16_t optimization_flags;
250 int16_t m_unit_index; // From which method was this MIR included
buzbee1fd33462013-03-25 13:40:45 -0700251 MIR* next;
252 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700253 union {
buzbee0d829482013-10-11 15:24:55 -0700254 // Incoming edges for phi node.
255 BasicBlockId* phi_incoming;
Ian Rogersc6dbf902014-01-24 21:17:45 +0000256 // Establish link between two halves of throwing instructions.
buzbee1fd33462013-03-25 13:40:45 -0700257 MIR* throw_insn;
Vladimir Markoa8946072014-01-22 10:30:44 +0000258 // Fused cmp branch condition.
259 ConditionCode ccode;
buzbee1fd33462013-03-25 13:40:45 -0700260 } meta;
261};
262
buzbee862a7602013-04-05 10:58:54 -0700263struct SuccessorBlockInfo;
264
buzbee1fd33462013-03-25 13:40:45 -0700265struct BasicBlock {
buzbee0d829482013-10-11 15:24:55 -0700266 BasicBlockId id;
267 BasicBlockId dfs_id;
268 NarrowDexOffset start_offset; // Offset in code units.
269 BasicBlockId fall_through;
270 BasicBlockId taken;
271 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700272 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700273 BBType block_type:4;
274 BlockListType successor_block_list_type:4;
275 bool visited:1;
276 bool hidden:1;
277 bool catch_entry:1;
278 bool explicit_throw:1;
279 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800280 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
281 bool dominates_return:1; // Is a member of return extended basic block.
282 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700283 MIR* first_mir_insn;
284 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700285 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700286 ArenaBitVector* dominators;
287 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
288 ArenaBitVector* dom_frontier; // Dominance frontier.
buzbee0d829482013-10-11 15:24:55 -0700289 GrowableArray<BasicBlockId>* predecessors;
290 GrowableArray<SuccessorBlockInfo*>* successor_blocks;
buzbee1fd33462013-03-25 13:40:45 -0700291};
292
293/*
294 * The "blocks" field in "successor_block_list" points to an array of elements with the type
295 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For swtich
296 * blocks, key is the case value.
297 */
298struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700299 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700300 int key;
301};
302
303/*
304 * Whereas a SSA name describes a definition of a Dalvik vreg, the RegLocation describes
305 * the type of an SSA name (and, can also be used by code generators to record where the
306 * value is located (i.e. - physical register, frame, spill, etc.). For each SSA name (SReg)
307 * there is a RegLocation.
buzbee0d829482013-10-11 15:24:55 -0700308 * A note on SSA names:
309 * o SSA names for Dalvik vRegs v0..vN will be assigned 0..N. These represent the "vN_0"
310 * names. Negative SSA names represent special values not present in the Dalvik byte code.
311 * For example, SSA name -1 represents an invalid SSA name, and SSA name -2 represents the
312 * the Method pointer. SSA names < -2 are reserved for future use.
313 * o The vN_0 names for non-argument Dalvik should in practice never be used (as they would
314 * represent the read of an undefined local variable). The first definition of the
315 * underlying Dalvik vReg will result in a vN_1 name.
316 *
buzbee1fd33462013-03-25 13:40:45 -0700317 * FIXME: The orig_sreg field was added as a workaround for llvm bitcode generation. With
318 * the latest restructuring, we should be able to remove it and rely on s_reg_low throughout.
319 */
320struct RegLocation {
321 RegLocationType location:3;
322 unsigned wide:1;
323 unsigned defined:1; // Do we know the type?
324 unsigned is_const:1; // Constant, value in mir_graph->constant_values[].
325 unsigned fp:1; // Floating point?
326 unsigned core:1; // Non-floating point?
327 unsigned ref:1; // Something GC cares about.
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700328 unsigned high_word:1; // High word of pair?
buzbee1fd33462013-03-25 13:40:45 -0700329 unsigned home:1; // Does this represent the home location?
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000330 VectorLengthType vec_len:3; // Is this value in a vector register, and how big is it?
buzbee1fd33462013-03-25 13:40:45 -0700331 uint8_t low_reg; // First physical register.
332 uint8_t high_reg; // 2nd physical register (if wide).
buzbee0d829482013-10-11 15:24:55 -0700333 int16_t s_reg_low; // SSA name for low Dalvik word.
334 int16_t orig_sreg; // TODO: remove after Bitcode gen complete
335 // and consolidate usage w/ s_reg_low.
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000336
337 bool IsVectorScalar() const { return vec_len == kVectorLength4 || vec_len == kVectorLength8;}
buzbee1fd33462013-03-25 13:40:45 -0700338};
339
340/*
341 * Collection of information describing an invoke, and the destination of
342 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
343 * more efficient invoke code generation.
344 */
345struct CallInfo {
346 int num_arg_words; // Note: word count, not arg count.
347 RegLocation* args; // One for each word of arguments.
348 RegLocation result; // Eventual target of MOVE_RESULT.
349 int opt_flags;
350 InvokeType type;
351 uint32_t dex_idx;
352 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
353 uintptr_t direct_code;
354 uintptr_t direct_method;
355 RegLocation target; // Target of following move_result.
356 bool skip_this;
357 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700358 DexOffset offset; // Offset in code units.
buzbee1fd33462013-03-25 13:40:45 -0700359};
360
361
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000362const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, kVectorNotUsed,
buzbee1fd33462013-03-25 13:40:45 -0700363 INVALID_REG, INVALID_REG, INVALID_SREG, INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800364
365class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700366 public:
buzbee862a7602013-04-05 10:58:54 -0700367 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Ian Rogers6282dc12013-04-18 15:54:02 -0700368 ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800369
Ian Rogers71fe2672013-03-19 20:45:02 -0700370 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700371 * Examine the graph to determine whether it's worthwile to spend the time compiling
372 * this method.
373 */
374 bool SkipCompilation(Runtime::CompilerFilter compiler_filter);
375
376 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700377 * Parse dex method and add MIR at current insert point. Returns id (which is
378 * actually the index of the method in the m_units_ array).
379 */
380 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700381 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700382 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800383
Ian Rogers71fe2672013-03-19 20:45:02 -0700384 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700385 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700386 return FindBlock(code_offset, false, false, NULL);
387 }
buzbee311ca162013-02-28 15:56:43 -0800388
Ian Rogers71fe2672013-03-19 20:45:02 -0700389 const uint16_t* GetCurrentInsns() const {
390 return current_code_item_->insns_;
391 }
buzbee311ca162013-02-28 15:56:43 -0800392
Ian Rogers71fe2672013-03-19 20:45:02 -0700393 const uint16_t* GetInsns(int m_unit_index) const {
394 return m_units_[m_unit_index]->GetCodeItem()->insns_;
395 }
buzbee311ca162013-02-28 15:56:43 -0800396
Ian Rogers71fe2672013-03-19 20:45:02 -0700397 int GetNumBlocks() const {
398 return num_blocks_;
399 }
buzbee311ca162013-02-28 15:56:43 -0800400
buzbeeee17e0a2013-07-31 10:47:37 -0700401 size_t GetNumDalvikInsns() const {
402 return cu_->code_item->insns_size_in_code_units_;
403 }
404
Ian Rogers71fe2672013-03-19 20:45:02 -0700405 ArenaBitVector* GetTryBlockAddr() const {
406 return try_block_addr_;
407 }
buzbee311ca162013-02-28 15:56:43 -0800408
Ian Rogers71fe2672013-03-19 20:45:02 -0700409 BasicBlock* GetEntryBlock() const {
410 return entry_block_;
411 }
buzbee311ca162013-02-28 15:56:43 -0800412
Ian Rogers71fe2672013-03-19 20:45:02 -0700413 BasicBlock* GetExitBlock() const {
414 return exit_block_;
415 }
buzbee311ca162013-02-28 15:56:43 -0800416
Ian Rogers71fe2672013-03-19 20:45:02 -0700417 BasicBlock* GetBasicBlock(int block_id) const {
buzbee0d829482013-10-11 15:24:55 -0700418 return (block_id == NullBasicBlockId) ? NULL : block_list_.Get(block_id);
Ian Rogers71fe2672013-03-19 20:45:02 -0700419 }
buzbee311ca162013-02-28 15:56:43 -0800420
Ian Rogers71fe2672013-03-19 20:45:02 -0700421 size_t GetBasicBlockListCount() const {
buzbee862a7602013-04-05 10:58:54 -0700422 return block_list_.Size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700423 }
buzbee311ca162013-02-28 15:56:43 -0800424
buzbee862a7602013-04-05 10:58:54 -0700425 GrowableArray<BasicBlock*>* GetBlockList() {
Ian Rogers71fe2672013-03-19 20:45:02 -0700426 return &block_list_;
427 }
buzbee311ca162013-02-28 15:56:43 -0800428
buzbee0d829482013-10-11 15:24:55 -0700429 GrowableArray<BasicBlockId>* GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700430 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700431 }
buzbee311ca162013-02-28 15:56:43 -0800432
buzbee0d829482013-10-11 15:24:55 -0700433 GrowableArray<BasicBlockId>* GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700434 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700435 }
buzbee311ca162013-02-28 15:56:43 -0800436
buzbee0d829482013-10-11 15:24:55 -0700437 GrowableArray<BasicBlockId>* GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700438 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700439 }
buzbee311ca162013-02-28 15:56:43 -0800440
Ian Rogers71fe2672013-03-19 20:45:02 -0700441 int GetDefCount() const {
442 return def_count_;
443 }
buzbee311ca162013-02-28 15:56:43 -0800444
buzbee862a7602013-04-05 10:58:54 -0700445 ArenaAllocator* GetArena() {
446 return arena_;
447 }
448
Ian Rogers71fe2672013-03-19 20:45:02 -0700449 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700450 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
451 ArenaAllocator::kAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700452 }
buzbee311ca162013-02-28 15:56:43 -0800453
Ian Rogers71fe2672013-03-19 20:45:02 -0700454 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800455
Ian Rogers71fe2672013-03-19 20:45:02 -0700456 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
457 return m_units_[current_method_];
458 }
buzbee311ca162013-02-28 15:56:43 -0800459
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800460 /**
461 * @brief Dump a CFG into a dot file format.
462 * @param dir_prefix the directory the file will be created in.
463 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
464 * @param suffix does the filename require a suffix or not (default = nullptr).
465 */
466 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800467
buzbee1da1e2f2013-11-15 13:37:01 -0800468 void InitRegLocations();
469
470 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800471
Ian Rogers71fe2672013-03-19 20:45:02 -0700472 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800473
Ian Rogers71fe2672013-03-19 20:45:02 -0700474 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800475
Ian Rogers71fe2672013-03-19 20:45:02 -0700476 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700477 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700478 }
buzbee311ca162013-02-28 15:56:43 -0800479
Ian Rogers71fe2672013-03-19 20:45:02 -0700480 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800481 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700482 }
buzbee311ca162013-02-28 15:56:43 -0800483
Ian Rogers71fe2672013-03-19 20:45:02 -0700484 int32_t ConstantValue(RegLocation loc) const {
485 DCHECK(IsConst(loc));
486 return constant_values_[loc.orig_sreg];
487 }
buzbee311ca162013-02-28 15:56:43 -0800488
Ian Rogers71fe2672013-03-19 20:45:02 -0700489 int32_t ConstantValue(int32_t s_reg) const {
490 DCHECK(IsConst(s_reg));
491 return constant_values_[s_reg];
492 }
buzbee311ca162013-02-28 15:56:43 -0800493
Ian Rogers71fe2672013-03-19 20:45:02 -0700494 int64_t ConstantValueWide(RegLocation loc) const {
495 DCHECK(IsConst(loc));
496 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
497 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
498 }
buzbee311ca162013-02-28 15:56:43 -0800499
Ian Rogers71fe2672013-03-19 20:45:02 -0700500 bool IsConstantNullRef(RegLocation loc) const {
501 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
502 }
buzbee311ca162013-02-28 15:56:43 -0800503
Ian Rogers71fe2672013-03-19 20:45:02 -0700504 int GetNumSSARegs() const {
505 return num_ssa_regs_;
506 }
buzbee311ca162013-02-28 15:56:43 -0800507
Ian Rogers71fe2672013-03-19 20:45:02 -0700508 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700509 /*
510 * TODO: It's theoretically possible to exceed 32767, though any cases which did
511 * would be filtered out with current settings. When orig_sreg field is removed
512 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
513 */
514 DCHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700515 num_ssa_regs_ = new_num;
516 }
buzbee311ca162013-02-28 15:56:43 -0800517
buzbee862a7602013-04-05 10:58:54 -0700518 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700519 return num_reachable_blocks_;
520 }
buzbee311ca162013-02-28 15:56:43 -0800521
Ian Rogers71fe2672013-03-19 20:45:02 -0700522 int GetUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700523 return use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700524 }
buzbee311ca162013-02-28 15:56:43 -0800525
Ian Rogers71fe2672013-03-19 20:45:02 -0700526 int GetRawUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700527 return raw_use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700528 }
buzbee311ca162013-02-28 15:56:43 -0800529
Ian Rogers71fe2672013-03-19 20:45:02 -0700530 int GetSSASubscript(int ssa_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700531 return ssa_subscripts_->Get(ssa_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700532 }
buzbee311ca162013-02-28 15:56:43 -0800533
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700534 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700535 DCHECK(num < mir->ssa_rep->num_uses);
536 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
537 return res;
538 }
539
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700540 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700541 DCHECK_GT(mir->ssa_rep->num_defs, 0);
542 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
543 return res;
544 }
545
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700546 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700547 RegLocation res = GetRawDest(mir);
548 DCHECK(!res.wide);
549 return res;
550 }
551
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700552 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700553 RegLocation res = GetRawSrc(mir, num);
554 DCHECK(!res.wide);
555 return res;
556 }
557
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700558 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700559 RegLocation res = GetRawDest(mir);
560 DCHECK(res.wide);
561 return res;
562 }
563
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700564 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700565 RegLocation res = GetRawSrc(mir, low);
566 DCHECK(res.wide);
567 return res;
568 }
569
570 RegLocation GetBadLoc() {
571 return bad_loc;
572 }
573
574 int GetMethodSReg() {
575 return method_sreg_;
576 }
577
578 bool MethodIsLeaf() {
579 return attributes_ & METHOD_IS_LEAF;
580 }
581
582 RegLocation GetRegLocation(int index) {
583 DCHECK((index >= 0) && (index > num_ssa_regs_));
584 return reg_location_[index];
585 }
586
587 RegLocation GetMethodLoc() {
588 return reg_location_[method_sreg_];
589 }
590
buzbee0d829482013-10-11 15:24:55 -0700591 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
592 return ((target_bb_id != NullBasicBlockId) &&
593 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700594 }
595
596 bool IsBackwardsBranch(BasicBlock* branch_bb) {
597 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
598 }
599
buzbee0d829482013-10-11 15:24:55 -0700600 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700601 if (target_offset <= current_offset_) {
602 backward_branches_++;
603 } else {
604 forward_branches_++;
605 }
606 }
607
608 int GetBranchCount() {
609 return backward_branches_ + forward_branches_;
610 }
611
612 bool IsPseudoMirOp(Instruction::Code opcode) {
613 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
614 }
615
616 bool IsPseudoMirOp(int opcode) {
617 return opcode >= static_cast<int>(kMirOpFirst);
618 }
619
Ian Rogers71fe2672013-03-19 20:45:02 -0700620 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -0700621 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
622 int SRegToVReg(int ssa_reg) const;
623 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -0700624 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800625 bool EliminateNullChecksAndInferTypes(BasicBlock *bb);
buzbee28c23002013-09-07 09:12:27 -0700626 /*
627 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
628 * we have to do some work to figure out the sreg type. For some operations it is
629 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
630 * may never know the "real" type.
631 *
632 * We perform the type inference operation by using an iterative walk over
633 * the graph, propagating types "defined" by typed opcodes to uses and defs in
634 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
635 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
636 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
637 * tells whether our guess of the type is based on a previously typed definition.
638 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
639 * show multiple defined types because dx treats constants as untyped bit patterns.
640 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
641 * the current guess, and is used to know when to terminate the iterative walk.
642 */
buzbee1fd33462013-03-25 13:40:45 -0700643 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -0700644 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -0700645 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -0700646 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -0700647 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -0700648 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -0700649 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -0700650 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -0700651 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -0700652 bool SetHigh(int index);
653
buzbee1fd33462013-03-25 13:40:45 -0700654 void AppendMIR(BasicBlock* bb, MIR* mir);
655 void PrependMIR(BasicBlock* bb, MIR* mir);
656 void InsertMIRAfter(BasicBlock* bb, MIR* current_mir, MIR* new_mir);
657 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -0700658 void ReplaceSpecialChars(std::string& str);
659 std::string GetSSAName(int ssa_reg);
660 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
661 void GetBlockName(BasicBlock* bb, char* name);
662 const char* GetShortyFromTargetIdx(int);
663 void DumpMIRGraph();
664 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -0700665 BasicBlock* NewMemBB(BBType block_type, int block_id);
buzbee0d829482013-10-11 15:24:55 -0700666 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
667 BasicBlock* NextDominatedBlock(BasicBlock* bb);
668 bool LayoutBlocks(BasicBlock* bb);
buzbee311ca162013-02-28 15:56:43 -0800669
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800670 /**
671 * @brief Perform the initial preparation for the Method Uses.
672 */
673 void InitializeMethodUses();
674
675 /**
676 * @brief Perform the initial preparation for the Constant Propagation.
677 */
678 void InitializeConstantPropagation();
679
680 /**
681 * @brief Perform the initial preparation for the SSA Transformation.
682 */
683 void InitializeSSATransformation();
684
685 /**
686 * @brief Insert a the operands for the Phi nodes.
687 * @param bb the considered BasicBlock.
688 * @return true
689 */
690 bool InsertPhiNodeOperands(BasicBlock* bb);
691
692 /**
693 * @brief Perform constant propagation on a BasicBlock.
694 * @param bb the considered BasicBlock.
695 */
696 void DoConstantPropagation(BasicBlock* bb);
697
698 /**
699 * @brief Count the uses in the BasicBlock
700 * @param bb the BasicBlock
701 */
702 void CountUses(struct BasicBlock* bb);
703
704 /**
705 * @brief Initialize the data structures with Null Check data
706 * @param bb the considered BasicBlock
707 */
708 void NullCheckEliminationInit(BasicBlock* bb);
709
710 /**
711 * @brief Check if the temporary ssa register vector is allocated
712 */
713 void CheckSSARegisterVector();
714
715 /**
716 * @brief Combine BasicBlocks
717 * @param the BasicBlock we are considering
718 */
719 void CombineBlocks(BasicBlock* bb);
720
721 void ClearAllVisitedFlags();
Ian Rogers71fe2672013-03-19 20:45:02 -0700722 /*
723 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
724 * we can verify that all catch entries have native PC entries.
725 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700726 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -0800727
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700728 // TODO: make these private.
729 RegLocation* reg_location_; // Map SSA names to location.
730 GrowableArray<CompilerTemp*> compiler_temps_;
731 SafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -0700732
buzbee1da1e2f2013-11-15 13:37:01 -0800733 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700734 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbeeee17e0a2013-07-31 10:47:37 -0700735 static const uint32_t analysis_attributes_[kMirOpLast];
buzbee1fd33462013-03-25 13:40:45 -0700736
Ian Rogers71fe2672013-03-19 20:45:02 -0700737 private:
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700738 int FindCommonParent(int block1, int block2);
739 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
740 const ArenaBitVector* src2);
741 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
742 ArenaBitVector* live_in_v, int dalvik_reg_id);
743 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
744 void CompilerInitializeSSAConversion();
745 bool DoSSAConversion(BasicBlock* bb);
746 bool InvokeUsesMethodStar(MIR* mir);
747 int ParseInsn(const uint16_t* code_ptr, DecodedInstruction* decoded_instruction);
748 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -0700749 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -0700750 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -0700751 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700752 BasicBlock** immed_pred_block_p);
753 void ProcessTryCatchBlocks();
buzbee0d829482013-10-11 15:24:55 -0700754 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700755 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -0800756 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
757 int flags);
buzbee0d829482013-10-11 15:24:55 -0700758 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700759 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
760 const uint16_t* code_end);
761 int AddNewSReg(int v_reg);
762 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
763 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
764 void DataFlowSSAFormat35C(MIR* mir);
765 void DataFlowSSAFormat3RC(MIR* mir);
766 bool FindLocalLiveIn(BasicBlock* bb);
buzbee1da1e2f2013-11-15 13:37:01 -0800767 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700768 bool VerifyPredInfo(BasicBlock* bb);
769 BasicBlock* NeedsVisit(BasicBlock* bb);
770 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
771 void MarkPreOrder(BasicBlock* bb);
772 void RecordDFSOrders(BasicBlock* bb);
773 void ComputeDFSOrders();
774 void ComputeDefBlockMatrix();
775 void ComputeDomPostOrderTraversal(BasicBlock* bb);
776 void ComputeDominators();
777 void InsertPhiNodes();
778 void DoDFSPreOrderSSARename(BasicBlock* block);
779 void SetConstant(int32_t ssa_reg, int value);
780 void SetConstantWide(int ssa_reg, int64_t value);
781 int GetSSAUseCount(int s_reg);
782 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700783 bool BuildExtendedBBList(struct BasicBlock* bb);
784 bool FillDefBlockMatrix(BasicBlock* bb);
785 void InitializeDominationInfo(BasicBlock* bb);
786 bool ComputeblockIDom(BasicBlock* bb);
787 bool ComputeBlockDominators(BasicBlock* bb);
788 bool SetDominators(BasicBlock* bb);
789 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700790 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800791
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700792 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -0700793 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
794 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default);
buzbee311ca162013-02-28 15:56:43 -0800795
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700796 CompilationUnit* const cu_;
797 GrowableArray<int>* ssa_base_vregs_;
798 GrowableArray<int>* ssa_subscripts_;
799 // Map original Dalvik virtual reg i to the current SSA name.
800 int* vreg_to_ssa_map_; // length == method->registers_size
801 int* ssa_last_defs_; // length == method->registers_size
802 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
803 int* constant_values_; // length == num_ssa_reg
804 // Use counts of ssa names.
805 GrowableArray<uint32_t> use_counts_; // Weighted by nesting depth
806 GrowableArray<uint32_t> raw_use_counts_; // Not weighted
807 unsigned int num_reachable_blocks_;
buzbee0d829482013-10-11 15:24:55 -0700808 GrowableArray<BasicBlockId>* dfs_order_;
809 GrowableArray<BasicBlockId>* dfs_post_order_;
810 GrowableArray<BasicBlockId>* dom_post_order_traversal_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700811 int* i_dom_list_;
812 ArenaBitVector** def_block_matrix_; // num_dalvik_register x num_blocks.
813 ArenaBitVector* temp_block_v_;
814 ArenaBitVector* temp_dalvik_register_v_;
815 ArenaBitVector* temp_ssa_register_v_; // num_ssa_regs.
816 static const int kInvalidEntry = -1;
817 GrowableArray<BasicBlock*> block_list_;
818 ArenaBitVector* try_block_addr_;
819 BasicBlock* entry_block_;
820 BasicBlock* exit_block_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700821 int num_blocks_;
822 const DexFile::CodeItem* current_code_item_;
buzbeeb48819d2013-09-14 16:15:25 -0700823 GrowableArray<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700824 std::vector<DexCompilationUnit*> m_units_; // List of methods included in this graph
825 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
826 std::vector<MIRLocation> method_stack_; // Include stack
827 int current_method_;
buzbee0d829482013-10-11 15:24:55 -0700828 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700829 int def_count_; // Used to estimate size of ssa name storage.
830 int* opcode_count_; // Dex opcode coverage stats.
831 int num_ssa_regs_; // Number of names following SSA transformation.
buzbee0d829482013-10-11 15:24:55 -0700832 std::vector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700833 int method_sreg_;
834 unsigned int attributes_;
835 Checkstats* checkstats_;
836 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -0700837 int backward_branches_;
838 int forward_branches_;
buzbee311ca162013-02-28 15:56:43 -0800839};
840
841} // namespace art
842
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700843#endif // ART_COMPILER_DEX_MIR_GRAPH_H_