blob: ce145202250f8a76b493fba78d62f33af057a231 [file] [log] [blame]
Ian Rogers706a10e2012-03-23 17:00:55 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_x86.h"
18
Ian Rogers706a10e2012-03-23 17:00:55 -070019#include <iostream>
Ian Rogersc7dd2952014-10-21 23:31:19 -070020#include <sstream>
Ian Rogers706a10e2012-03-23 17:00:55 -070021
Elliott Hughes07ed66b2012-12-12 18:34:25 -080022#include "base/logging.h"
Elliott Hughese222ee02012-12-13 14:41:43 -080023#include "base/stringprintf.h"
Elliott Hughes92301d92012-04-10 15:57:52 -070024#include "thread.h"
Yixin Shou5192cbb2014-07-01 13:48:17 -040025#include <inttypes.h>
Elliott Hughes0f3c5532012-03-30 14:51:51 -070026
Ian Rogers706a10e2012-03-23 17:00:55 -070027namespace art {
28namespace x86 {
29
Ian Rogersb23a7722012-10-09 16:54:26 -070030size_t DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin) {
31 return DumpInstruction(os, begin);
32}
33
Ian Rogers706a10e2012-03-23 17:00:55 -070034void DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
35 size_t length = 0;
36 for (const uint8_t* cur = begin; cur < end; cur += length) {
37 length = DumpInstruction(os, cur);
38 }
39}
40
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070041static const char* gReg8Names[] = {
42 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh"
43};
44static const char* gExtReg8Names[] = {
45 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
46 "r8l", "r9l", "r10l", "r11l", "r12l", "r13l", "r14l", "r15l"
47};
48static const char* gReg16Names[] = {
49 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
50 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
51};
52static const char* gReg32Names[] = {
53 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
54 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
55};
Ian Rogers38e12032014-03-14 14:06:14 -070056static const char* gReg64Names[] = {
57 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
58 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
59};
Ian Rogers706a10e2012-03-23 17:00:55 -070060
Mark Mendella33720c2014-06-18 21:02:29 -040061// 64-bit opcode REX modifier.
Andreas Gampec8ccf682014-09-29 20:07:43 -070062constexpr uint8_t REX_W = 8U /* 0b1000 */;
63constexpr uint8_t REX_R = 4U /* 0b0100 */;
64constexpr uint8_t REX_X = 2U /* 0b0010 */;
65constexpr uint8_t REX_B = 1U /* 0b0001 */;
Mark Mendella33720c2014-06-18 21:02:29 -040066
Ian Rogers38e12032014-03-14 14:06:14 -070067static void DumpReg0(std::ostream& os, uint8_t rex, size_t reg,
Ian Rogers706a10e2012-03-23 17:00:55 -070068 bool byte_operand, uint8_t size_override) {
Ian Rogers38e12032014-03-14 14:06:14 -070069 DCHECK_LT(reg, (rex == 0) ? 8u : 16u);
Mark Mendella33720c2014-06-18 21:02:29 -040070 bool rex_w = (rex & REX_W) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070071 if (byte_operand) {
72 os << ((rex == 0) ? gReg8Names[reg] : gExtReg8Names[reg]);
73 } else if (rex_w) {
74 os << gReg64Names[reg];
75 } else if (size_override == 0x66) {
76 os << gReg16Names[reg];
77 } else {
78 os << gReg32Names[reg];
Ian Rogers706a10e2012-03-23 17:00:55 -070079 }
80}
81
Ian Rogersbf989802012-04-16 16:07:49 -070082enum RegFile { GPR, MMX, SSE };
83
Mark Mendell88649c72014-06-04 21:20:00 -040084static void DumpAnyReg(std::ostream& os, uint8_t rex, size_t reg,
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070085 bool byte_operand, uint8_t size_override, RegFile reg_file) {
86 if (reg_file == GPR) {
87 DumpReg0(os, rex, reg, byte_operand, size_override);
88 } else if (reg_file == SSE) {
89 os << "xmm" << reg;
90 } else {
91 os << "mm" << reg;
92 }
93}
94
Ian Rogers706a10e2012-03-23 17:00:55 -070095static void DumpReg(std::ostream& os, uint8_t rex, uint8_t reg,
Ian Rogersbf989802012-04-16 16:07:49 -070096 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -040097 bool rex_r = (rex & REX_R) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -070098 size_t reg_num = rex_r ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070099 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
100}
101
102static void DumpRmReg(std::ostream& os, uint8_t rex, uint8_t reg,
103 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -0400104 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700105 size_t reg_num = rex_b ? (reg + 8) : reg;
106 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
107}
108
109static void DumpAddrReg(std::ostream& os, uint8_t rex, uint8_t reg) {
110 if (rex != 0) {
111 os << gReg64Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700112 } else {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700113 os << gReg32Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700114 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700115}
116
Ian Rogers7caad772012-03-30 01:07:54 -0700117static void DumpBaseReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400118 bool rex_b = (rex & REX_B) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700119 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700120 DumpAddrReg(os, rex, reg_num);
Ian Rogers706a10e2012-03-23 17:00:55 -0700121}
122
Ian Rogers7caad772012-03-30 01:07:54 -0700123static void DumpIndexReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400124 bool rex_x = (rex & REX_X) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700125 uint8_t reg_num = rex_x ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700126 DumpAddrReg(os, rex, reg_num);
127}
128
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +0700129static void DumpOpcodeReg(std::ostream& os, uint8_t rex, uint8_t reg,
130 bool byte_operand, uint8_t size_override) {
Mark Mendella33720c2014-06-18 21:02:29 -0400131 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700132 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +0700133 DumpReg0(os, rex, reg_num, byte_operand, size_override);
Ian Rogers706a10e2012-03-23 17:00:55 -0700134}
135
Elliott Hughes92301d92012-04-10 15:57:52 -0700136enum SegmentPrefix {
137 kCs = 0x2e,
138 kSs = 0x36,
139 kDs = 0x3e,
140 kEs = 0x26,
141 kFs = 0x64,
142 kGs = 0x65,
143};
144
Ian Rogers706a10e2012-03-23 17:00:55 -0700145static void DumpSegmentOverride(std::ostream& os, uint8_t segment_prefix) {
146 switch (segment_prefix) {
Elliott Hughes92301d92012-04-10 15:57:52 -0700147 case kCs: os << "cs:"; break;
148 case kSs: os << "ss:"; break;
149 case kDs: os << "ds:"; break;
150 case kEs: os << "es:"; break;
151 case kFs: os << "fs:"; break;
152 case kGs: os << "gs:"; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700153 default: break;
154 }
155}
156
157size_t DisassemblerX86::DumpInstruction(std::ostream& os, const uint8_t* instr) {
158 const uint8_t* begin_instr = instr;
159 bool have_prefixes = true;
160 uint8_t prefix[4] = {0, 0, 0, 0};
161 const char** modrm_opcodes = NULL;
162 do {
163 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700164 // Group 1 - lock and repeat prefixes:
Ian Rogers706a10e2012-03-23 17:00:55 -0700165 case 0xF0:
166 case 0xF2:
167 case 0xF3:
168 prefix[0] = *instr;
169 break;
170 // Group 2 - segment override prefixes:
Elliott Hughes92301d92012-04-10 15:57:52 -0700171 case kCs:
172 case kSs:
173 case kDs:
174 case kEs:
175 case kFs:
176 case kGs:
Ian Rogers706a10e2012-03-23 17:00:55 -0700177 prefix[1] = *instr;
178 break;
179 // Group 3 - operand size override:
180 case 0x66:
181 prefix[2] = *instr;
182 break;
183 // Group 4 - address size override:
184 case 0x67:
185 prefix[3] = *instr;
186 break;
187 default:
188 have_prefixes = false;
189 break;
190 }
191 if (have_prefixes) {
192 instr++;
193 }
194 } while (have_prefixes);
Ian Rogers38e12032014-03-14 14:06:14 -0700195 uint8_t rex = (supports_rex_ && (*instr >= 0x40) && (*instr <= 0x4F)) ? *instr : 0;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +0700196 if (rex != 0) {
197 instr++;
198 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700199 bool has_modrm = false;
200 bool reg_is_opcode = false;
201 size_t immediate_bytes = 0;
202 size_t branch_bytes = 0;
203 std::ostringstream opcode;
204 bool store = false; // stores to memory (ie rm is on the left)
205 bool load = false; // loads from memory (ie rm is on the right)
Serguei Katkov94f3eb02014-06-24 13:23:17 +0700206 bool byte_operand = false; // true when the opcode is dealing with byte operands
207 bool byte_second_operand = false; // true when the source operand is a byte register but the target register isn't (ie movsxb/movzxb).
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700208 bool target_specific = false; // register name depends on target (64 vs 32 bits).
Ian Rogers706a10e2012-03-23 17:00:55 -0700209 bool ax = false; // implicit use of ax
jeffhaoe2962482012-06-28 11:29:57 -0700210 bool cx = false; // implicit use of cx
Ian Rogers706a10e2012-03-23 17:00:55 -0700211 bool reg_in_opcode = false; // low 3-bits of opcode encode register parameter
jeffhao703f2cd2012-07-13 17:25:52 -0700212 bool no_ops = false;
Ian Rogersbf989802012-04-16 16:07:49 -0700213 RegFile src_reg_file = GPR;
214 RegFile dst_reg_file = GPR;
Ian Rogers706a10e2012-03-23 17:00:55 -0700215 switch (*instr) {
216#define DISASSEMBLER_ENTRY(opname, \
217 rm8_r8, rm32_r32, \
218 r8_rm8, r32_rm32, \
219 ax8_i8, ax32_i32) \
220 case rm8_r8: opcode << #opname; store = true; has_modrm = true; byte_operand = true; break; \
221 case rm32_r32: opcode << #opname; store = true; has_modrm = true; break; \
222 case r8_rm8: opcode << #opname; load = true; has_modrm = true; byte_operand = true; break; \
223 case r32_rm32: opcode << #opname; load = true; has_modrm = true; break; \
224 case ax8_i8: opcode << #opname; ax = true; immediate_bytes = 1; byte_operand = true; break; \
225 case ax32_i32: opcode << #opname; ax = true; immediate_bytes = 4; break;
226
227DISASSEMBLER_ENTRY(add,
228 0x00 /* RegMem8/Reg8 */, 0x01 /* RegMem32/Reg32 */,
229 0x02 /* Reg8/RegMem8 */, 0x03 /* Reg32/RegMem32 */,
230 0x04 /* Rax8/imm8 opcode */, 0x05 /* Rax32/imm32 */)
231DISASSEMBLER_ENTRY(or,
232 0x08 /* RegMem8/Reg8 */, 0x09 /* RegMem32/Reg32 */,
233 0x0A /* Reg8/RegMem8 */, 0x0B /* Reg32/RegMem32 */,
234 0x0C /* Rax8/imm8 opcode */, 0x0D /* Rax32/imm32 */)
235DISASSEMBLER_ENTRY(adc,
236 0x10 /* RegMem8/Reg8 */, 0x11 /* RegMem32/Reg32 */,
237 0x12 /* Reg8/RegMem8 */, 0x13 /* Reg32/RegMem32 */,
238 0x14 /* Rax8/imm8 opcode */, 0x15 /* Rax32/imm32 */)
239DISASSEMBLER_ENTRY(sbb,
240 0x18 /* RegMem8/Reg8 */, 0x19 /* RegMem32/Reg32 */,
241 0x1A /* Reg8/RegMem8 */, 0x1B /* Reg32/RegMem32 */,
242 0x1C /* Rax8/imm8 opcode */, 0x1D /* Rax32/imm32 */)
243DISASSEMBLER_ENTRY(and,
244 0x20 /* RegMem8/Reg8 */, 0x21 /* RegMem32/Reg32 */,
245 0x22 /* Reg8/RegMem8 */, 0x23 /* Reg32/RegMem32 */,
246 0x24 /* Rax8/imm8 opcode */, 0x25 /* Rax32/imm32 */)
247DISASSEMBLER_ENTRY(sub,
248 0x28 /* RegMem8/Reg8 */, 0x29 /* RegMem32/Reg32 */,
249 0x2A /* Reg8/RegMem8 */, 0x2B /* Reg32/RegMem32 */,
250 0x2C /* Rax8/imm8 opcode */, 0x2D /* Rax32/imm32 */)
251DISASSEMBLER_ENTRY(xor,
252 0x30 /* RegMem8/Reg8 */, 0x31 /* RegMem32/Reg32 */,
253 0x32 /* Reg8/RegMem8 */, 0x33 /* Reg32/RegMem32 */,
254 0x34 /* Rax8/imm8 opcode */, 0x35 /* Rax32/imm32 */)
255DISASSEMBLER_ENTRY(cmp,
256 0x38 /* RegMem8/Reg8 */, 0x39 /* RegMem32/Reg32 */,
257 0x3A /* Reg8/RegMem8 */, 0x3B /* Reg32/RegMem32 */,
258 0x3C /* Rax8/imm8 opcode */, 0x3D /* Rax32/imm32 */)
259
260#undef DISASSEMBLER_ENTRY
261 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
262 opcode << "push";
263 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700264 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700265 break;
266 case 0x58: case 0x59: case 0x5A: case 0x5B: case 0x5C: case 0x5D: case 0x5E: case 0x5F:
267 opcode << "pop";
268 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700269 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700270 break;
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400271 case 0x63:
Vladimir Kostyukovec95f722014-07-23 12:10:07 +0700272 if ((rex & REX_W) != 0) {
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400273 opcode << "movsxd";
274 has_modrm = true;
275 load = true;
276 } else {
277 // In 32-bit mode (!supports_rex_) this is ARPL, with no REX prefix the functionality is the
278 // same as 'mov' but the use of the instruction is discouraged.
279 opcode << StringPrintf("unknown opcode '%02X'", *instr);
280 }
281 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700282 case 0x68: opcode << "push"; immediate_bytes = 4; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800283 case 0x69: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700284 case 0x6A: opcode << "push"; immediate_bytes = 1; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800285 case 0x6B: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 1; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700286 case 0x70: case 0x71: case 0x72: case 0x73: case 0x74: case 0x75: case 0x76: case 0x77:
287 case 0x78: case 0x79: case 0x7A: case 0x7B: case 0x7C: case 0x7D: case 0x7E: case 0x7F:
288 static const char* condition_codes[] =
Elliott Hughesb25c3f62012-03-26 16:35:06 -0700289 {"o", "no", "b/nae/c", "nb/ae/nc", "z/eq", "nz/ne", "be/na", "nbe/a",
290 "s", "ns", "p/pe", "np/po", "l/nge", "nl/ge", "le/ng", "nle/g"
Ian Rogers706a10e2012-03-23 17:00:55 -0700291 };
292 opcode << "j" << condition_codes[*instr & 0xF];
293 branch_bytes = 1;
294 break;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800295 case 0x86: case 0x87:
296 opcode << "xchg";
297 store = true;
298 has_modrm = true;
299 byte_operand = (*instr == 0x86);
300 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700301 case 0x88: opcode << "mov"; store = true; has_modrm = true; byte_operand = true; break;
302 case 0x89: opcode << "mov"; store = true; has_modrm = true; break;
303 case 0x8A: opcode << "mov"; load = true; has_modrm = true; byte_operand = true; break;
304 case 0x8B: opcode << "mov"; load = true; has_modrm = true; break;
305
306 case 0x0F: // 2 byte extended opcode
307 instr++;
308 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700309 case 0x10: case 0x11:
310 if (prefix[0] == 0xF2) {
311 opcode << "movsd";
jeffhaofdffdf82012-07-11 16:08:43 -0700312 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700313 } else if (prefix[0] == 0xF3) {
314 opcode << "movss";
jeffhaofdffdf82012-07-11 16:08:43 -0700315 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700316 } else if (prefix[2] == 0x66) {
317 opcode << "movupd";
jeffhaofdffdf82012-07-11 16:08:43 -0700318 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700319 } else {
320 opcode << "movups";
321 }
322 has_modrm = true;
Ian Rogersbf989802012-04-16 16:07:49 -0700323 src_reg_file = dst_reg_file = SSE;
Ian Rogers7caad772012-03-30 01:07:54 -0700324 load = *instr == 0x10;
325 store = !load;
326 break;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800327 case 0x12: case 0x13:
328 if (prefix[2] == 0x66) {
329 opcode << "movlpd";
330 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
331 } else if (prefix[0] == 0) {
332 opcode << "movlps";
333 }
334 has_modrm = true;
335 src_reg_file = dst_reg_file = SSE;
336 load = *instr == 0x12;
337 store = !load;
338 break;
339 case 0x16: case 0x17:
340 if (prefix[2] == 0x66) {
341 opcode << "movhpd";
342 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
343 } else if (prefix[0] == 0) {
344 opcode << "movhps";
345 }
346 has_modrm = true;
347 src_reg_file = dst_reg_file = SSE;
348 load = *instr == 0x16;
349 store = !load;
350 break;
351 case 0x28: case 0x29:
352 if (prefix[2] == 0x66) {
353 opcode << "movapd";
354 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
355 } else if (prefix[0] == 0) {
356 opcode << "movaps";
357 }
358 has_modrm = true;
359 src_reg_file = dst_reg_file = SSE;
360 load = *instr == 0x28;
361 store = !load;
362 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700363 case 0x2A:
364 if (prefix[2] == 0x66) {
365 opcode << "cvtpi2pd";
366 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
367 } else if (prefix[0] == 0xF2) {
368 opcode << "cvtsi2sd";
369 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
370 } else if (prefix[0] == 0xF3) {
371 opcode << "cvtsi2ss";
372 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
373 } else {
374 opcode << "cvtpi2ps";
375 }
376 load = true;
377 has_modrm = true;
378 dst_reg_file = SSE;
379 break;
380 case 0x2C:
381 if (prefix[2] == 0x66) {
382 opcode << "cvttpd2pi";
383 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
384 } else if (prefix[0] == 0xF2) {
385 opcode << "cvttsd2si";
386 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
387 } else if (prefix[0] == 0xF3) {
388 opcode << "cvttss2si";
389 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
390 } else {
391 opcode << "cvttps2pi";
392 }
393 load = true;
394 has_modrm = true;
395 src_reg_file = SSE;
396 break;
397 case 0x2D:
398 if (prefix[2] == 0x66) {
399 opcode << "cvtpd2pi";
400 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
401 } else if (prefix[0] == 0xF2) {
402 opcode << "cvtsd2si";
403 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
404 } else if (prefix[0] == 0xF3) {
405 opcode << "cvtss2si";
406 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
407 } else {
408 opcode << "cvtps2pi";
409 }
410 load = true;
411 has_modrm = true;
412 src_reg_file = SSE;
413 break;
414 case 0x2E:
415 opcode << "u";
Ian Rogersfc787ec2014-10-09 21:56:44 -0700416 FALLTHROUGH_INTENDED;
jeffhaofdffdf82012-07-11 16:08:43 -0700417 case 0x2F:
418 if (prefix[2] == 0x66) {
419 opcode << "comisd";
420 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
421 } else {
422 opcode << "comiss";
423 }
424 has_modrm = true;
425 load = true;
426 src_reg_file = dst_reg_file = SSE;
427 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700428 case 0x38: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400429 instr++;
430 if (prefix[2] == 0x66) {
431 switch (*instr) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700432 case 0x01:
433 opcode << "phaddw";
434 prefix[2] = 0;
435 has_modrm = true;
436 load = true;
437 src_reg_file = dst_reg_file = SSE;
438 break;
439 case 0x02:
440 opcode << "phaddd";
441 prefix[2] = 0;
442 has_modrm = true;
443 load = true;
444 src_reg_file = dst_reg_file = SSE;
445 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400446 case 0x40:
447 opcode << "pmulld";
448 prefix[2] = 0;
449 has_modrm = true;
450 load = true;
451 src_reg_file = dst_reg_file = SSE;
452 break;
453 default:
454 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
455 }
456 } else {
457 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
458 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700459 break;
460 case 0x3A: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400461 instr++;
462 if (prefix[2] == 0x66) {
463 switch (*instr) {
464 case 0x14:
465 opcode << "pextrb";
466 prefix[2] = 0;
467 has_modrm = true;
468 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700469 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400470 immediate_bytes = 1;
471 break;
472 case 0x16:
473 opcode << "pextrd";
474 prefix[2] = 0;
475 has_modrm = true;
476 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700477 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400478 immediate_bytes = 1;
479 break;
480 default:
481 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
482 }
483 } else {
484 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
485 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700486 break;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800487 case 0x40: case 0x41: case 0x42: case 0x43: case 0x44: case 0x45: case 0x46: case 0x47:
488 case 0x48: case 0x49: case 0x4A: case 0x4B: case 0x4C: case 0x4D: case 0x4E: case 0x4F:
489 opcode << "cmov" << condition_codes[*instr & 0xF];
490 has_modrm = true;
491 load = true;
492 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700493 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
494 case 0x58: case 0x59: case 0x5C: case 0x5D: case 0x5E: case 0x5F: {
495 switch (*instr) {
496 case 0x50: opcode << "movmsk"; break;
497 case 0x51: opcode << "sqrt"; break;
498 case 0x52: opcode << "rsqrt"; break;
499 case 0x53: opcode << "rcp"; break;
500 case 0x54: opcode << "and"; break;
501 case 0x55: opcode << "andn"; break;
502 case 0x56: opcode << "or"; break;
503 case 0x57: opcode << "xor"; break;
504 case 0x58: opcode << "add"; break;
505 case 0x59: opcode << "mul"; break;
506 case 0x5C: opcode << "sub"; break;
507 case 0x5D: opcode << "min"; break;
508 case 0x5E: opcode << "div"; break;
509 case 0x5F: opcode << "max"; break;
510 default: LOG(FATAL) << "Unreachable";
511 }
512 if (prefix[2] == 0x66) {
513 opcode << "pd";
jeffhaofdffdf82012-07-11 16:08:43 -0700514 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700515 } else if (prefix[0] == 0xF2) {
516 opcode << "sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700517 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700518 } else if (prefix[0] == 0xF3) {
519 opcode << "ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700520 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700521 } else {
522 opcode << "ps";
523 }
524 load = true;
525 has_modrm = true;
526 src_reg_file = dst_reg_file = SSE;
527 break;
528 }
529 case 0x5A:
530 if (prefix[2] == 0x66) {
531 opcode << "cvtpd2ps";
jeffhaofdffdf82012-07-11 16:08:43 -0700532 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700533 } else if (prefix[0] == 0xF2) {
534 opcode << "cvtsd2ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700535 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700536 } else if (prefix[0] == 0xF3) {
537 opcode << "cvtss2sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700538 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700539 } else {
540 opcode << "cvtps2pd";
541 }
542 load = true;
543 has_modrm = true;
544 src_reg_file = dst_reg_file = SSE;
545 break;
546 case 0x5B:
547 if (prefix[2] == 0x66) {
548 opcode << "cvtps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700549 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700550 } else if (prefix[0] == 0xF2) {
551 opcode << "bad opcode F2 0F 5B";
552 } else if (prefix[0] == 0xF3) {
553 opcode << "cvttps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700554 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700555 } else {
556 opcode << "cvtdq2ps";
557 }
558 load = true;
559 has_modrm = true;
560 src_reg_file = dst_reg_file = SSE;
561 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700562 case 0x60: case 0x61: case 0x62: case 0x6C:
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800563 if (prefix[2] == 0x66) {
564 src_reg_file = dst_reg_file = SSE;
565 prefix[2] = 0; // Clear prefix now. It has served its purpose as part of the opcode.
566 } else {
567 src_reg_file = dst_reg_file = MMX;
568 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700569 switch (*instr) {
570 case 0x60: opcode << "punpcklbw"; break;
571 case 0x61: opcode << "punpcklwd"; break;
572 case 0x62: opcode << "punpckldq"; break;
573 case 0x6c: opcode << "punpcklqdq"; break;
574 }
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800575 load = true;
576 has_modrm = true;
577 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700578 case 0x6E:
579 if (prefix[2] == 0x66) {
580 dst_reg_file = SSE;
jeffhaofdffdf82012-07-11 16:08:43 -0700581 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700582 } else {
583 dst_reg_file = MMX;
Ian Rogersbf989802012-04-16 16:07:49 -0700584 }
jeffhaofdffdf82012-07-11 16:08:43 -0700585 opcode << "movd";
Ian Rogersbf989802012-04-16 16:07:49 -0700586 load = true;
587 has_modrm = true;
588 break;
589 case 0x6F:
590 if (prefix[2] == 0x66) {
Mark Mendellfe945782014-05-22 09:52:36 -0400591 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700592 opcode << "movdqa";
jeffhaofdffdf82012-07-11 16:08:43 -0700593 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700594 } else if (prefix[0] == 0xF3) {
Mark Mendellfe945782014-05-22 09:52:36 -0400595 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700596 opcode << "movdqu";
jeffhaofdffdf82012-07-11 16:08:43 -0700597 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700598 } else {
599 dst_reg_file = MMX;
600 opcode << "movq";
601 }
602 load = true;
603 has_modrm = true;
604 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400605 case 0x70:
606 if (prefix[2] == 0x66) {
607 opcode << "pshufd";
608 prefix[2] = 0;
609 has_modrm = true;
610 store = true;
611 src_reg_file = dst_reg_file = SSE;
612 immediate_bytes = 1;
613 } else if (prefix[0] == 0xF2) {
614 opcode << "pshuflw";
615 prefix[0] = 0;
616 has_modrm = true;
617 store = true;
618 src_reg_file = dst_reg_file = SSE;
619 immediate_bytes = 1;
620 } else {
621 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
622 }
623 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700624 case 0x71:
625 if (prefix[2] == 0x66) {
626 dst_reg_file = SSE;
627 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
628 } else {
629 dst_reg_file = MMX;
630 }
631 static const char* x71_opcodes[] = {"unknown-71", "unknown-71", "psrlw", "unknown-71", "psraw", "unknown-71", "psllw", "unknown-71"};
632 modrm_opcodes = x71_opcodes;
633 reg_is_opcode = true;
634 has_modrm = true;
635 store = true;
636 immediate_bytes = 1;
637 break;
638 case 0x72:
639 if (prefix[2] == 0x66) {
640 dst_reg_file = SSE;
641 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
642 } else {
643 dst_reg_file = MMX;
644 }
645 static const char* x72_opcodes[] = {"unknown-72", "unknown-72", "psrld", "unknown-72", "psrad", "unknown-72", "pslld", "unknown-72"};
646 modrm_opcodes = x72_opcodes;
647 reg_is_opcode = true;
648 has_modrm = true;
649 store = true;
650 immediate_bytes = 1;
651 break;
652 case 0x73:
653 if (prefix[2] == 0x66) {
654 dst_reg_file = SSE;
655 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
656 } else {
657 dst_reg_file = MMX;
658 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700659 static const char* x73_opcodes[] = {"unknown-73", "unknown-73", "psrlq", "psrldq", "unknown-73", "unknown-73", "psllq", "unknown-73"};
jeffhaofdffdf82012-07-11 16:08:43 -0700660 modrm_opcodes = x73_opcodes;
661 reg_is_opcode = true;
662 has_modrm = true;
663 store = true;
664 immediate_bytes = 1;
665 break;
Olivier Comefb0fecf2014-06-20 11:46:16 +0200666 case 0x7C:
667 if (prefix[0] == 0xF2) {
668 opcode << "haddps";
669 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
670 } else if (prefix[2] == 0x66) {
671 opcode << "haddpd";
672 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
673 } else {
674 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
675 break;
676 }
677 src_reg_file = dst_reg_file = SSE;
678 has_modrm = true;
679 load = true;
680 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700681 case 0x7E:
682 if (prefix[2] == 0x66) {
683 src_reg_file = SSE;
684 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
685 } else {
686 src_reg_file = MMX;
687 }
688 opcode << "movd";
689 has_modrm = true;
690 store = true;
691 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700692 case 0x80: case 0x81: case 0x82: case 0x83: case 0x84: case 0x85: case 0x86: case 0x87:
693 case 0x88: case 0x89: case 0x8A: case 0x8B: case 0x8C: case 0x8D: case 0x8E: case 0x8F:
694 opcode << "j" << condition_codes[*instr & 0xF];
695 branch_bytes = 4;
696 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700697 case 0x90: case 0x91: case 0x92: case 0x93: case 0x94: case 0x95: case 0x96: case 0x97:
698 case 0x98: case 0x99: case 0x9A: case 0x9B: case 0x9C: case 0x9D: case 0x9E: case 0x9F:
699 opcode << "set" << condition_codes[*instr & 0xF];
700 modrm_opcodes = NULL;
701 reg_is_opcode = true;
702 has_modrm = true;
703 store = true;
704 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -0800705 case 0xA4:
706 opcode << "shld";
707 has_modrm = true;
708 load = true;
709 immediate_bytes = 1;
710 break;
Yixin Shouf40f8902014-08-14 14:10:32 -0400711 case 0xA5:
712 opcode << "shld";
713 has_modrm = true;
714 load = true;
715 cx = true;
716 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -0800717 case 0xAC:
718 opcode << "shrd";
719 has_modrm = true;
720 load = true;
721 immediate_bytes = 1;
722 break;
Yixin Shouf40f8902014-08-14 14:10:32 -0400723 case 0xAD:
724 opcode << "shrd";
725 has_modrm = true;
726 load = true;
727 cx = true;
728 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700729 case 0xAE:
730 if (prefix[0] == 0xF3) {
Ian Rogers5e588b32013-02-21 15:05:09 -0800731 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
jeffhao703f2cd2012-07-13 17:25:52 -0700732 static const char* xAE_opcodes[] = {"rdfsbase", "rdgsbase", "wrfsbase", "wrgsbase", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE"};
733 modrm_opcodes = xAE_opcodes;
734 reg_is_opcode = true;
735 has_modrm = true;
736 uint8_t reg_or_opcode = (instr[1] >> 3) & 7;
737 switch (reg_or_opcode) {
738 case 0:
739 prefix[1] = kFs;
740 load = true;
741 break;
742 case 1:
743 prefix[1] = kGs;
744 load = true;
745 break;
746 case 2:
747 prefix[1] = kFs;
748 store = true;
749 break;
750 case 3:
751 prefix[1] = kGs;
752 store = true;
753 break;
754 default:
755 load = true;
756 break;
757 }
758 } else {
759 static const char* xAE_opcodes[] = {"unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "lfence", "mfence", "sfence"};
760 modrm_opcodes = xAE_opcodes;
761 reg_is_opcode = true;
762 has_modrm = true;
763 load = true;
764 no_ops = true;
765 }
766 break;
Mark Mendellf723f0c2013-12-11 17:50:58 -0800767 case 0xAF: opcode << "imul"; has_modrm = true; load = true; break;
jeffhao83025762012-08-02 11:08:56 -0700768 case 0xB1: opcode << "cmpxchg"; has_modrm = true; store = true; break;
Serguei Katkov94f3eb02014-06-24 13:23:17 +0700769 case 0xB6: opcode << "movzxb"; has_modrm = true; load = true; byte_second_operand = true; break;
Ian Rogers7caad772012-03-30 01:07:54 -0700770 case 0xB7: opcode << "movzxw"; has_modrm = true; load = true; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700771 case 0xBE: opcode << "movsxb"; has_modrm = true; load = true; byte_second_operand = true; rex |= (rex == 0 ? 0 : REX_W); break;
jeffhao854029c2012-07-23 17:31:30 -0700772 case 0xBF: opcode << "movsxw"; has_modrm = true; load = true; break;
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700773 case 0xC3: opcode << "movnti"; store = true; has_modrm = true; break;
Mark Mendellfe945782014-05-22 09:52:36 -0400774 case 0xC5:
775 if (prefix[2] == 0x66) {
776 opcode << "pextrw";
777 prefix[2] = 0;
778 has_modrm = true;
779 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700780 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400781 immediate_bytes = 1;
782 } else {
783 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
784 }
785 break;
Olivier Comefb0fecf2014-06-20 11:46:16 +0200786 case 0xC6:
787 if (prefix[2] == 0x66) {
788 opcode << "shufpd";
789 prefix[2] = 0;
790 } else {
791 opcode << "shufps";
792 }
793 has_modrm = true;
794 store = true;
795 src_reg_file = dst_reg_file = SSE;
796 immediate_bytes = 1;
797 break;
Vladimir Marko70b797d2013-12-03 15:25:24 +0000798 case 0xC7:
799 static const char* x0FxC7_opcodes[] = { "unknown-0f-c7", "cmpxchg8b", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7" };
800 modrm_opcodes = x0FxC7_opcodes;
801 has_modrm = true;
802 reg_is_opcode = true;
803 store = true;
804 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100805 case 0xC8: case 0xC9: case 0xCA: case 0xCB: case 0xCC: case 0xCD: case 0xCE: case 0xCF:
806 opcode << "bswap";
807 reg_in_opcode = true;
808 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700809 case 0xD4:
810 if (prefix[2] == 0x66) {
811 src_reg_file = dst_reg_file = SSE;
812 prefix[2] = 0;
813 } else {
814 src_reg_file = dst_reg_file = MMX;
815 }
816 opcode << "paddq";
817 prefix[2] = 0;
818 has_modrm = true;
819 load = true;
820 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400821 case 0xDB:
822 if (prefix[2] == 0x66) {
823 src_reg_file = dst_reg_file = SSE;
824 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
825 } else {
826 src_reg_file = dst_reg_file = MMX;
827 }
828 opcode << "pand";
829 prefix[2] = 0;
830 has_modrm = true;
831 load = true;
832 break;
833 case 0xD5:
834 if (prefix[2] == 0x66) {
835 opcode << "pmullw";
836 prefix[2] = 0;
837 has_modrm = true;
838 load = true;
839 src_reg_file = dst_reg_file = SSE;
840 } else {
841 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
842 }
843 break;
844 case 0xEB:
845 if (prefix[2] == 0x66) {
846 src_reg_file = dst_reg_file = SSE;
847 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
848 } else {
849 src_reg_file = dst_reg_file = MMX;
850 }
851 opcode << "por";
852 prefix[2] = 0;
853 has_modrm = true;
854 load = true;
855 break;
856 case 0xEF:
857 if (prefix[2] == 0x66) {
858 src_reg_file = dst_reg_file = SSE;
859 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
860 } else {
861 src_reg_file = dst_reg_file = MMX;
862 }
863 opcode << "pxor";
864 prefix[2] = 0;
865 has_modrm = true;
866 load = true;
867 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700868 case 0xF4:
869 case 0xF6:
Mark Mendellfe945782014-05-22 09:52:36 -0400870 case 0xF8:
Mark Mendellfe945782014-05-22 09:52:36 -0400871 case 0xF9:
Mark Mendellfe945782014-05-22 09:52:36 -0400872 case 0xFA:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700873 case 0xFB:
Mark Mendellfe945782014-05-22 09:52:36 -0400874 case 0xFC:
Mark Mendellfe945782014-05-22 09:52:36 -0400875 case 0xFD:
Mark Mendellfe945782014-05-22 09:52:36 -0400876 case 0xFE:
877 if (prefix[2] == 0x66) {
878 src_reg_file = dst_reg_file = SSE;
879 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
880 } else {
881 src_reg_file = dst_reg_file = MMX;
882 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700883 switch (*instr) {
884 case 0xF4: opcode << "pmuludq"; break;
885 case 0xF6: opcode << "psadbw"; break;
886 case 0xF8: opcode << "psubb"; break;
887 case 0xF9: opcode << "psubw"; break;
888 case 0xFA: opcode << "psubd"; break;
889 case 0xFB: opcode << "psubq"; break;
890 case 0xFC: opcode << "paddb"; break;
891 case 0xFD: opcode << "paddw"; break;
892 case 0xFE: opcode << "paddd"; break;
893 }
Mark Mendellfe945782014-05-22 09:52:36 -0400894 prefix[2] = 0;
895 has_modrm = true;
896 load = true;
897 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700898 default:
899 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
900 break;
901 }
902 break;
903 case 0x80: case 0x81: case 0x82: case 0x83:
904 static const char* x80_opcodes[] = {"add", "or", "adc", "sbb", "and", "sub", "xor", "cmp"};
905 modrm_opcodes = x80_opcodes;
906 has_modrm = true;
907 reg_is_opcode = true;
908 store = true;
909 byte_operand = (*instr & 1) == 0;
910 immediate_bytes = *instr == 0x81 ? 4 : 1;
911 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700912 case 0x84: case 0x85:
913 opcode << "test";
914 has_modrm = true;
915 load = true;
916 byte_operand = (*instr & 1) == 0;
917 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700918 case 0x8D:
919 opcode << "lea";
920 has_modrm = true;
921 load = true;
922 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700923 case 0x8F:
924 opcode << "pop";
925 has_modrm = true;
926 reg_is_opcode = true;
927 store = true;
928 break;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800929 case 0x99:
930 opcode << "cdq";
931 break;
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700932 case 0x9B:
933 if (instr[1] == 0xDF && instr[2] == 0xE0) {
934 opcode << "fstsw\tax";
935 instr += 2;
936 } else {
937 opcode << StringPrintf("unknown opcode '%02X'", *instr);
938 }
939 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -0800940 case 0xAF:
941 opcode << (prefix[2] == 0x66 ? "scasw" : "scasl");
942 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700943 case 0xB0: case 0xB1: case 0xB2: case 0xB3: case 0xB4: case 0xB5: case 0xB6: case 0xB7:
944 opcode << "mov";
945 immediate_bytes = 1;
Mark Mendella33720c2014-06-18 21:02:29 -0400946 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700947 reg_in_opcode = true;
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +0700948 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700949 break;
950 case 0xB8: case 0xB9: case 0xBA: case 0xBB: case 0xBC: case 0xBD: case 0xBE: case 0xBF:
Vladimir Kostyukovec95f722014-07-23 12:10:07 +0700951 if ((rex & REX_W) != 0) {
Yixin Shou5192cbb2014-07-01 13:48:17 -0400952 opcode << "movabsq";
953 immediate_bytes = 8;
954 reg_in_opcode = true;
955 break;
956 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700957 opcode << "mov";
958 immediate_bytes = 4;
959 reg_in_opcode = true;
960 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700961 case 0xC0: case 0xC1:
jeffhaoe2962482012-06-28 11:29:57 -0700962 case 0xD0: case 0xD1: case 0xD2: case 0xD3:
Ian Rogers7caad772012-03-30 01:07:54 -0700963 static const char* shift_opcodes[] =
964 {"rol", "ror", "rcl", "rcr", "shl", "shr", "unknown-shift", "sar"};
965 modrm_opcodes = shift_opcodes;
966 has_modrm = true;
967 reg_is_opcode = true;
968 store = true;
Elliott Hughes16b5c292012-04-16 20:37:16 -0700969 immediate_bytes = ((*instr & 0xf0) == 0xc0) ? 1 : 0;
jeffhaoe2962482012-06-28 11:29:57 -0700970 cx = (*instr == 0xD2) || (*instr == 0xD3);
971 byte_operand = (*instr == 0xC0);
Ian Rogers7caad772012-03-30 01:07:54 -0700972 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700973 case 0xC3: opcode << "ret"; break;
Mark Mendella33720c2014-06-18 21:02:29 -0400974 case 0xC6:
975 static const char* c6_opcodes[] = {"mov", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6"};
976 modrm_opcodes = c6_opcodes;
977 store = true;
978 immediate_bytes = 1;
979 has_modrm = true;
980 reg_is_opcode = true;
981 byte_operand = true;
982 break;
Elliott Hughes0589ca92012-04-09 18:26:20 -0700983 case 0xC7:
984 static const char* c7_opcodes[] = {"mov", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7"};
985 modrm_opcodes = c7_opcodes;
986 store = true;
987 immediate_bytes = 4;
988 has_modrm = true;
989 reg_is_opcode = true;
990 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700991 case 0xCC: opcode << "int 3"; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800992 case 0xD9:
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700993 if (instr[1] == 0xF8) {
994 opcode << "fprem";
995 instr++;
996 } else {
997 static const char* d9_opcodes[] = {"flds", "unknown-d9", "fsts", "fstps", "fldenv", "fldcw",
998 "fnstenv", "fnstcw"};
999 modrm_opcodes = d9_opcodes;
1000 store = true;
1001 has_modrm = true;
1002 reg_is_opcode = true;
1003 }
1004 break;
1005 case 0xDA:
1006 if (instr[1] == 0xE9) {
1007 opcode << "fucompp";
1008 instr++;
1009 } else {
1010 opcode << StringPrintf("unknown opcode '%02X'", *instr);
1011 }
Mark Mendelld19b55a2013-12-12 09:55:34 -08001012 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001013 case 0xDB:
1014 static const char* db_opcodes[] = {"fildl", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db"};
1015 modrm_opcodes = db_opcodes;
1016 load = true;
1017 has_modrm = true;
1018 reg_is_opcode = true;
1019 break;
Mark Mendelld19b55a2013-12-12 09:55:34 -08001020 case 0xDD:
1021 static const char* dd_opcodes[] = {"fldl", "fisttp", "fstl", "fstpl", "frstor", "unknown-dd", "fnsave", "fnstsw"};
1022 modrm_opcodes = dd_opcodes;
1023 store = true;
1024 has_modrm = true;
1025 reg_is_opcode = true;
1026 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001027 case 0xDF:
1028 static const char* df_opcodes[] = {"fild", "unknown-df", "unknown-df", "unknown-df", "unknown-df", "fildll", "unknown-df", "unknown-df"};
1029 modrm_opcodes = df_opcodes;
1030 load = true;
1031 has_modrm = true;
1032 reg_is_opcode = true;
1033 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -08001034 case 0xE3: opcode << "jecxz"; branch_bytes = 1; break;
Ian Rogers7caad772012-03-30 01:07:54 -07001035 case 0xE8: opcode << "call"; branch_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001036 case 0xE9: opcode << "jmp"; branch_bytes = 4; break;
1037 case 0xEB: opcode << "jmp"; branch_bytes = 1; break;
jeffhao77ae36b2012-08-07 14:18:16 -07001038 case 0xF5: opcode << "cmc"; break;
jeffhao174651d2012-04-19 15:27:22 -07001039 case 0xF6: case 0xF7:
1040 static const char* f7_opcodes[] = {"test", "unknown-f7", "not", "neg", "mul edx:eax, eax *", "imul edx:eax, eax *", "div edx:eax, edx:eax /", "idiv edx:eax, edx:eax /"};
1041 modrm_opcodes = f7_opcodes;
1042 has_modrm = true;
1043 reg_is_opcode = true;
1044 store = true;
1045 immediate_bytes = ((instr[1] & 0x38) == 0) ? 1 : 0;
1046 break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001047 case 0xFF:
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001048 {
1049 static const char* ff_opcodes[] = {"inc", "dec", "call", "call", "jmp", "jmp", "push", "unknown-ff"};
1050 modrm_opcodes = ff_opcodes;
1051 has_modrm = true;
1052 reg_is_opcode = true;
1053 load = true;
1054 const uint8_t opcode_digit = (instr[1] >> 3) & 7;
1055 // 'call', 'jmp' and 'push' are target specific instructions
1056 if (opcode_digit == 2 || opcode_digit == 4 || opcode_digit == 6) {
1057 target_specific = true;
1058 }
1059 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001060 break;
1061 default:
1062 opcode << StringPrintf("unknown opcode '%02X'", *instr);
1063 break;
1064 }
1065 std::ostringstream args;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001066 // We force the REX prefix to be available for 64-bit target
1067 // in order to dump addr (base/index) registers correctly.
1068 uint8_t rex64 = supports_rex_ ? (rex | 0x40) : rex;
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001069 // REX.W should be forced for 64-target and target-specific instructions (i.e., push or pop).
1070 uint8_t rex_w = (supports_rex_ && target_specific) ? (rex | 0x48) : rex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001071 if (reg_in_opcode) {
1072 DCHECK(!has_modrm);
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +07001073 DumpOpcodeReg(args, rex_w, *instr & 0x7, byte_operand, prefix[2]);
Ian Rogers706a10e2012-03-23 17:00:55 -07001074 }
1075 instr++;
Elliott Hughes92301d92012-04-10 15:57:52 -07001076 uint32_t address_bits = 0;
Ian Rogers706a10e2012-03-23 17:00:55 -07001077 if (has_modrm) {
1078 uint8_t modrm = *instr;
1079 instr++;
1080 uint8_t mod = modrm >> 6;
1081 uint8_t reg_or_opcode = (modrm >> 3) & 7;
1082 uint8_t rm = modrm & 7;
1083 std::ostringstream address;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001084 if (mod == 0 && rm == 5) {
1085 if (!supports_rex_) { // Absolute address.
1086 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1087 address << StringPrintf("[0x%x]", address_bits);
1088 } else { // 64-bit RIP relative addressing.
1089 address << StringPrintf("[RIP + 0x%x]", *reinterpret_cast<const uint32_t*>(instr));
1090 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001091 instr += 4;
1092 } else if (rm == 4 && mod != 3) { // SIB
1093 uint8_t sib = *instr;
1094 instr++;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001095 uint8_t scale = (sib >> 6) & 3;
Ian Rogers706a10e2012-03-23 17:00:55 -07001096 uint8_t index = (sib >> 3) & 7;
1097 uint8_t base = sib & 7;
1098 address << "[";
1099 if (base != 5 || mod != 0) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001100 DumpBaseReg(address, rex64, base);
Ian Rogers706a10e2012-03-23 17:00:55 -07001101 if (index != 4) {
1102 address << " + ";
1103 }
1104 }
1105 if (index != 4) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001106 DumpIndexReg(address, rex64, index);
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001107 if (scale != 0) {
1108 address << StringPrintf(" * %d", 1 << scale);
Ian Rogers706a10e2012-03-23 17:00:55 -07001109 }
1110 }
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001111 if (mod == 0) {
1112 if (base == 5) {
1113 if (index != 4) {
1114 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1115 } else {
1116 // 64-bit low 32-bit absolute address, redundant absolute address encoding on 32-bit.
1117 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1118 address << StringPrintf("%d", address_bits);
1119 }
1120 instr += 4;
1121 }
1122 } else if (mod == 1) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001123 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1124 instr++;
1125 } else if (mod == 2) {
1126 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1127 instr += 4;
1128 }
1129 address << "]";
1130 } else {
Ian Rogersbf989802012-04-16 16:07:49 -07001131 if (mod == 3) {
jeffhao703f2cd2012-07-13 17:25:52 -07001132 if (!no_ops) {
Serguei Katkov94f3eb02014-06-24 13:23:17 +07001133 DumpRmReg(address, rex_w, rm, byte_operand || byte_second_operand,
1134 prefix[2], load ? src_reg_file : dst_reg_file);
jeffhao703f2cd2012-07-13 17:25:52 -07001135 }
Ian Rogersbf989802012-04-16 16:07:49 -07001136 } else {
Ian Rogers706a10e2012-03-23 17:00:55 -07001137 address << "[";
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001138 DumpBaseReg(address, rex64, rm);
Ian Rogersbf989802012-04-16 16:07:49 -07001139 if (mod == 1) {
1140 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1141 instr++;
1142 } else if (mod == 2) {
1143 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1144 instr += 4;
1145 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001146 address << "]";
1147 }
1148 }
1149
Ian Rogers7caad772012-03-30 01:07:54 -07001150 if (reg_is_opcode && modrm_opcodes != NULL) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001151 opcode << modrm_opcodes[reg_or_opcode];
1152 }
Mark Mendella33720c2014-06-18 21:02:29 -04001153
1154 // Add opcode suffixes to indicate size.
1155 if (byte_operand) {
1156 opcode << 'b';
1157 } else if ((rex & REX_W) != 0) {
1158 opcode << 'q';
1159 } else if (prefix[2] == 0x66) {
1160 opcode << 'w';
1161 }
1162
Ian Rogers706a10e2012-03-23 17:00:55 -07001163 if (load) {
1164 if (!reg_is_opcode) {
Ian Rogersbf989802012-04-16 16:07:49 -07001165 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], dst_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001166 args << ", ";
1167 }
1168 DumpSegmentOverride(args, prefix[1]);
1169 args << address.str();
1170 } else {
1171 DCHECK(store);
1172 DumpSegmentOverride(args, prefix[1]);
1173 args << address.str();
1174 if (!reg_is_opcode) {
1175 args << ", ";
Ian Rogersbf989802012-04-16 16:07:49 -07001176 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], src_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001177 }
1178 }
1179 }
1180 if (ax) {
jeffhaofdffdf82012-07-11 16:08:43 -07001181 // If this opcode implicitly uses ax, ax is always the first arg.
Ian Rogersbf989802012-04-16 16:07:49 -07001182 DumpReg(args, rex, 0 /* EAX */, byte_operand, prefix[2], GPR);
Ian Rogers706a10e2012-03-23 17:00:55 -07001183 }
jeffhaoe2962482012-06-28 11:29:57 -07001184 if (cx) {
1185 args << ", ";
1186 DumpReg(args, rex, 1 /* ECX */, true, prefix[2], GPR);
1187 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001188 if (immediate_bytes > 0) {
jeffhaoe2962482012-06-28 11:29:57 -07001189 if (has_modrm || reg_in_opcode || ax || cx) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001190 args << ", ";
1191 }
1192 if (immediate_bytes == 1) {
1193 args << StringPrintf("%d", *reinterpret_cast<const int8_t*>(instr));
1194 instr++;
Yixin Shou5192cbb2014-07-01 13:48:17 -04001195 } else if (immediate_bytes == 4) {
Mark Mendell67d18be2014-05-30 15:05:09 -04001196 if (prefix[2] == 0x66) { // Operand size override from 32-bit to 16-bit.
1197 args << StringPrintf("%d", *reinterpret_cast<const int16_t*>(instr));
1198 instr += 2;
1199 } else {
1200 args << StringPrintf("%d", *reinterpret_cast<const int32_t*>(instr));
1201 instr += 4;
1202 }
Yixin Shou5192cbb2014-07-01 13:48:17 -04001203 } else {
1204 CHECK_EQ(immediate_bytes, 8u);
1205 args << StringPrintf("%" PRId64, *reinterpret_cast<const int64_t*>(instr));
1206 instr += 8;
Ian Rogers706a10e2012-03-23 17:00:55 -07001207 }
1208 } else if (branch_bytes > 0) {
1209 DCHECK(!has_modrm);
1210 int32_t displacement;
1211 if (branch_bytes == 1) {
1212 displacement = *reinterpret_cast<const int8_t*>(instr);
1213 instr++;
1214 } else {
1215 CHECK_EQ(branch_bytes, 4u);
1216 displacement = *reinterpret_cast<const int32_t*>(instr);
1217 instr += 4;
1218 }
Brian Carlstrom2cbaccb2014-09-14 20:34:17 -07001219 args << StringPrintf("%+d (", displacement)
1220 << FormatInstructionPointer(instr + displacement)
1221 << ")";
Ian Rogers706a10e2012-03-23 17:00:55 -07001222 }
Ian Rogersdd7624d2014-03-14 17:43:00 -07001223 if (prefix[1] == kFs && !supports_rex_) {
Elliott Hughes92301d92012-04-10 15:57:52 -07001224 args << " ; ";
Ian Rogersdd7624d2014-03-14 17:43:00 -07001225 Thread::DumpThreadOffset<4>(args, address_bits);
1226 }
1227 if (prefix[1] == kGs && supports_rex_) {
1228 args << " ; ";
1229 Thread::DumpThreadOffset<8>(args, address_bits);
Elliott Hughes92301d92012-04-10 15:57:52 -07001230 }
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001231 std::stringstream hex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001232 for (size_t i = 0; begin_instr + i < instr; ++i) {
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001233 hex << StringPrintf("%02X", begin_instr[i]);
Ian Rogers706a10e2012-03-23 17:00:55 -07001234 }
Ian Rogers5e588b32013-02-21 15:05:09 -08001235 std::stringstream prefixed_opcode;
1236 switch (prefix[0]) {
1237 case 0xF0: prefixed_opcode << "lock "; break;
1238 case 0xF2: prefixed_opcode << "repne "; break;
1239 case 0xF3: prefixed_opcode << "repe "; break;
1240 case 0: break;
1241 default: LOG(FATAL) << "Unreachable";
1242 }
1243 prefixed_opcode << opcode.str();
Brian Carlstrom2cbaccb2014-09-14 20:34:17 -07001244 os << FormatInstructionPointer(begin_instr)
1245 << StringPrintf(": %22s \t%-7s ", hex.str().c_str(), prefixed_opcode.str().c_str())
Ian Rogers5e588b32013-02-21 15:05:09 -08001246 << args.str() << '\n';
Ian Rogers706a10e2012-03-23 17:00:55 -07001247 return instr - begin_instr;
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001248} // NOLINT(readability/fn_size)
Ian Rogers706a10e2012-03-23 17:00:55 -07001249
1250} // namespace x86
1251} // namespace art