blob: 83b27df939ce8584e860b6937bb2cf4ec6979e5a [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
18#define ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Ian Rogers107c31e2014-01-23 20:55:29 -080020#include "arm_lir.h"
Mathieu Chartierb666f482015-02-18 14:33:14 -080021#include "base/arena_containers.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080022#include "base/logging.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070023#include "dex/quick/mir_to_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024
25namespace art {
26
Andreas Gampe0b9203e2015-01-22 20:39:27 -080027struct CompilationUnit;
28
Ian Rogerse2143c02014-03-28 08:47:16 -070029class ArmMir2Lir FINAL : public Mir2Lir {
Zheng Xu5667fdb2014-10-23 18:29:55 +080030 protected:
Zheng Xu5667fdb2014-10-23 18:29:55 +080031 // Inherited class for ARM backend.
32 class InToRegStorageArmMapper FINAL : public InToRegStorageMapper {
33 public:
34 InToRegStorageArmMapper()
35 : cur_core_reg_(0), cur_fp_reg_(0), cur_fp_double_reg_(0) {
36 }
37
Serguei Katkov717a3e42014-11-13 17:19:42 +060038 RegStorage GetNextReg(ShortyArg arg) OVERRIDE;
Zheng Xu5667fdb2014-10-23 18:29:55 +080039
Serguei Katkov717a3e42014-11-13 17:19:42 +060040 virtual void Reset() OVERRIDE {
41 cur_core_reg_ = 0;
42 cur_fp_reg_ = 0;
43 cur_fp_double_reg_ = 0;
44 }
Zheng Xu5667fdb2014-10-23 18:29:55 +080045
46 private:
Serguei Katkov717a3e42014-11-13 17:19:42 +060047 size_t cur_core_reg_;
48 size_t cur_fp_reg_;
49 size_t cur_fp_double_reg_;
Zheng Xu5667fdb2014-10-23 18:29:55 +080050 };
51
Serguei Katkov717a3e42014-11-13 17:19:42 +060052 InToRegStorageArmMapper in_to_reg_storage_arm_mapper_;
53 InToRegStorageMapper* GetResetedInToRegStorageMapper() OVERRIDE {
54 in_to_reg_storage_arm_mapper_.Reset();
55 return &in_to_reg_storage_arm_mapper_;
56 }
Zheng Xu5667fdb2014-10-23 18:29:55 +080057
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 public:
59 ArmMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
60
61 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070062 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080063 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070064 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Ningsheng Jian675e09b2014-10-23 13:48:36 +080065 void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
66 int32_t constant) OVERRIDE;
67 void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
68 int64_t constant) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080069 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070070 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010071 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000072 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080073 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010074 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080075 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
76 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko3bf7c602014-05-07 14:55:43 +010077 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000078 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080079 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010080 OpSize size) OVERRIDE;
Vladimir Markobf535be2014-11-19 18:52:35 +000081
82 /// @copydoc Mir2Lir::UnconditionallyMarkGCCard(RegStorage)
83 void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070084
Vladimir Markoe5c76c52015-04-06 12:10:19 +010085 bool CanUseOpPcRelDexCacheArrayLoad() const OVERRIDE;
86 void OpPcRelDexCacheArrayLoad(const DexFile* dex_file, int offset, RegStorage r_dest) OVERRIDE;
87
Brian Carlstrom7940e442013-07-12 13:46:57 -070088 // Required for target - register utilities.
Zheng Xu5667fdb2014-10-23 18:29:55 +080089 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
90 RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) OVERRIDE {
91 if (wide_kind == kWide) {
92 DCHECK((kArg0 <= reg && reg < kArg3) || (kFArg0 <= reg && reg < kFArg15) || (kRet0 == reg));
93 RegStorage ret_reg = RegStorage::MakeRegPair(TargetReg(reg),
94 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
95 if (ret_reg.IsFloat()) {
96 // Regard double as double, be consistent with register allocation.
97 ret_reg = As64BitFloatReg(ret_reg);
98 }
99 return ret_reg;
100 } else {
101 return TargetReg(reg);
102 }
103 }
104
Zheng Xu5667fdb2014-10-23 18:29:55 +0800105 RegLocation GetReturnAlt() OVERRIDE;
106 RegLocation GetReturnWideAlt() OVERRIDE;
107 RegLocation LocCReturn() OVERRIDE;
108 RegLocation LocCReturnRef() OVERRIDE;
109 RegLocation LocCReturnDouble() OVERRIDE;
110 RegLocation LocCReturnFloat() OVERRIDE;
111 RegLocation LocCReturnWide() OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100112 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000114 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700117 void MarkPreservedSingle(int v_reg, RegStorage reg);
118 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700119 void CompilerInitializeRegAlloc();
120
121 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -0700122 void AssembleLIR();
Vladimir Marko306f0172014-01-07 18:21:20 +0000123 uint32_t LinkFixupInsns(LIR* head_lir, LIR* tail_lir, CodeOffset offset);
buzbeeb48819d2013-09-14 16:15:25 -0700124 int AssignInsnOffsets();
125 void AssignOffsets();
Vladimir Marko306f0172014-01-07 18:21:20 +0000126 static uint8_t* EncodeLIRs(uint8_t* write_pos, LIR* lir);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100127 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
128 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
129 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130 const char* GetTargetInstFmt(int opcode);
131 const char* GetTargetInstName(int opcode);
132 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100133 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -0700135 size_t GetInsnSize(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 bool IsUnconditionalBranch(LIR* lir);
137
Vladimir Marko674744e2014-04-24 15:18:26 +0100138 // Get the register class for load/store of a field.
139 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
140
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141 // Required for target - Dalvik-level generators.
Andreas Gampec76c6142014-08-04 16:30:03 -0700142 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700143 RegLocation rl_src2, int flags) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700144 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700145 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
147 RegLocation rl_index, RegLocation rl_dest, int scale);
Ian Rogersa9a82542013-10-04 11:17:26 -0700148 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
149 RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700151 RegLocation rl_src1, RegLocation rl_shift, int flags);
buzbee2700f7e2014-03-07 09:46:20 -0800152 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
153 RegLocation rl_src2);
154 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
155 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
157 RegLocation rl_src2);
158 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100159 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
160 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000161 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100162 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700163 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000164 bool GenInlinedPeek(CallInfo* info, OpSize size);
165 bool GenInlinedPoke(CallInfo* info, OpSize size);
Zheng Xu947717a2014-08-07 14:05:23 +0800166 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800167 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
168 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700170 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
172 void GenExitSequence();
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000173 void GenSpecialExitSequence() OVERRIDE;
174 void GenSpecialEntryForSuspend() OVERRIDE;
175 void GenSpecialExitForSuspend() OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
177 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
178 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampe90969af2014-07-15 23:02:11 -0700179 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
180 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700181 RegisterClass dest_reg_class) OVERRIDE;
Andreas Gampeb14329f2014-05-15 11:16:06 -0700182 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700183 void GenMonitorEnter(int opt_flags, RegLocation rl_src);
184 void GenMonitorExit(int opt_flags, RegLocation rl_src);
185 void GenMoveException(RegLocation rl_dest);
186 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800187 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
189 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
Andreas Gampe48971b32014-08-06 10:09:01 -0700190 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
191 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Ningsheng Jiana262f772014-11-25 16:48:07 +0800192 void GenMaddMsubInt(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
193 RegLocation rl_src3, bool is_sub);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700194
195 // Required for target - single operation generators.
196 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800197 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
198 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700199 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800200 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
201 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700202 LIR* OpIT(ConditionCode cond, const char* guide);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700203 void UpdateIT(LIR* it, const char* new_guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700204 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800205 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
Vladimir Markof6737f72015-03-23 17:05:14 +0000206 void OpPcRelLoad(RegStorage reg, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800207 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700208 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800209 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
210 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
buzbee2700f7e2014-03-07 09:46:20 -0800211 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
212 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
213 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
214 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
215 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
216 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700217 LIR* OpTestSuspend(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800218 LIR* OpVldm(RegStorage r_base, int count);
219 LIR* OpVstm(RegStorage r_base, int count);
buzbee2700f7e2014-03-07 09:46:20 -0800220 void OpRegCopyWide(RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700221
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100222 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800223 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
Ian Rogerse2143c02014-03-28 08:47:16 -0700224 LIR* OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
225 int shift);
226 LIR* OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227 static const ArmEncodingMap EncodingMap[kArmLast];
228 int EncodeShift(int code, int amount);
229 int ModifiedImmediate(uint32_t value);
230 ArmConditionCode ArmConditionEncoding(ConditionCode code);
Vladimir Markoa29f6982014-11-25 16:32:34 +0000231 bool InexpensiveConstantInt(int32_t value) OVERRIDE;
232 bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) OVERRIDE;
233 bool InexpensiveConstantFloat(int32_t value) OVERRIDE;
234 bool InexpensiveConstantLong(int64_t value) OVERRIDE;
235 bool InexpensiveConstantDouble(int64_t value) OVERRIDE;
buzbeeb5860fb2014-06-21 15:31:01 -0700236 RegStorage AllocPreservedDouble(int s_reg);
237 RegStorage AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700239 bool WideGPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700240 return false; // Wide GPRs are formed by pairing.
241 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700242 bool WideFPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700243 return false; // Wide FPRs are formed by pairing.
244 }
245
Vladimir Markof4da6752014-08-01 19:04:18 +0100246 NextCallInsn GetNextSDCallInsn() OVERRIDE;
247
248 /*
249 * @brief Generate a relative call to the method that will be patched at link time.
250 * @param target_method The MethodReference of the method to be invoked.
251 * @param type How the method will be invoked.
252 * @returns Call instruction
253 */
254 LIR* CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
255
256 /*
257 * @brief Generate the actual call insn based on the method info.
258 * @param method_info the lowering info for the method call.
259 * @returns Call instruction
260 */
261 LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) OVERRIDE;
262
Vladimir Markocc234812015-04-07 09:36:09 +0100263 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs) OVERRIDE;
264 void DoPromotion() OVERRIDE;
265
Vladimir Markof4da6752014-08-01 19:04:18 +0100266 /*
267 * @brief Handle ARM specific literals.
268 */
269 void InstallLiteralPools() OVERRIDE;
270
Andreas Gampe98430592014-07-27 19:44:50 -0700271 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
Serban Constantinescu63999682014-07-15 17:44:21 +0100272 size_t GetInstructionOffset(LIR* lir);
Andreas Gampe98430592014-07-27 19:44:50 -0700273
Ningsheng Jiana262f772014-11-25 16:48:07 +0800274 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir) OVERRIDE;
275
Andreas Gamped500b532015-01-16 22:09:55 -0800276 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
277 RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
278
Brian Carlstrom7940e442013-07-12 13:46:57 -0700279 private:
Andreas Gampec76c6142014-08-04 16:30:03 -0700280 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
281 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
282 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700283 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1, int64_t val,
284 ConditionCode ccode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700285 LIR* LoadFPConstantValue(int r_dest, int value);
Vladimir Marko37573972014-06-16 10:32:25 +0100286 LIR* LoadStoreUsingInsnWithOffsetImm8Shl2(ArmOpcode opcode, RegStorage r_base,
287 int displacement, RegStorage r_src_dest,
288 RegStorage r_work = RegStorage::InvalidReg());
buzbeeb48819d2013-09-14 16:15:25 -0700289 void ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
290 void InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
291 void AssignDataOffsets();
buzbee2700f7e2014-03-07 09:46:20 -0800292 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700293 bool is_div, int flags) OVERRIDE;
294 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div) OVERRIDE;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800295 struct EasyMultiplyOp {
Ian Rogerse2143c02014-03-28 08:47:16 -0700296 OpKind op;
297 uint32_t shift;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800298 };
Ian Rogerse2143c02014-03-28 08:47:16 -0700299 bool GetEasyMultiplyOp(int lit, EasyMultiplyOp* op);
300 bool GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops);
301 void GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100302
303 static constexpr ResourceMask GetRegMaskArm(RegStorage reg);
304 static constexpr ResourceMask EncodeArmRegList(int reg_list);
305 static constexpr ResourceMask EncodeArmRegFpcsList(int reg_list);
Vladimir Markof4da6752014-08-01 19:04:18 +0100306
307 ArenaVector<LIR*> call_method_insns_;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800308
Vladimir Markoe5c76c52015-04-06 12:10:19 +0100309 // Instructions needing patching with PC relative code addresses.
310 ArenaVector<LIR*> dex_cache_access_insns_;
311
Vladimir Markocc234812015-04-07 09:36:09 +0100312 // Register with a reference to the dex cache arrays at dex_cache_arrays_min_offset_,
313 // if promoted.
314 RegStorage dex_cache_arrays_base_reg_;
315
Zheng Xu5667fdb2014-10-23 18:29:55 +0800316 /**
317 * @brief Given float register pair, returns Solo64 float register.
318 * @param reg #RegStorage containing a float register pair (e.g. @c s2 and @c s3).
319 * @return A Solo64 float mapping to the register pair (e.g. @c d1).
320 */
321 static RegStorage As64BitFloatReg(RegStorage reg) {
322 DCHECK(reg.IsFloat());
323
324 RegStorage low = reg.GetLow();
325 RegStorage high = reg.GetHigh();
326 DCHECK((low.GetRegNum() % 2 == 0) && (low.GetRegNum() + 1 == high.GetRegNum()));
327
328 return RegStorage::FloatSolo64(low.GetRegNum() / 2);
329 }
330
331 /**
332 * @brief Given Solo64 float register, returns float register pair.
333 * @param reg #RegStorage containing a Solo64 float register (e.g. @c d1).
334 * @return A float register pair mapping to the Solo64 float pair (e.g. @c s2 and s3).
335 */
336 static RegStorage As64BitFloatRegPair(RegStorage reg) {
337 DCHECK(reg.IsDouble() && reg.Is64BitSolo());
338
339 int reg_num = reg.GetRegNum();
340 return RegStorage::MakeRegPair(RegStorage::FloatSolo32(reg_num * 2),
341 RegStorage::FloatSolo32(reg_num * 2 + 1));
342 }
343
Serguei Katkov717a3e42014-11-13 17:19:42 +0600344 int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count) OVERRIDE;
Vladimir Markoe5c76c52015-04-06 12:10:19 +0100345
346 static int ArmNextSDCallInsn(CompilationUnit* cu, CallInfo* info ATTRIBUTE_UNUSED,
347 int state, const MethodReference& target_method,
348 uint32_t unused_idx ATTRIBUTE_UNUSED,
349 uintptr_t direct_code, uintptr_t direct_method,
350 InvokeType type);
Vladimir Markocc234812015-04-07 09:36:09 +0100351
352 void OpPcRelDexCacheArrayAddr(const DexFile* dex_file, int offset, RegStorage r_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700353};
354
355} // namespace art
356
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700357#endif // ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_