blob: 1d8cf9b4cdf5d370c57f88c1fa6bdcf007c5a448 [file] [log] [blame]
Ian Rogers706a10e2012-03-23 17:00:55 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_x86.h"
18
Ian Rogers706a10e2012-03-23 17:00:55 -070019#include <iostream>
20
Elliott Hughes07ed66b2012-12-12 18:34:25 -080021#include "base/logging.h"
Elliott Hughese222ee02012-12-13 14:41:43 -080022#include "base/stringprintf.h"
Elliott Hughes92301d92012-04-10 15:57:52 -070023#include "thread.h"
Elliott Hughes0f3c5532012-03-30 14:51:51 -070024
Ian Rogers706a10e2012-03-23 17:00:55 -070025namespace art {
26namespace x86 {
27
Ian Rogersb23a7722012-10-09 16:54:26 -070028size_t DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin) {
29 return DumpInstruction(os, begin);
30}
31
Ian Rogers706a10e2012-03-23 17:00:55 -070032void DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
33 size_t length = 0;
34 for (const uint8_t* cur = begin; cur < end; cur += length) {
35 length = DumpInstruction(os, cur);
36 }
37}
38
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070039static const char* gReg8Names[] = {
40 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh"
41};
42static const char* gExtReg8Names[] = {
43 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
44 "r8l", "r9l", "r10l", "r11l", "r12l", "r13l", "r14l", "r15l"
45};
46static const char* gReg16Names[] = {
47 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
48 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
49};
50static const char* gReg32Names[] = {
51 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
52 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
53};
Ian Rogers38e12032014-03-14 14:06:14 -070054static const char* gReg64Names[] = {
55 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
56 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
57};
Ian Rogers706a10e2012-03-23 17:00:55 -070058
Mark Mendella33720c2014-06-18 21:02:29 -040059// 64-bit opcode REX modifier.
60constexpr uint8_t REX_W = 0b1000;
61constexpr uint8_t REX_R = 0b0100;
62constexpr uint8_t REX_X = 0b0010;
63constexpr uint8_t REX_B = 0b0001;
64
Ian Rogers38e12032014-03-14 14:06:14 -070065static void DumpReg0(std::ostream& os, uint8_t rex, size_t reg,
Ian Rogers706a10e2012-03-23 17:00:55 -070066 bool byte_operand, uint8_t size_override) {
Ian Rogers38e12032014-03-14 14:06:14 -070067 DCHECK_LT(reg, (rex == 0) ? 8u : 16u);
Mark Mendella33720c2014-06-18 21:02:29 -040068 bool rex_w = (rex & REX_W) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070069 if (byte_operand) {
70 os << ((rex == 0) ? gReg8Names[reg] : gExtReg8Names[reg]);
71 } else if (rex_w) {
72 os << gReg64Names[reg];
73 } else if (size_override == 0x66) {
74 os << gReg16Names[reg];
75 } else {
76 os << gReg32Names[reg];
Ian Rogers706a10e2012-03-23 17:00:55 -070077 }
78}
79
Ian Rogersbf989802012-04-16 16:07:49 -070080enum RegFile { GPR, MMX, SSE };
81
Mark Mendell88649c72014-06-04 21:20:00 -040082static void DumpAnyReg(std::ostream& os, uint8_t rex, size_t reg,
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070083 bool byte_operand, uint8_t size_override, RegFile reg_file) {
84 if (reg_file == GPR) {
85 DumpReg0(os, rex, reg, byte_operand, size_override);
86 } else if (reg_file == SSE) {
87 os << "xmm" << reg;
88 } else {
89 os << "mm" << reg;
90 }
91}
92
Ian Rogers706a10e2012-03-23 17:00:55 -070093static void DumpReg(std::ostream& os, uint8_t rex, uint8_t reg,
Ian Rogersbf989802012-04-16 16:07:49 -070094 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -040095 bool rex_r = (rex & REX_R) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -070096 size_t reg_num = rex_r ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070097 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
98}
99
100static void DumpRmReg(std::ostream& os, uint8_t rex, uint8_t reg,
101 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -0400102 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700103 size_t reg_num = rex_b ? (reg + 8) : reg;
104 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
105}
106
107static void DumpAddrReg(std::ostream& os, uint8_t rex, uint8_t reg) {
108 if (rex != 0) {
109 os << gReg64Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700110 } else {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700111 os << gReg32Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700112 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700113}
114
Ian Rogers7caad772012-03-30 01:07:54 -0700115static void DumpBaseReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400116 bool rex_b = (rex & REX_B) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700117 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700118 DumpAddrReg(os, rex, reg_num);
Ian Rogers706a10e2012-03-23 17:00:55 -0700119}
120
Ian Rogers7caad772012-03-30 01:07:54 -0700121static void DumpIndexReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400122 bool rex_x = (rex & REX_X) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700123 uint8_t reg_num = rex_x ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700124 DumpAddrReg(os, rex, reg_num);
125}
126
127static void DumpOpcodeReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400128 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700129 size_t reg_num = rex_b ? (reg + 8) : reg;
Ian Rogers7caad772012-03-30 01:07:54 -0700130 DumpReg0(os, rex, reg_num, false, 0);
Ian Rogers706a10e2012-03-23 17:00:55 -0700131}
132
Elliott Hughes92301d92012-04-10 15:57:52 -0700133enum SegmentPrefix {
134 kCs = 0x2e,
135 kSs = 0x36,
136 kDs = 0x3e,
137 kEs = 0x26,
138 kFs = 0x64,
139 kGs = 0x65,
140};
141
Ian Rogers706a10e2012-03-23 17:00:55 -0700142static void DumpSegmentOverride(std::ostream& os, uint8_t segment_prefix) {
143 switch (segment_prefix) {
Elliott Hughes92301d92012-04-10 15:57:52 -0700144 case kCs: os << "cs:"; break;
145 case kSs: os << "ss:"; break;
146 case kDs: os << "ds:"; break;
147 case kEs: os << "es:"; break;
148 case kFs: os << "fs:"; break;
149 case kGs: os << "gs:"; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700150 default: break;
151 }
152}
153
154size_t DisassemblerX86::DumpInstruction(std::ostream& os, const uint8_t* instr) {
155 const uint8_t* begin_instr = instr;
156 bool have_prefixes = true;
157 uint8_t prefix[4] = {0, 0, 0, 0};
158 const char** modrm_opcodes = NULL;
159 do {
160 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700161 // Group 1 - lock and repeat prefixes:
Ian Rogers706a10e2012-03-23 17:00:55 -0700162 case 0xF0:
163 case 0xF2:
164 case 0xF3:
165 prefix[0] = *instr;
166 break;
167 // Group 2 - segment override prefixes:
Elliott Hughes92301d92012-04-10 15:57:52 -0700168 case kCs:
169 case kSs:
170 case kDs:
171 case kEs:
172 case kFs:
173 case kGs:
Ian Rogers706a10e2012-03-23 17:00:55 -0700174 prefix[1] = *instr;
175 break;
176 // Group 3 - operand size override:
177 case 0x66:
178 prefix[2] = *instr;
179 break;
180 // Group 4 - address size override:
181 case 0x67:
182 prefix[3] = *instr;
183 break;
184 default:
185 have_prefixes = false;
186 break;
187 }
188 if (have_prefixes) {
189 instr++;
190 }
191 } while (have_prefixes);
Ian Rogers38e12032014-03-14 14:06:14 -0700192 uint8_t rex = (supports_rex_ && (*instr >= 0x40) && (*instr <= 0x4F)) ? *instr : 0;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +0700193 if (rex != 0) {
194 instr++;
195 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700196 bool has_modrm = false;
197 bool reg_is_opcode = false;
198 size_t immediate_bytes = 0;
199 size_t branch_bytes = 0;
200 std::ostringstream opcode;
201 bool store = false; // stores to memory (ie rm is on the left)
202 bool load = false; // loads from memory (ie rm is on the right)
203 bool byte_operand = false;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700204 bool target_specific = false; // register name depends on target (64 vs 32 bits).
Ian Rogers706a10e2012-03-23 17:00:55 -0700205 bool ax = false; // implicit use of ax
jeffhaoe2962482012-06-28 11:29:57 -0700206 bool cx = false; // implicit use of cx
Ian Rogers706a10e2012-03-23 17:00:55 -0700207 bool reg_in_opcode = false; // low 3-bits of opcode encode register parameter
jeffhao703f2cd2012-07-13 17:25:52 -0700208 bool no_ops = false;
Ian Rogersbf989802012-04-16 16:07:49 -0700209 RegFile src_reg_file = GPR;
210 RegFile dst_reg_file = GPR;
Ian Rogers706a10e2012-03-23 17:00:55 -0700211 switch (*instr) {
212#define DISASSEMBLER_ENTRY(opname, \
213 rm8_r8, rm32_r32, \
214 r8_rm8, r32_rm32, \
215 ax8_i8, ax32_i32) \
216 case rm8_r8: opcode << #opname; store = true; has_modrm = true; byte_operand = true; break; \
217 case rm32_r32: opcode << #opname; store = true; has_modrm = true; break; \
218 case r8_rm8: opcode << #opname; load = true; has_modrm = true; byte_operand = true; break; \
219 case r32_rm32: opcode << #opname; load = true; has_modrm = true; break; \
220 case ax8_i8: opcode << #opname; ax = true; immediate_bytes = 1; byte_operand = true; break; \
221 case ax32_i32: opcode << #opname; ax = true; immediate_bytes = 4; break;
222
223DISASSEMBLER_ENTRY(add,
224 0x00 /* RegMem8/Reg8 */, 0x01 /* RegMem32/Reg32 */,
225 0x02 /* Reg8/RegMem8 */, 0x03 /* Reg32/RegMem32 */,
226 0x04 /* Rax8/imm8 opcode */, 0x05 /* Rax32/imm32 */)
227DISASSEMBLER_ENTRY(or,
228 0x08 /* RegMem8/Reg8 */, 0x09 /* RegMem32/Reg32 */,
229 0x0A /* Reg8/RegMem8 */, 0x0B /* Reg32/RegMem32 */,
230 0x0C /* Rax8/imm8 opcode */, 0x0D /* Rax32/imm32 */)
231DISASSEMBLER_ENTRY(adc,
232 0x10 /* RegMem8/Reg8 */, 0x11 /* RegMem32/Reg32 */,
233 0x12 /* Reg8/RegMem8 */, 0x13 /* Reg32/RegMem32 */,
234 0x14 /* Rax8/imm8 opcode */, 0x15 /* Rax32/imm32 */)
235DISASSEMBLER_ENTRY(sbb,
236 0x18 /* RegMem8/Reg8 */, 0x19 /* RegMem32/Reg32 */,
237 0x1A /* Reg8/RegMem8 */, 0x1B /* Reg32/RegMem32 */,
238 0x1C /* Rax8/imm8 opcode */, 0x1D /* Rax32/imm32 */)
239DISASSEMBLER_ENTRY(and,
240 0x20 /* RegMem8/Reg8 */, 0x21 /* RegMem32/Reg32 */,
241 0x22 /* Reg8/RegMem8 */, 0x23 /* Reg32/RegMem32 */,
242 0x24 /* Rax8/imm8 opcode */, 0x25 /* Rax32/imm32 */)
243DISASSEMBLER_ENTRY(sub,
244 0x28 /* RegMem8/Reg8 */, 0x29 /* RegMem32/Reg32 */,
245 0x2A /* Reg8/RegMem8 */, 0x2B /* Reg32/RegMem32 */,
246 0x2C /* Rax8/imm8 opcode */, 0x2D /* Rax32/imm32 */)
247DISASSEMBLER_ENTRY(xor,
248 0x30 /* RegMem8/Reg8 */, 0x31 /* RegMem32/Reg32 */,
249 0x32 /* Reg8/RegMem8 */, 0x33 /* Reg32/RegMem32 */,
250 0x34 /* Rax8/imm8 opcode */, 0x35 /* Rax32/imm32 */)
251DISASSEMBLER_ENTRY(cmp,
252 0x38 /* RegMem8/Reg8 */, 0x39 /* RegMem32/Reg32 */,
253 0x3A /* Reg8/RegMem8 */, 0x3B /* Reg32/RegMem32 */,
254 0x3C /* Rax8/imm8 opcode */, 0x3D /* Rax32/imm32 */)
255
256#undef DISASSEMBLER_ENTRY
257 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
258 opcode << "push";
259 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700260 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700261 break;
262 case 0x58: case 0x59: case 0x5A: case 0x5B: case 0x5C: case 0x5D: case 0x5E: case 0x5F:
263 opcode << "pop";
264 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700265 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700266 break;
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400267 case 0x63:
268 if (rex == 0x48) {
269 opcode << "movsxd";
270 has_modrm = true;
271 load = true;
272 } else {
273 // In 32-bit mode (!supports_rex_) this is ARPL, with no REX prefix the functionality is the
274 // same as 'mov' but the use of the instruction is discouraged.
275 opcode << StringPrintf("unknown opcode '%02X'", *instr);
276 }
277 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700278 case 0x68: opcode << "push"; immediate_bytes = 4; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800279 case 0x69: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700280 case 0x6A: opcode << "push"; immediate_bytes = 1; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800281 case 0x6B: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 1; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700282 case 0x70: case 0x71: case 0x72: case 0x73: case 0x74: case 0x75: case 0x76: case 0x77:
283 case 0x78: case 0x79: case 0x7A: case 0x7B: case 0x7C: case 0x7D: case 0x7E: case 0x7F:
284 static const char* condition_codes[] =
Elliott Hughesb25c3f62012-03-26 16:35:06 -0700285 {"o", "no", "b/nae/c", "nb/ae/nc", "z/eq", "nz/ne", "be/na", "nbe/a",
286 "s", "ns", "p/pe", "np/po", "l/nge", "nl/ge", "le/ng", "nle/g"
Ian Rogers706a10e2012-03-23 17:00:55 -0700287 };
288 opcode << "j" << condition_codes[*instr & 0xF];
289 branch_bytes = 1;
290 break;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800291 case 0x86: case 0x87:
292 opcode << "xchg";
293 store = true;
294 has_modrm = true;
295 byte_operand = (*instr == 0x86);
296 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700297 case 0x88: opcode << "mov"; store = true; has_modrm = true; byte_operand = true; break;
298 case 0x89: opcode << "mov"; store = true; has_modrm = true; break;
299 case 0x8A: opcode << "mov"; load = true; has_modrm = true; byte_operand = true; break;
300 case 0x8B: opcode << "mov"; load = true; has_modrm = true; break;
301
302 case 0x0F: // 2 byte extended opcode
303 instr++;
304 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700305 case 0x10: case 0x11:
306 if (prefix[0] == 0xF2) {
307 opcode << "movsd";
jeffhaofdffdf82012-07-11 16:08:43 -0700308 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700309 } else if (prefix[0] == 0xF3) {
310 opcode << "movss";
jeffhaofdffdf82012-07-11 16:08:43 -0700311 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700312 } else if (prefix[2] == 0x66) {
313 opcode << "movupd";
jeffhaofdffdf82012-07-11 16:08:43 -0700314 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700315 } else {
316 opcode << "movups";
317 }
318 has_modrm = true;
Ian Rogersbf989802012-04-16 16:07:49 -0700319 src_reg_file = dst_reg_file = SSE;
Ian Rogers7caad772012-03-30 01:07:54 -0700320 load = *instr == 0x10;
321 store = !load;
322 break;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800323 case 0x12: case 0x13:
324 if (prefix[2] == 0x66) {
325 opcode << "movlpd";
326 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
327 } else if (prefix[0] == 0) {
328 opcode << "movlps";
329 }
330 has_modrm = true;
331 src_reg_file = dst_reg_file = SSE;
332 load = *instr == 0x12;
333 store = !load;
334 break;
335 case 0x16: case 0x17:
336 if (prefix[2] == 0x66) {
337 opcode << "movhpd";
338 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
339 } else if (prefix[0] == 0) {
340 opcode << "movhps";
341 }
342 has_modrm = true;
343 src_reg_file = dst_reg_file = SSE;
344 load = *instr == 0x16;
345 store = !load;
346 break;
347 case 0x28: case 0x29:
348 if (prefix[2] == 0x66) {
349 opcode << "movapd";
350 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
351 } else if (prefix[0] == 0) {
352 opcode << "movaps";
353 }
354 has_modrm = true;
355 src_reg_file = dst_reg_file = SSE;
356 load = *instr == 0x28;
357 store = !load;
358 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700359 case 0x2A:
360 if (prefix[2] == 0x66) {
361 opcode << "cvtpi2pd";
362 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
363 } else if (prefix[0] == 0xF2) {
364 opcode << "cvtsi2sd";
365 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
366 } else if (prefix[0] == 0xF3) {
367 opcode << "cvtsi2ss";
368 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
369 } else {
370 opcode << "cvtpi2ps";
371 }
372 load = true;
373 has_modrm = true;
374 dst_reg_file = SSE;
375 break;
376 case 0x2C:
377 if (prefix[2] == 0x66) {
378 opcode << "cvttpd2pi";
379 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
380 } else if (prefix[0] == 0xF2) {
381 opcode << "cvttsd2si";
382 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
383 } else if (prefix[0] == 0xF3) {
384 opcode << "cvttss2si";
385 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
386 } else {
387 opcode << "cvttps2pi";
388 }
389 load = true;
390 has_modrm = true;
391 src_reg_file = SSE;
392 break;
393 case 0x2D:
394 if (prefix[2] == 0x66) {
395 opcode << "cvtpd2pi";
396 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
397 } else if (prefix[0] == 0xF2) {
398 opcode << "cvtsd2si";
399 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
400 } else if (prefix[0] == 0xF3) {
401 opcode << "cvtss2si";
402 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
403 } else {
404 opcode << "cvtps2pi";
405 }
406 load = true;
407 has_modrm = true;
408 src_reg_file = SSE;
409 break;
410 case 0x2E:
411 opcode << "u";
412 // FALLTHROUGH
413 case 0x2F:
414 if (prefix[2] == 0x66) {
415 opcode << "comisd";
416 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
417 } else {
418 opcode << "comiss";
419 }
420 has_modrm = true;
421 load = true;
422 src_reg_file = dst_reg_file = SSE;
423 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700424 case 0x38: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400425 instr++;
426 if (prefix[2] == 0x66) {
427 switch (*instr) {
428 case 0x40:
429 opcode << "pmulld";
430 prefix[2] = 0;
431 has_modrm = true;
432 load = true;
433 src_reg_file = dst_reg_file = SSE;
434 break;
435 default:
436 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
437 }
438 } else {
439 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
440 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700441 break;
442 case 0x3A: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400443 instr++;
444 if (prefix[2] == 0x66) {
445 switch (*instr) {
446 case 0x14:
447 opcode << "pextrb";
448 prefix[2] = 0;
449 has_modrm = true;
450 store = true;
451 dst_reg_file = SSE;
452 immediate_bytes = 1;
453 break;
454 case 0x16:
455 opcode << "pextrd";
456 prefix[2] = 0;
457 has_modrm = true;
458 store = true;
459 dst_reg_file = SSE;
460 immediate_bytes = 1;
461 break;
462 default:
463 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
464 }
465 } else {
466 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
467 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700468 break;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800469 case 0x40: case 0x41: case 0x42: case 0x43: case 0x44: case 0x45: case 0x46: case 0x47:
470 case 0x48: case 0x49: case 0x4A: case 0x4B: case 0x4C: case 0x4D: case 0x4E: case 0x4F:
471 opcode << "cmov" << condition_codes[*instr & 0xF];
472 has_modrm = true;
473 load = true;
474 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700475 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
476 case 0x58: case 0x59: case 0x5C: case 0x5D: case 0x5E: case 0x5F: {
477 switch (*instr) {
478 case 0x50: opcode << "movmsk"; break;
479 case 0x51: opcode << "sqrt"; break;
480 case 0x52: opcode << "rsqrt"; break;
481 case 0x53: opcode << "rcp"; break;
482 case 0x54: opcode << "and"; break;
483 case 0x55: opcode << "andn"; break;
484 case 0x56: opcode << "or"; break;
485 case 0x57: opcode << "xor"; break;
486 case 0x58: opcode << "add"; break;
487 case 0x59: opcode << "mul"; break;
488 case 0x5C: opcode << "sub"; break;
489 case 0x5D: opcode << "min"; break;
490 case 0x5E: opcode << "div"; break;
491 case 0x5F: opcode << "max"; break;
492 default: LOG(FATAL) << "Unreachable";
493 }
494 if (prefix[2] == 0x66) {
495 opcode << "pd";
jeffhaofdffdf82012-07-11 16:08:43 -0700496 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700497 } else if (prefix[0] == 0xF2) {
498 opcode << "sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700499 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700500 } else if (prefix[0] == 0xF3) {
501 opcode << "ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700502 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700503 } else {
504 opcode << "ps";
505 }
506 load = true;
507 has_modrm = true;
508 src_reg_file = dst_reg_file = SSE;
509 break;
510 }
511 case 0x5A:
512 if (prefix[2] == 0x66) {
513 opcode << "cvtpd2ps";
jeffhaofdffdf82012-07-11 16:08:43 -0700514 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700515 } else if (prefix[0] == 0xF2) {
516 opcode << "cvtsd2ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700517 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700518 } else if (prefix[0] == 0xF3) {
519 opcode << "cvtss2sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700520 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700521 } else {
522 opcode << "cvtps2pd";
523 }
524 load = true;
525 has_modrm = true;
526 src_reg_file = dst_reg_file = SSE;
527 break;
528 case 0x5B:
529 if (prefix[2] == 0x66) {
530 opcode << "cvtps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700531 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700532 } else if (prefix[0] == 0xF2) {
533 opcode << "bad opcode F2 0F 5B";
534 } else if (prefix[0] == 0xF3) {
535 opcode << "cvttps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700536 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700537 } else {
538 opcode << "cvtdq2ps";
539 }
540 load = true;
541 has_modrm = true;
542 src_reg_file = dst_reg_file = SSE;
543 break;
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800544 case 0x62:
545 if (prefix[2] == 0x66) {
546 src_reg_file = dst_reg_file = SSE;
547 prefix[2] = 0; // Clear prefix now. It has served its purpose as part of the opcode.
548 } else {
549 src_reg_file = dst_reg_file = MMX;
550 }
551 opcode << "punpckldq";
552 load = true;
553 has_modrm = true;
554 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700555 case 0x6E:
556 if (prefix[2] == 0x66) {
557 dst_reg_file = SSE;
jeffhaofdffdf82012-07-11 16:08:43 -0700558 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700559 } else {
560 dst_reg_file = MMX;
Ian Rogersbf989802012-04-16 16:07:49 -0700561 }
jeffhaofdffdf82012-07-11 16:08:43 -0700562 opcode << "movd";
Ian Rogersbf989802012-04-16 16:07:49 -0700563 load = true;
564 has_modrm = true;
565 break;
566 case 0x6F:
567 if (prefix[2] == 0x66) {
Mark Mendellfe945782014-05-22 09:52:36 -0400568 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700569 opcode << "movdqa";
jeffhaofdffdf82012-07-11 16:08:43 -0700570 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700571 } else if (prefix[0] == 0xF3) {
Mark Mendellfe945782014-05-22 09:52:36 -0400572 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700573 opcode << "movdqu";
jeffhaofdffdf82012-07-11 16:08:43 -0700574 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700575 } else {
576 dst_reg_file = MMX;
577 opcode << "movq";
578 }
579 load = true;
580 has_modrm = true;
581 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400582 case 0x70:
583 if (prefix[2] == 0x66) {
584 opcode << "pshufd";
585 prefix[2] = 0;
586 has_modrm = true;
587 store = true;
588 src_reg_file = dst_reg_file = SSE;
589 immediate_bytes = 1;
590 } else if (prefix[0] == 0xF2) {
591 opcode << "pshuflw";
592 prefix[0] = 0;
593 has_modrm = true;
594 store = true;
595 src_reg_file = dst_reg_file = SSE;
596 immediate_bytes = 1;
597 } else {
598 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
599 }
600 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700601 case 0x71:
602 if (prefix[2] == 0x66) {
603 dst_reg_file = SSE;
604 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
605 } else {
606 dst_reg_file = MMX;
607 }
608 static const char* x71_opcodes[] = {"unknown-71", "unknown-71", "psrlw", "unknown-71", "psraw", "unknown-71", "psllw", "unknown-71"};
609 modrm_opcodes = x71_opcodes;
610 reg_is_opcode = true;
611 has_modrm = true;
612 store = true;
613 immediate_bytes = 1;
614 break;
615 case 0x72:
616 if (prefix[2] == 0x66) {
617 dst_reg_file = SSE;
618 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
619 } else {
620 dst_reg_file = MMX;
621 }
622 static const char* x72_opcodes[] = {"unknown-72", "unknown-72", "psrld", "unknown-72", "psrad", "unknown-72", "pslld", "unknown-72"};
623 modrm_opcodes = x72_opcodes;
624 reg_is_opcode = true;
625 has_modrm = true;
626 store = true;
627 immediate_bytes = 1;
628 break;
629 case 0x73:
630 if (prefix[2] == 0x66) {
631 dst_reg_file = SSE;
632 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
633 } else {
634 dst_reg_file = MMX;
635 }
636 static const char* x73_opcodes[] = {"unknown-73", "unknown-73", "psrlq", "unknown-73", "unknown-73", "unknown-73", "psllq", "unknown-73"};
637 modrm_opcodes = x73_opcodes;
638 reg_is_opcode = true;
639 has_modrm = true;
640 store = true;
641 immediate_bytes = 1;
642 break;
643 case 0x7E:
644 if (prefix[2] == 0x66) {
645 src_reg_file = SSE;
646 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
647 } else {
648 src_reg_file = MMX;
649 }
650 opcode << "movd";
651 has_modrm = true;
652 store = true;
653 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700654 case 0x80: case 0x81: case 0x82: case 0x83: case 0x84: case 0x85: case 0x86: case 0x87:
655 case 0x88: case 0x89: case 0x8A: case 0x8B: case 0x8C: case 0x8D: case 0x8E: case 0x8F:
656 opcode << "j" << condition_codes[*instr & 0xF];
657 branch_bytes = 4;
658 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700659 case 0x90: case 0x91: case 0x92: case 0x93: case 0x94: case 0x95: case 0x96: case 0x97:
660 case 0x98: case 0x99: case 0x9A: case 0x9B: case 0x9C: case 0x9D: case 0x9E: case 0x9F:
661 opcode << "set" << condition_codes[*instr & 0xF];
662 modrm_opcodes = NULL;
663 reg_is_opcode = true;
664 has_modrm = true;
665 store = true;
666 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -0800667 case 0xA4:
668 opcode << "shld";
669 has_modrm = true;
670 load = true;
671 immediate_bytes = 1;
672 break;
673 case 0xAC:
674 opcode << "shrd";
675 has_modrm = true;
676 load = true;
677 immediate_bytes = 1;
678 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700679 case 0xAE:
680 if (prefix[0] == 0xF3) {
Ian Rogers5e588b32013-02-21 15:05:09 -0800681 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
jeffhao703f2cd2012-07-13 17:25:52 -0700682 static const char* xAE_opcodes[] = {"rdfsbase", "rdgsbase", "wrfsbase", "wrgsbase", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE"};
683 modrm_opcodes = xAE_opcodes;
684 reg_is_opcode = true;
685 has_modrm = true;
686 uint8_t reg_or_opcode = (instr[1] >> 3) & 7;
687 switch (reg_or_opcode) {
688 case 0:
689 prefix[1] = kFs;
690 load = true;
691 break;
692 case 1:
693 prefix[1] = kGs;
694 load = true;
695 break;
696 case 2:
697 prefix[1] = kFs;
698 store = true;
699 break;
700 case 3:
701 prefix[1] = kGs;
702 store = true;
703 break;
704 default:
705 load = true;
706 break;
707 }
708 } else {
709 static const char* xAE_opcodes[] = {"unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "lfence", "mfence", "sfence"};
710 modrm_opcodes = xAE_opcodes;
711 reg_is_opcode = true;
712 has_modrm = true;
713 load = true;
714 no_ops = true;
715 }
716 break;
Mark Mendellf723f0c2013-12-11 17:50:58 -0800717 case 0xAF: opcode << "imul"; has_modrm = true; load = true; break;
jeffhao83025762012-08-02 11:08:56 -0700718 case 0xB1: opcode << "cmpxchg"; has_modrm = true; store = true; break;
Ian Rogers7caad772012-03-30 01:07:54 -0700719 case 0xB6: opcode << "movzxb"; has_modrm = true; load = true; break;
720 case 0xB7: opcode << "movzxw"; has_modrm = true; load = true; break;
jeffhao854029c2012-07-23 17:31:30 -0700721 case 0xBE: opcode << "movsxb"; has_modrm = true; load = true; break;
722 case 0xBF: opcode << "movsxw"; has_modrm = true; load = true; break;
Mark Mendellfe945782014-05-22 09:52:36 -0400723 case 0xC5:
724 if (prefix[2] == 0x66) {
725 opcode << "pextrw";
726 prefix[2] = 0;
727 has_modrm = true;
728 store = true;
729 src_reg_file = dst_reg_file = SSE;
730 immediate_bytes = 1;
731 } else {
732 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
733 }
734 break;
Vladimir Marko70b797d2013-12-03 15:25:24 +0000735 case 0xC7:
736 static const char* x0FxC7_opcodes[] = { "unknown-0f-c7", "cmpxchg8b", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7" };
737 modrm_opcodes = x0FxC7_opcodes;
738 has_modrm = true;
739 reg_is_opcode = true;
740 store = true;
741 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100742 case 0xC8: case 0xC9: case 0xCA: case 0xCB: case 0xCC: case 0xCD: case 0xCE: case 0xCF:
743 opcode << "bswap";
744 reg_in_opcode = true;
745 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400746 case 0xDB:
747 if (prefix[2] == 0x66) {
748 src_reg_file = dst_reg_file = SSE;
749 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
750 } else {
751 src_reg_file = dst_reg_file = MMX;
752 }
753 opcode << "pand";
754 prefix[2] = 0;
755 has_modrm = true;
756 load = true;
757 break;
758 case 0xD5:
759 if (prefix[2] == 0x66) {
760 opcode << "pmullw";
761 prefix[2] = 0;
762 has_modrm = true;
763 load = true;
764 src_reg_file = dst_reg_file = SSE;
765 } else {
766 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
767 }
768 break;
769 case 0xEB:
770 if (prefix[2] == 0x66) {
771 src_reg_file = dst_reg_file = SSE;
772 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
773 } else {
774 src_reg_file = dst_reg_file = MMX;
775 }
776 opcode << "por";
777 prefix[2] = 0;
778 has_modrm = true;
779 load = true;
780 break;
781 case 0xEF:
782 if (prefix[2] == 0x66) {
783 src_reg_file = dst_reg_file = SSE;
784 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
785 } else {
786 src_reg_file = dst_reg_file = MMX;
787 }
788 opcode << "pxor";
789 prefix[2] = 0;
790 has_modrm = true;
791 load = true;
792 break;
793 case 0xF8:
794 if (prefix[2] == 0x66) {
795 src_reg_file = dst_reg_file = SSE;
796 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
797 } else {
798 src_reg_file = dst_reg_file = MMX;
799 }
800 opcode << "psubb";
801 prefix[2] = 0;
802 has_modrm = true;
803 load = true;
804 break;
805 case 0xF9:
806 if (prefix[2] == 0x66) {
807 src_reg_file = dst_reg_file = SSE;
808 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
809 } else {
810 src_reg_file = dst_reg_file = MMX;
811 }
812 opcode << "psubw";
813 prefix[2] = 0;
814 has_modrm = true;
815 load = true;
816 break;
817 case 0xFA:
818 if (prefix[2] == 0x66) {
819 src_reg_file = dst_reg_file = SSE;
820 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
821 } else {
822 src_reg_file = dst_reg_file = MMX;
823 }
824 opcode << "psubd";
825 prefix[2] = 0;
826 has_modrm = true;
827 load = true;
828 break;
829 case 0xFC:
830 if (prefix[2] == 0x66) {
831 src_reg_file = dst_reg_file = SSE;
832 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
833 } else {
834 src_reg_file = dst_reg_file = MMX;
835 }
836 opcode << "paddb";
837 prefix[2] = 0;
838 has_modrm = true;
839 load = true;
840 break;
841 case 0xFD:
842 if (prefix[2] == 0x66) {
843 src_reg_file = dst_reg_file = SSE;
844 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
845 } else {
846 src_reg_file = dst_reg_file = MMX;
847 }
848 opcode << "paddw";
849 prefix[2] = 0;
850 has_modrm = true;
851 load = true;
852 break;
853 case 0xFE:
854 if (prefix[2] == 0x66) {
855 src_reg_file = dst_reg_file = SSE;
856 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
857 } else {
858 src_reg_file = dst_reg_file = MMX;
859 }
860 opcode << "paddd";
861 prefix[2] = 0;
862 has_modrm = true;
863 load = true;
864 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700865 default:
866 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
867 break;
868 }
869 break;
870 case 0x80: case 0x81: case 0x82: case 0x83:
871 static const char* x80_opcodes[] = {"add", "or", "adc", "sbb", "and", "sub", "xor", "cmp"};
872 modrm_opcodes = x80_opcodes;
873 has_modrm = true;
874 reg_is_opcode = true;
875 store = true;
876 byte_operand = (*instr & 1) == 0;
877 immediate_bytes = *instr == 0x81 ? 4 : 1;
878 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700879 case 0x84: case 0x85:
880 opcode << "test";
881 has_modrm = true;
882 load = true;
883 byte_operand = (*instr & 1) == 0;
884 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700885 case 0x8D:
886 opcode << "lea";
887 has_modrm = true;
888 load = true;
889 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700890 case 0x8F:
891 opcode << "pop";
892 has_modrm = true;
893 reg_is_opcode = true;
894 store = true;
895 break;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800896 case 0x99:
897 opcode << "cdq";
898 break;
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700899 case 0x9B:
900 if (instr[1] == 0xDF && instr[2] == 0xE0) {
901 opcode << "fstsw\tax";
902 instr += 2;
903 } else {
904 opcode << StringPrintf("unknown opcode '%02X'", *instr);
905 }
906 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -0800907 case 0xAF:
908 opcode << (prefix[2] == 0x66 ? "scasw" : "scasl");
909 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700910 case 0xB0: case 0xB1: case 0xB2: case 0xB3: case 0xB4: case 0xB5: case 0xB6: case 0xB7:
911 opcode << "mov";
912 immediate_bytes = 1;
Mark Mendella33720c2014-06-18 21:02:29 -0400913 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700914 reg_in_opcode = true;
915 break;
916 case 0xB8: case 0xB9: case 0xBA: case 0xBB: case 0xBC: case 0xBD: case 0xBE: case 0xBF:
917 opcode << "mov";
918 immediate_bytes = 4;
919 reg_in_opcode = true;
920 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700921 case 0xC0: case 0xC1:
jeffhaoe2962482012-06-28 11:29:57 -0700922 case 0xD0: case 0xD1: case 0xD2: case 0xD3:
Ian Rogers7caad772012-03-30 01:07:54 -0700923 static const char* shift_opcodes[] =
924 {"rol", "ror", "rcl", "rcr", "shl", "shr", "unknown-shift", "sar"};
925 modrm_opcodes = shift_opcodes;
926 has_modrm = true;
927 reg_is_opcode = true;
928 store = true;
Elliott Hughes16b5c292012-04-16 20:37:16 -0700929 immediate_bytes = ((*instr & 0xf0) == 0xc0) ? 1 : 0;
jeffhaoe2962482012-06-28 11:29:57 -0700930 cx = (*instr == 0xD2) || (*instr == 0xD3);
931 byte_operand = (*instr == 0xC0);
Ian Rogers7caad772012-03-30 01:07:54 -0700932 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700933 case 0xC3: opcode << "ret"; break;
Mark Mendella33720c2014-06-18 21:02:29 -0400934 case 0xC6:
935 static const char* c6_opcodes[] = {"mov", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6"};
936 modrm_opcodes = c6_opcodes;
937 store = true;
938 immediate_bytes = 1;
939 has_modrm = true;
940 reg_is_opcode = true;
941 byte_operand = true;
942 break;
Elliott Hughes0589ca92012-04-09 18:26:20 -0700943 case 0xC7:
944 static const char* c7_opcodes[] = {"mov", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7"};
945 modrm_opcodes = c7_opcodes;
946 store = true;
947 immediate_bytes = 4;
948 has_modrm = true;
949 reg_is_opcode = true;
950 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700951 case 0xCC: opcode << "int 3"; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800952 case 0xD9:
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700953 if (instr[1] == 0xF8) {
954 opcode << "fprem";
955 instr++;
956 } else {
957 static const char* d9_opcodes[] = {"flds", "unknown-d9", "fsts", "fstps", "fldenv", "fldcw",
958 "fnstenv", "fnstcw"};
959 modrm_opcodes = d9_opcodes;
960 store = true;
961 has_modrm = true;
962 reg_is_opcode = true;
963 }
964 break;
965 case 0xDA:
966 if (instr[1] == 0xE9) {
967 opcode << "fucompp";
968 instr++;
969 } else {
970 opcode << StringPrintf("unknown opcode '%02X'", *instr);
971 }
Mark Mendelld19b55a2013-12-12 09:55:34 -0800972 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800973 case 0xDB:
974 static const char* db_opcodes[] = {"fildl", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db"};
975 modrm_opcodes = db_opcodes;
976 load = true;
977 has_modrm = true;
978 reg_is_opcode = true;
979 break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800980 case 0xDD:
981 static const char* dd_opcodes[] = {"fldl", "fisttp", "fstl", "fstpl", "frstor", "unknown-dd", "fnsave", "fnstsw"};
982 modrm_opcodes = dd_opcodes;
983 store = true;
984 has_modrm = true;
985 reg_is_opcode = true;
986 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800987 case 0xDF:
988 static const char* df_opcodes[] = {"fild", "unknown-df", "unknown-df", "unknown-df", "unknown-df", "fildll", "unknown-df", "unknown-df"};
989 modrm_opcodes = df_opcodes;
990 load = true;
991 has_modrm = true;
992 reg_is_opcode = true;
993 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -0800994 case 0xE3: opcode << "jecxz"; branch_bytes = 1; break;
Ian Rogers7caad772012-03-30 01:07:54 -0700995 case 0xE8: opcode << "call"; branch_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700996 case 0xE9: opcode << "jmp"; branch_bytes = 4; break;
997 case 0xEB: opcode << "jmp"; branch_bytes = 1; break;
jeffhao77ae36b2012-08-07 14:18:16 -0700998 case 0xF5: opcode << "cmc"; break;
jeffhao174651d2012-04-19 15:27:22 -0700999 case 0xF6: case 0xF7:
1000 static const char* f7_opcodes[] = {"test", "unknown-f7", "not", "neg", "mul edx:eax, eax *", "imul edx:eax, eax *", "div edx:eax, edx:eax /", "idiv edx:eax, edx:eax /"};
1001 modrm_opcodes = f7_opcodes;
1002 has_modrm = true;
1003 reg_is_opcode = true;
1004 store = true;
1005 immediate_bytes = ((instr[1] & 0x38) == 0) ? 1 : 0;
1006 break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001007 case 0xFF:
1008 static const char* ff_opcodes[] = {"inc", "dec", "call", "call", "jmp", "jmp", "push", "unknown-ff"};
1009 modrm_opcodes = ff_opcodes;
1010 has_modrm = true;
1011 reg_is_opcode = true;
1012 load = true;
1013 break;
1014 default:
1015 opcode << StringPrintf("unknown opcode '%02X'", *instr);
1016 break;
1017 }
1018 std::ostringstream args;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001019 // We force the REX prefix to be available for 64-bit target
1020 // in order to dump addr (base/index) registers correctly.
1021 uint8_t rex64 = supports_rex_ ? (rex | 0x40) : rex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001022 if (reg_in_opcode) {
1023 DCHECK(!has_modrm);
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001024 // REX.W should be forced for 64-target and target-specific instructions (i.e., push or pop).
1025 uint8_t rex_w = (supports_rex_ && target_specific) ? (rex | 0x48) : rex;
1026 DumpOpcodeReg(args, rex_w, *instr & 0x7);
Ian Rogers706a10e2012-03-23 17:00:55 -07001027 }
1028 instr++;
Elliott Hughes92301d92012-04-10 15:57:52 -07001029 uint32_t address_bits = 0;
Ian Rogers706a10e2012-03-23 17:00:55 -07001030 if (has_modrm) {
1031 uint8_t modrm = *instr;
1032 instr++;
1033 uint8_t mod = modrm >> 6;
1034 uint8_t reg_or_opcode = (modrm >> 3) & 7;
1035 uint8_t rm = modrm & 7;
1036 std::ostringstream address;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001037 if (mod == 0 && rm == 5) {
1038 if (!supports_rex_) { // Absolute address.
1039 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1040 address << StringPrintf("[0x%x]", address_bits);
1041 } else { // 64-bit RIP relative addressing.
1042 address << StringPrintf("[RIP + 0x%x]", *reinterpret_cast<const uint32_t*>(instr));
1043 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001044 instr += 4;
1045 } else if (rm == 4 && mod != 3) { // SIB
1046 uint8_t sib = *instr;
1047 instr++;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001048 uint8_t scale = (sib >> 6) & 3;
Ian Rogers706a10e2012-03-23 17:00:55 -07001049 uint8_t index = (sib >> 3) & 7;
1050 uint8_t base = sib & 7;
1051 address << "[";
1052 if (base != 5 || mod != 0) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001053 DumpBaseReg(address, rex64, base);
Ian Rogers706a10e2012-03-23 17:00:55 -07001054 if (index != 4) {
1055 address << " + ";
1056 }
1057 }
1058 if (index != 4) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001059 DumpIndexReg(address, rex64, index);
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001060 if (scale != 0) {
1061 address << StringPrintf(" * %d", 1 << scale);
Ian Rogers706a10e2012-03-23 17:00:55 -07001062 }
1063 }
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001064 if (mod == 0) {
1065 if (base == 5) {
1066 if (index != 4) {
1067 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1068 } else {
1069 // 64-bit low 32-bit absolute address, redundant absolute address encoding on 32-bit.
1070 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1071 address << StringPrintf("%d", address_bits);
1072 }
1073 instr += 4;
1074 }
1075 } else if (mod == 1) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001076 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1077 instr++;
1078 } else if (mod == 2) {
1079 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1080 instr += 4;
1081 }
1082 address << "]";
1083 } else {
Ian Rogersbf989802012-04-16 16:07:49 -07001084 if (mod == 3) {
jeffhao703f2cd2012-07-13 17:25:52 -07001085 if (!no_ops) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001086 DumpRmReg(address, rex, rm, byte_operand, prefix[2], load ? src_reg_file : dst_reg_file);
jeffhao703f2cd2012-07-13 17:25:52 -07001087 }
Ian Rogersbf989802012-04-16 16:07:49 -07001088 } else {
Ian Rogers706a10e2012-03-23 17:00:55 -07001089 address << "[";
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001090 DumpBaseReg(address, rex64, rm);
Ian Rogersbf989802012-04-16 16:07:49 -07001091 if (mod == 1) {
1092 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1093 instr++;
1094 } else if (mod == 2) {
1095 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1096 instr += 4;
1097 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001098 address << "]";
1099 }
1100 }
1101
Ian Rogers7caad772012-03-30 01:07:54 -07001102 if (reg_is_opcode && modrm_opcodes != NULL) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001103 opcode << modrm_opcodes[reg_or_opcode];
1104 }
Mark Mendella33720c2014-06-18 21:02:29 -04001105
1106 // Add opcode suffixes to indicate size.
1107 if (byte_operand) {
1108 opcode << 'b';
1109 } else if ((rex & REX_W) != 0) {
1110 opcode << 'q';
1111 } else if (prefix[2] == 0x66) {
1112 opcode << 'w';
1113 }
1114
Ian Rogers706a10e2012-03-23 17:00:55 -07001115 if (load) {
1116 if (!reg_is_opcode) {
Ian Rogersbf989802012-04-16 16:07:49 -07001117 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], dst_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001118 args << ", ";
1119 }
1120 DumpSegmentOverride(args, prefix[1]);
1121 args << address.str();
1122 } else {
1123 DCHECK(store);
1124 DumpSegmentOverride(args, prefix[1]);
1125 args << address.str();
1126 if (!reg_is_opcode) {
1127 args << ", ";
Ian Rogersbf989802012-04-16 16:07:49 -07001128 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], src_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001129 }
1130 }
1131 }
1132 if (ax) {
jeffhaofdffdf82012-07-11 16:08:43 -07001133 // If this opcode implicitly uses ax, ax is always the first arg.
Ian Rogersbf989802012-04-16 16:07:49 -07001134 DumpReg(args, rex, 0 /* EAX */, byte_operand, prefix[2], GPR);
Ian Rogers706a10e2012-03-23 17:00:55 -07001135 }
jeffhaoe2962482012-06-28 11:29:57 -07001136 if (cx) {
1137 args << ", ";
1138 DumpReg(args, rex, 1 /* ECX */, true, prefix[2], GPR);
1139 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001140 if (immediate_bytes > 0) {
jeffhaoe2962482012-06-28 11:29:57 -07001141 if (has_modrm || reg_in_opcode || ax || cx) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001142 args << ", ";
1143 }
1144 if (immediate_bytes == 1) {
1145 args << StringPrintf("%d", *reinterpret_cast<const int8_t*>(instr));
1146 instr++;
1147 } else {
1148 CHECK_EQ(immediate_bytes, 4u);
Mark Mendell67d18be2014-05-30 15:05:09 -04001149 if (prefix[2] == 0x66) { // Operand size override from 32-bit to 16-bit.
1150 args << StringPrintf("%d", *reinterpret_cast<const int16_t*>(instr));
1151 instr += 2;
1152 } else {
1153 args << StringPrintf("%d", *reinterpret_cast<const int32_t*>(instr));
1154 instr += 4;
1155 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001156 }
1157 } else if (branch_bytes > 0) {
1158 DCHECK(!has_modrm);
1159 int32_t displacement;
1160 if (branch_bytes == 1) {
1161 displacement = *reinterpret_cast<const int8_t*>(instr);
1162 instr++;
1163 } else {
1164 CHECK_EQ(branch_bytes, 4u);
1165 displacement = *reinterpret_cast<const int32_t*>(instr);
1166 instr += 4;
1167 }
Elliott Hughes14178a92012-04-16 17:24:51 -07001168 args << StringPrintf("%+d (%p)", displacement, instr + displacement);
Ian Rogers706a10e2012-03-23 17:00:55 -07001169 }
Ian Rogersdd7624d2014-03-14 17:43:00 -07001170 if (prefix[1] == kFs && !supports_rex_) {
Elliott Hughes92301d92012-04-10 15:57:52 -07001171 args << " ; ";
Ian Rogersdd7624d2014-03-14 17:43:00 -07001172 Thread::DumpThreadOffset<4>(args, address_bits);
1173 }
1174 if (prefix[1] == kGs && supports_rex_) {
1175 args << " ; ";
1176 Thread::DumpThreadOffset<8>(args, address_bits);
Elliott Hughes92301d92012-04-10 15:57:52 -07001177 }
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001178 std::stringstream hex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001179 for (size_t i = 0; begin_instr + i < instr; ++i) {
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001180 hex << StringPrintf("%02X", begin_instr[i]);
Ian Rogers706a10e2012-03-23 17:00:55 -07001181 }
Ian Rogers5e588b32013-02-21 15:05:09 -08001182 std::stringstream prefixed_opcode;
1183 switch (prefix[0]) {
1184 case 0xF0: prefixed_opcode << "lock "; break;
1185 case 0xF2: prefixed_opcode << "repne "; break;
1186 case 0xF3: prefixed_opcode << "repe "; break;
1187 case 0: break;
1188 default: LOG(FATAL) << "Unreachable";
1189 }
1190 prefixed_opcode << opcode.str();
1191 os << StringPrintf("%p: %22s \t%-7s ", begin_instr, hex.str().c_str(),
1192 prefixed_opcode.str().c_str())
1193 << args.str() << '\n';
Ian Rogers706a10e2012-03-23 17:00:55 -07001194 return instr - begin_instr;
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001195} // NOLINT(readability/fn_size)
Ian Rogers706a10e2012-03-23 17:00:55 -07001196
1197} // namespace x86
1198} // namespace art