blob: 6ac184918038511c5e1f225a7113f3ba2c25d8d9 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
18#define ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Ian Rogers107c31e2014-01-23 20:55:29 -080020#include "arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex/compiler_internals.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070022#include "dex/quick/mir_to_lir.h"
Vladimir Markof4da6752014-08-01 19:04:18 +010023#include "utils/arena_containers.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024
25namespace art {
26
Ian Rogerse2143c02014-03-28 08:47:16 -070027class ArmMir2Lir FINAL : public Mir2Lir {
Zheng Xu5667fdb2014-10-23 18:29:55 +080028 protected:
Zheng Xu5667fdb2014-10-23 18:29:55 +080029 // Inherited class for ARM backend.
30 class InToRegStorageArmMapper FINAL : public InToRegStorageMapper {
31 public:
32 InToRegStorageArmMapper()
33 : cur_core_reg_(0), cur_fp_reg_(0), cur_fp_double_reg_(0) {
34 }
35
Serguei Katkov717a3e42014-11-13 17:19:42 +060036 RegStorage GetNextReg(ShortyArg arg) OVERRIDE;
Zheng Xu5667fdb2014-10-23 18:29:55 +080037
Serguei Katkov717a3e42014-11-13 17:19:42 +060038 virtual void Reset() OVERRIDE {
39 cur_core_reg_ = 0;
40 cur_fp_reg_ = 0;
41 cur_fp_double_reg_ = 0;
42 }
Zheng Xu5667fdb2014-10-23 18:29:55 +080043
44 private:
Serguei Katkov717a3e42014-11-13 17:19:42 +060045 size_t cur_core_reg_;
46 size_t cur_fp_reg_;
47 size_t cur_fp_double_reg_;
Zheng Xu5667fdb2014-10-23 18:29:55 +080048 };
49
Serguei Katkov717a3e42014-11-13 17:19:42 +060050 InToRegStorageArmMapper in_to_reg_storage_arm_mapper_;
51 InToRegStorageMapper* GetResetedInToRegStorageMapper() OVERRIDE {
52 in_to_reg_storage_arm_mapper_.Reset();
53 return &in_to_reg_storage_arm_mapper_;
54 }
Zheng Xu5667fdb2014-10-23 18:29:55 +080055
Brian Carlstrom7940e442013-07-12 13:46:57 -070056 public:
57 ArmMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
58
59 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070060 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080061 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070062 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Ningsheng Jian675e09b2014-10-23 13:48:36 +080063 void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
64 int32_t constant) OVERRIDE;
65 void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
66 int64_t constant) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080067 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070068 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010069 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000070 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080071 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010072 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080073 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
74 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko3bf7c602014-05-07 14:55:43 +010075 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000076 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080077 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010078 OpSize size) OVERRIDE;
Vladimir Markobf535be2014-11-19 18:52:35 +000079
80 /// @copydoc Mir2Lir::UnconditionallyMarkGCCard(RegStorage)
81 void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070082
83 // Required for target - register utilities.
Zheng Xu5667fdb2014-10-23 18:29:55 +080084 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
85 RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) OVERRIDE {
86 if (wide_kind == kWide) {
87 DCHECK((kArg0 <= reg && reg < kArg3) || (kFArg0 <= reg && reg < kFArg15) || (kRet0 == reg));
88 RegStorage ret_reg = RegStorage::MakeRegPair(TargetReg(reg),
89 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
90 if (ret_reg.IsFloat()) {
91 // Regard double as double, be consistent with register allocation.
92 ret_reg = As64BitFloatReg(ret_reg);
93 }
94 return ret_reg;
95 } else {
96 return TargetReg(reg);
97 }
98 }
99
Zheng Xu5667fdb2014-10-23 18:29:55 +0800100 RegLocation GetReturnAlt() OVERRIDE;
101 RegLocation GetReturnWideAlt() OVERRIDE;
102 RegLocation LocCReturn() OVERRIDE;
103 RegLocation LocCReturnRef() OVERRIDE;
104 RegLocation LocCReturnDouble() OVERRIDE;
105 RegLocation LocCReturnFloat() OVERRIDE;
106 RegLocation LocCReturnWide() OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100107 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000109 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700112 void MarkPreservedSingle(int v_reg, RegStorage reg);
113 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114 void CompilerInitializeRegAlloc();
115
116 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -0700117 void AssembleLIR();
Vladimir Marko306f0172014-01-07 18:21:20 +0000118 uint32_t LinkFixupInsns(LIR* head_lir, LIR* tail_lir, CodeOffset offset);
buzbeeb48819d2013-09-14 16:15:25 -0700119 int AssignInsnOffsets();
120 void AssignOffsets();
Vladimir Marko306f0172014-01-07 18:21:20 +0000121 static uint8_t* EncodeLIRs(uint8_t* write_pos, LIR* lir);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100122 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
123 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
124 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700125 const char* GetTargetInstFmt(int opcode);
126 const char* GetTargetInstName(int opcode);
127 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100128 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700129 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -0700130 size_t GetInsnSize(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 bool IsUnconditionalBranch(LIR* lir);
132
Vladimir Marko674744e2014-04-24 15:18:26 +0100133 // Get the register class for load/store of a field.
134 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
135
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 // Required for target - Dalvik-level generators.
Andreas Gampec76c6142014-08-04 16:30:03 -0700137 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700138 RegLocation rl_src2, int flags) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700140 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
142 RegLocation rl_index, RegLocation rl_dest, int scale);
Ian Rogersa9a82542013-10-04 11:17:26 -0700143 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
144 RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700146 RegLocation rl_src1, RegLocation rl_shift, int flags);
buzbee2700f7e2014-03-07 09:46:20 -0800147 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
148 RegLocation rl_src2);
149 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
150 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700151 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
152 RegLocation rl_src2);
153 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100154 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
155 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000156 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100157 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700158 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000159 bool GenInlinedPeek(CallInfo* info, OpSize size);
160 bool GenInlinedPoke(CallInfo* info, OpSize size);
Zheng Xu947717a2014-08-07 14:05:23 +0800161 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800162 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
163 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700164 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700165 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
167 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800168 void GenSpecialExitSequence();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
170 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
171 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampe90969af2014-07-15 23:02:11 -0700172 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
173 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700174 RegisterClass dest_reg_class) OVERRIDE;
Andreas Gampeb14329f2014-05-15 11:16:06 -0700175 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 void GenMonitorEnter(int opt_flags, RegLocation rl_src);
177 void GenMonitorExit(int opt_flags, RegLocation rl_src);
178 void GenMoveException(RegLocation rl_dest);
179 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800180 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
182 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
Andreas Gampe48971b32014-08-06 10:09:01 -0700183 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
184 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Ningsheng Jiana262f772014-11-25 16:48:07 +0800185 void GenMaddMsubInt(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
186 RegLocation rl_src3, bool is_sub);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187
188 // Required for target - single operation generators.
189 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800190 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
191 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700192 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800193 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
194 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700195 LIR* OpIT(ConditionCode cond, const char* guide);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700196 void UpdateIT(LIR* it, const char* new_guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700197 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800198 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
199 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
200 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700201 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800202 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
203 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
buzbee2700f7e2014-03-07 09:46:20 -0800204 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
205 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
206 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
207 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
208 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
209 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700210 LIR* OpTestSuspend(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800211 LIR* OpVldm(RegStorage r_base, int count);
212 LIR* OpVstm(RegStorage r_base, int count);
buzbee2700f7e2014-03-07 09:46:20 -0800213 void OpRegCopyWide(RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700214
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100215 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800216 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
Ian Rogerse2143c02014-03-28 08:47:16 -0700217 LIR* OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
218 int shift);
219 LIR* OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700220 static const ArmEncodingMap EncodingMap[kArmLast];
221 int EncodeShift(int code, int amount);
222 int ModifiedImmediate(uint32_t value);
223 ArmConditionCode ArmConditionEncoding(ConditionCode code);
Vladimir Markoa29f6982014-11-25 16:32:34 +0000224 bool InexpensiveConstantInt(int32_t value) OVERRIDE;
225 bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) OVERRIDE;
226 bool InexpensiveConstantFloat(int32_t value) OVERRIDE;
227 bool InexpensiveConstantLong(int64_t value) OVERRIDE;
228 bool InexpensiveConstantDouble(int64_t value) OVERRIDE;
buzbeeb5860fb2014-06-21 15:31:01 -0700229 RegStorage AllocPreservedDouble(int s_reg);
230 RegStorage AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700232 bool WideGPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700233 return false; // Wide GPRs are formed by pairing.
234 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700235 bool WideFPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700236 return false; // Wide FPRs are formed by pairing.
237 }
238
Vladimir Markof4da6752014-08-01 19:04:18 +0100239 NextCallInsn GetNextSDCallInsn() OVERRIDE;
240
241 /*
242 * @brief Generate a relative call to the method that will be patched at link time.
243 * @param target_method The MethodReference of the method to be invoked.
244 * @param type How the method will be invoked.
245 * @returns Call instruction
246 */
247 LIR* CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
248
249 /*
250 * @brief Generate the actual call insn based on the method info.
251 * @param method_info the lowering info for the method call.
252 * @returns Call instruction
253 */
254 LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) OVERRIDE;
255
256 /*
257 * @brief Handle ARM specific literals.
258 */
259 void InstallLiteralPools() OVERRIDE;
260
Andreas Gampe98430592014-07-27 19:44:50 -0700261 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
Serban Constantinescu63999682014-07-15 17:44:21 +0100262 size_t GetInstructionOffset(LIR* lir);
Andreas Gampe98430592014-07-27 19:44:50 -0700263
Ningsheng Jiana262f772014-11-25 16:48:07 +0800264 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir) OVERRIDE;
265
Andreas Gamped500b532015-01-16 22:09:55 -0800266 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
267 RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
268
Brian Carlstrom7940e442013-07-12 13:46:57 -0700269 private:
Andreas Gampec76c6142014-08-04 16:30:03 -0700270 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
271 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
272 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700273 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1, int64_t val,
274 ConditionCode ccode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700275 LIR* LoadFPConstantValue(int r_dest, int value);
Vladimir Marko37573972014-06-16 10:32:25 +0100276 LIR* LoadStoreUsingInsnWithOffsetImm8Shl2(ArmOpcode opcode, RegStorage r_base,
277 int displacement, RegStorage r_src_dest,
278 RegStorage r_work = RegStorage::InvalidReg());
buzbeeb48819d2013-09-14 16:15:25 -0700279 void ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
280 void InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
281 void AssignDataOffsets();
buzbee2700f7e2014-03-07 09:46:20 -0800282 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700283 bool is_div, int flags) OVERRIDE;
284 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div) OVERRIDE;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800285 struct EasyMultiplyOp {
Ian Rogerse2143c02014-03-28 08:47:16 -0700286 OpKind op;
287 uint32_t shift;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800288 };
Ian Rogerse2143c02014-03-28 08:47:16 -0700289 bool GetEasyMultiplyOp(int lit, EasyMultiplyOp* op);
290 bool GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops);
291 void GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100292
293 static constexpr ResourceMask GetRegMaskArm(RegStorage reg);
294 static constexpr ResourceMask EncodeArmRegList(int reg_list);
295 static constexpr ResourceMask EncodeArmRegFpcsList(int reg_list);
Vladimir Markof4da6752014-08-01 19:04:18 +0100296
297 ArenaVector<LIR*> call_method_insns_;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800298
299 /**
300 * @brief Given float register pair, returns Solo64 float register.
301 * @param reg #RegStorage containing a float register pair (e.g. @c s2 and @c s3).
302 * @return A Solo64 float mapping to the register pair (e.g. @c d1).
303 */
304 static RegStorage As64BitFloatReg(RegStorage reg) {
305 DCHECK(reg.IsFloat());
306
307 RegStorage low = reg.GetLow();
308 RegStorage high = reg.GetHigh();
309 DCHECK((low.GetRegNum() % 2 == 0) && (low.GetRegNum() + 1 == high.GetRegNum()));
310
311 return RegStorage::FloatSolo64(low.GetRegNum() / 2);
312 }
313
314 /**
315 * @brief Given Solo64 float register, returns float register pair.
316 * @param reg #RegStorage containing a Solo64 float register (e.g. @c d1).
317 * @return A float register pair mapping to the Solo64 float pair (e.g. @c s2 and s3).
318 */
319 static RegStorage As64BitFloatRegPair(RegStorage reg) {
320 DCHECK(reg.IsDouble() && reg.Is64BitSolo());
321
322 int reg_num = reg.GetRegNum();
323 return RegStorage::MakeRegPair(RegStorage::FloatSolo32(reg_num * 2),
324 RegStorage::FloatSolo32(reg_num * 2 + 1));
325 }
326
Serguei Katkov717a3e42014-11-13 17:19:42 +0600327 int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700328};
329
330} // namespace art
331
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700332#endif // ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_