blob: 14a5b5f2bfc6bcb2376685edf1359427321431c5 [file] [log] [blame]
Ian Rogers706a10e2012-03-23 17:00:55 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_x86.h"
18
Ian Rogers706a10e2012-03-23 17:00:55 -070019#include <iostream>
20
Elliott Hughes07ed66b2012-12-12 18:34:25 -080021#include "base/logging.h"
Elliott Hughese222ee02012-12-13 14:41:43 -080022#include "base/stringprintf.h"
Elliott Hughes92301d92012-04-10 15:57:52 -070023#include "thread.h"
Yixin Shou5192cbb2014-07-01 13:48:17 -040024#include <inttypes.h>
Elliott Hughes0f3c5532012-03-30 14:51:51 -070025
Ian Rogers706a10e2012-03-23 17:00:55 -070026namespace art {
27namespace x86 {
28
Ian Rogersb23a7722012-10-09 16:54:26 -070029size_t DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin) {
30 return DumpInstruction(os, begin);
31}
32
Ian Rogers706a10e2012-03-23 17:00:55 -070033void DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
34 size_t length = 0;
35 for (const uint8_t* cur = begin; cur < end; cur += length) {
36 length = DumpInstruction(os, cur);
37 }
38}
39
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070040static const char* gReg8Names[] = {
41 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh"
42};
43static const char* gExtReg8Names[] = {
44 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
45 "r8l", "r9l", "r10l", "r11l", "r12l", "r13l", "r14l", "r15l"
46};
47static const char* gReg16Names[] = {
48 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
49 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
50};
51static const char* gReg32Names[] = {
52 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
53 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
54};
Ian Rogers38e12032014-03-14 14:06:14 -070055static const char* gReg64Names[] = {
56 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
57 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
58};
Ian Rogers706a10e2012-03-23 17:00:55 -070059
Mark Mendella33720c2014-06-18 21:02:29 -040060// 64-bit opcode REX modifier.
61constexpr uint8_t REX_W = 0b1000;
62constexpr uint8_t REX_R = 0b0100;
63constexpr uint8_t REX_X = 0b0010;
64constexpr uint8_t REX_B = 0b0001;
65
Ian Rogers38e12032014-03-14 14:06:14 -070066static void DumpReg0(std::ostream& os, uint8_t rex, size_t reg,
Ian Rogers706a10e2012-03-23 17:00:55 -070067 bool byte_operand, uint8_t size_override) {
Ian Rogers38e12032014-03-14 14:06:14 -070068 DCHECK_LT(reg, (rex == 0) ? 8u : 16u);
Mark Mendella33720c2014-06-18 21:02:29 -040069 bool rex_w = (rex & REX_W) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070070 if (byte_operand) {
71 os << ((rex == 0) ? gReg8Names[reg] : gExtReg8Names[reg]);
72 } else if (rex_w) {
73 os << gReg64Names[reg];
74 } else if (size_override == 0x66) {
75 os << gReg16Names[reg];
76 } else {
77 os << gReg32Names[reg];
Ian Rogers706a10e2012-03-23 17:00:55 -070078 }
79}
80
Ian Rogersbf989802012-04-16 16:07:49 -070081enum RegFile { GPR, MMX, SSE };
82
Mark Mendell88649c72014-06-04 21:20:00 -040083static void DumpAnyReg(std::ostream& os, uint8_t rex, size_t reg,
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070084 bool byte_operand, uint8_t size_override, RegFile reg_file) {
85 if (reg_file == GPR) {
86 DumpReg0(os, rex, reg, byte_operand, size_override);
87 } else if (reg_file == SSE) {
88 os << "xmm" << reg;
89 } else {
90 os << "mm" << reg;
91 }
92}
93
Ian Rogers706a10e2012-03-23 17:00:55 -070094static void DumpReg(std::ostream& os, uint8_t rex, uint8_t reg,
Ian Rogersbf989802012-04-16 16:07:49 -070095 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -040096 bool rex_r = (rex & REX_R) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -070097 size_t reg_num = rex_r ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070098 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
99}
100
101static void DumpRmReg(std::ostream& os, uint8_t rex, uint8_t reg,
102 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -0400103 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700104 size_t reg_num = rex_b ? (reg + 8) : reg;
105 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
106}
107
108static void DumpAddrReg(std::ostream& os, uint8_t rex, uint8_t reg) {
109 if (rex != 0) {
110 os << gReg64Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700111 } else {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700112 os << gReg32Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700113 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700114}
115
Ian Rogers7caad772012-03-30 01:07:54 -0700116static void DumpBaseReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400117 bool rex_b = (rex & REX_B) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700118 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700119 DumpAddrReg(os, rex, reg_num);
Ian Rogers706a10e2012-03-23 17:00:55 -0700120}
121
Ian Rogers7caad772012-03-30 01:07:54 -0700122static void DumpIndexReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400123 bool rex_x = (rex & REX_X) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700124 uint8_t reg_num = rex_x ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700125 DumpAddrReg(os, rex, reg_num);
126}
127
128static void DumpOpcodeReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400129 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700130 size_t reg_num = rex_b ? (reg + 8) : reg;
Ian Rogers7caad772012-03-30 01:07:54 -0700131 DumpReg0(os, rex, reg_num, false, 0);
Ian Rogers706a10e2012-03-23 17:00:55 -0700132}
133
Elliott Hughes92301d92012-04-10 15:57:52 -0700134enum SegmentPrefix {
135 kCs = 0x2e,
136 kSs = 0x36,
137 kDs = 0x3e,
138 kEs = 0x26,
139 kFs = 0x64,
140 kGs = 0x65,
141};
142
Ian Rogers706a10e2012-03-23 17:00:55 -0700143static void DumpSegmentOverride(std::ostream& os, uint8_t segment_prefix) {
144 switch (segment_prefix) {
Elliott Hughes92301d92012-04-10 15:57:52 -0700145 case kCs: os << "cs:"; break;
146 case kSs: os << "ss:"; break;
147 case kDs: os << "ds:"; break;
148 case kEs: os << "es:"; break;
149 case kFs: os << "fs:"; break;
150 case kGs: os << "gs:"; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700151 default: break;
152 }
153}
154
155size_t DisassemblerX86::DumpInstruction(std::ostream& os, const uint8_t* instr) {
156 const uint8_t* begin_instr = instr;
157 bool have_prefixes = true;
158 uint8_t prefix[4] = {0, 0, 0, 0};
159 const char** modrm_opcodes = NULL;
160 do {
161 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700162 // Group 1 - lock and repeat prefixes:
Ian Rogers706a10e2012-03-23 17:00:55 -0700163 case 0xF0:
164 case 0xF2:
165 case 0xF3:
166 prefix[0] = *instr;
167 break;
168 // Group 2 - segment override prefixes:
Elliott Hughes92301d92012-04-10 15:57:52 -0700169 case kCs:
170 case kSs:
171 case kDs:
172 case kEs:
173 case kFs:
174 case kGs:
Ian Rogers706a10e2012-03-23 17:00:55 -0700175 prefix[1] = *instr;
176 break;
177 // Group 3 - operand size override:
178 case 0x66:
179 prefix[2] = *instr;
180 break;
181 // Group 4 - address size override:
182 case 0x67:
183 prefix[3] = *instr;
184 break;
185 default:
186 have_prefixes = false;
187 break;
188 }
189 if (have_prefixes) {
190 instr++;
191 }
192 } while (have_prefixes);
Ian Rogers38e12032014-03-14 14:06:14 -0700193 uint8_t rex = (supports_rex_ && (*instr >= 0x40) && (*instr <= 0x4F)) ? *instr : 0;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +0700194 if (rex != 0) {
195 instr++;
196 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700197 bool has_modrm = false;
198 bool reg_is_opcode = false;
199 size_t immediate_bytes = 0;
200 size_t branch_bytes = 0;
201 std::ostringstream opcode;
202 bool store = false; // stores to memory (ie rm is on the left)
203 bool load = false; // loads from memory (ie rm is on the right)
204 bool byte_operand = false;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700205 bool target_specific = false; // register name depends on target (64 vs 32 bits).
Ian Rogers706a10e2012-03-23 17:00:55 -0700206 bool ax = false; // implicit use of ax
jeffhaoe2962482012-06-28 11:29:57 -0700207 bool cx = false; // implicit use of cx
Ian Rogers706a10e2012-03-23 17:00:55 -0700208 bool reg_in_opcode = false; // low 3-bits of opcode encode register parameter
jeffhao703f2cd2012-07-13 17:25:52 -0700209 bool no_ops = false;
Ian Rogersbf989802012-04-16 16:07:49 -0700210 RegFile src_reg_file = GPR;
211 RegFile dst_reg_file = GPR;
Ian Rogers706a10e2012-03-23 17:00:55 -0700212 switch (*instr) {
213#define DISASSEMBLER_ENTRY(opname, \
214 rm8_r8, rm32_r32, \
215 r8_rm8, r32_rm32, \
216 ax8_i8, ax32_i32) \
217 case rm8_r8: opcode << #opname; store = true; has_modrm = true; byte_operand = true; break; \
218 case rm32_r32: opcode << #opname; store = true; has_modrm = true; break; \
219 case r8_rm8: opcode << #opname; load = true; has_modrm = true; byte_operand = true; break; \
220 case r32_rm32: opcode << #opname; load = true; has_modrm = true; break; \
221 case ax8_i8: opcode << #opname; ax = true; immediate_bytes = 1; byte_operand = true; break; \
222 case ax32_i32: opcode << #opname; ax = true; immediate_bytes = 4; break;
223
224DISASSEMBLER_ENTRY(add,
225 0x00 /* RegMem8/Reg8 */, 0x01 /* RegMem32/Reg32 */,
226 0x02 /* Reg8/RegMem8 */, 0x03 /* Reg32/RegMem32 */,
227 0x04 /* Rax8/imm8 opcode */, 0x05 /* Rax32/imm32 */)
228DISASSEMBLER_ENTRY(or,
229 0x08 /* RegMem8/Reg8 */, 0x09 /* RegMem32/Reg32 */,
230 0x0A /* Reg8/RegMem8 */, 0x0B /* Reg32/RegMem32 */,
231 0x0C /* Rax8/imm8 opcode */, 0x0D /* Rax32/imm32 */)
232DISASSEMBLER_ENTRY(adc,
233 0x10 /* RegMem8/Reg8 */, 0x11 /* RegMem32/Reg32 */,
234 0x12 /* Reg8/RegMem8 */, 0x13 /* Reg32/RegMem32 */,
235 0x14 /* Rax8/imm8 opcode */, 0x15 /* Rax32/imm32 */)
236DISASSEMBLER_ENTRY(sbb,
237 0x18 /* RegMem8/Reg8 */, 0x19 /* RegMem32/Reg32 */,
238 0x1A /* Reg8/RegMem8 */, 0x1B /* Reg32/RegMem32 */,
239 0x1C /* Rax8/imm8 opcode */, 0x1D /* Rax32/imm32 */)
240DISASSEMBLER_ENTRY(and,
241 0x20 /* RegMem8/Reg8 */, 0x21 /* RegMem32/Reg32 */,
242 0x22 /* Reg8/RegMem8 */, 0x23 /* Reg32/RegMem32 */,
243 0x24 /* Rax8/imm8 opcode */, 0x25 /* Rax32/imm32 */)
244DISASSEMBLER_ENTRY(sub,
245 0x28 /* RegMem8/Reg8 */, 0x29 /* RegMem32/Reg32 */,
246 0x2A /* Reg8/RegMem8 */, 0x2B /* Reg32/RegMem32 */,
247 0x2C /* Rax8/imm8 opcode */, 0x2D /* Rax32/imm32 */)
248DISASSEMBLER_ENTRY(xor,
249 0x30 /* RegMem8/Reg8 */, 0x31 /* RegMem32/Reg32 */,
250 0x32 /* Reg8/RegMem8 */, 0x33 /* Reg32/RegMem32 */,
251 0x34 /* Rax8/imm8 opcode */, 0x35 /* Rax32/imm32 */)
252DISASSEMBLER_ENTRY(cmp,
253 0x38 /* RegMem8/Reg8 */, 0x39 /* RegMem32/Reg32 */,
254 0x3A /* Reg8/RegMem8 */, 0x3B /* Reg32/RegMem32 */,
255 0x3C /* Rax8/imm8 opcode */, 0x3D /* Rax32/imm32 */)
256
257#undef DISASSEMBLER_ENTRY
258 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
259 opcode << "push";
260 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700261 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700262 break;
263 case 0x58: case 0x59: case 0x5A: case 0x5B: case 0x5C: case 0x5D: case 0x5E: case 0x5F:
264 opcode << "pop";
265 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700266 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700267 break;
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400268 case 0x63:
269 if (rex == 0x48) {
270 opcode << "movsxd";
271 has_modrm = true;
272 load = true;
273 } else {
274 // In 32-bit mode (!supports_rex_) this is ARPL, with no REX prefix the functionality is the
275 // same as 'mov' but the use of the instruction is discouraged.
276 opcode << StringPrintf("unknown opcode '%02X'", *instr);
277 }
278 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700279 case 0x68: opcode << "push"; immediate_bytes = 4; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800280 case 0x69: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700281 case 0x6A: opcode << "push"; immediate_bytes = 1; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800282 case 0x6B: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 1; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700283 case 0x70: case 0x71: case 0x72: case 0x73: case 0x74: case 0x75: case 0x76: case 0x77:
284 case 0x78: case 0x79: case 0x7A: case 0x7B: case 0x7C: case 0x7D: case 0x7E: case 0x7F:
285 static const char* condition_codes[] =
Elliott Hughesb25c3f62012-03-26 16:35:06 -0700286 {"o", "no", "b/nae/c", "nb/ae/nc", "z/eq", "nz/ne", "be/na", "nbe/a",
287 "s", "ns", "p/pe", "np/po", "l/nge", "nl/ge", "le/ng", "nle/g"
Ian Rogers706a10e2012-03-23 17:00:55 -0700288 };
289 opcode << "j" << condition_codes[*instr & 0xF];
290 branch_bytes = 1;
291 break;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800292 case 0x86: case 0x87:
293 opcode << "xchg";
294 store = true;
295 has_modrm = true;
296 byte_operand = (*instr == 0x86);
297 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700298 case 0x88: opcode << "mov"; store = true; has_modrm = true; byte_operand = true; break;
299 case 0x89: opcode << "mov"; store = true; has_modrm = true; break;
300 case 0x8A: opcode << "mov"; load = true; has_modrm = true; byte_operand = true; break;
301 case 0x8B: opcode << "mov"; load = true; has_modrm = true; break;
302
303 case 0x0F: // 2 byte extended opcode
304 instr++;
305 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700306 case 0x10: case 0x11:
307 if (prefix[0] == 0xF2) {
308 opcode << "movsd";
jeffhaofdffdf82012-07-11 16:08:43 -0700309 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700310 } else if (prefix[0] == 0xF3) {
311 opcode << "movss";
jeffhaofdffdf82012-07-11 16:08:43 -0700312 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700313 } else if (prefix[2] == 0x66) {
314 opcode << "movupd";
jeffhaofdffdf82012-07-11 16:08:43 -0700315 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700316 } else {
317 opcode << "movups";
318 }
319 has_modrm = true;
Ian Rogersbf989802012-04-16 16:07:49 -0700320 src_reg_file = dst_reg_file = SSE;
Ian Rogers7caad772012-03-30 01:07:54 -0700321 load = *instr == 0x10;
322 store = !load;
323 break;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800324 case 0x12: case 0x13:
325 if (prefix[2] == 0x66) {
326 opcode << "movlpd";
327 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
328 } else if (prefix[0] == 0) {
329 opcode << "movlps";
330 }
331 has_modrm = true;
332 src_reg_file = dst_reg_file = SSE;
333 load = *instr == 0x12;
334 store = !load;
335 break;
336 case 0x16: case 0x17:
337 if (prefix[2] == 0x66) {
338 opcode << "movhpd";
339 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
340 } else if (prefix[0] == 0) {
341 opcode << "movhps";
342 }
343 has_modrm = true;
344 src_reg_file = dst_reg_file = SSE;
345 load = *instr == 0x16;
346 store = !load;
347 break;
348 case 0x28: case 0x29:
349 if (prefix[2] == 0x66) {
350 opcode << "movapd";
351 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
352 } else if (prefix[0] == 0) {
353 opcode << "movaps";
354 }
355 has_modrm = true;
356 src_reg_file = dst_reg_file = SSE;
357 load = *instr == 0x28;
358 store = !load;
359 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700360 case 0x2A:
361 if (prefix[2] == 0x66) {
362 opcode << "cvtpi2pd";
363 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
364 } else if (prefix[0] == 0xF2) {
365 opcode << "cvtsi2sd";
366 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
367 } else if (prefix[0] == 0xF3) {
368 opcode << "cvtsi2ss";
369 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
370 } else {
371 opcode << "cvtpi2ps";
372 }
373 load = true;
374 has_modrm = true;
375 dst_reg_file = SSE;
376 break;
377 case 0x2C:
378 if (prefix[2] == 0x66) {
379 opcode << "cvttpd2pi";
380 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
381 } else if (prefix[0] == 0xF2) {
382 opcode << "cvttsd2si";
383 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
384 } else if (prefix[0] == 0xF3) {
385 opcode << "cvttss2si";
386 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
387 } else {
388 opcode << "cvttps2pi";
389 }
390 load = true;
391 has_modrm = true;
392 src_reg_file = SSE;
393 break;
394 case 0x2D:
395 if (prefix[2] == 0x66) {
396 opcode << "cvtpd2pi";
397 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
398 } else if (prefix[0] == 0xF2) {
399 opcode << "cvtsd2si";
400 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
401 } else if (prefix[0] == 0xF3) {
402 opcode << "cvtss2si";
403 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
404 } else {
405 opcode << "cvtps2pi";
406 }
407 load = true;
408 has_modrm = true;
409 src_reg_file = SSE;
410 break;
411 case 0x2E:
412 opcode << "u";
413 // FALLTHROUGH
414 case 0x2F:
415 if (prefix[2] == 0x66) {
416 opcode << "comisd";
417 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
418 } else {
419 opcode << "comiss";
420 }
421 has_modrm = true;
422 load = true;
423 src_reg_file = dst_reg_file = SSE;
424 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700425 case 0x38: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400426 instr++;
427 if (prefix[2] == 0x66) {
428 switch (*instr) {
429 case 0x40:
430 opcode << "pmulld";
431 prefix[2] = 0;
432 has_modrm = true;
433 load = true;
434 src_reg_file = dst_reg_file = SSE;
435 break;
436 default:
437 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
438 }
439 } else {
440 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
441 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700442 break;
443 case 0x3A: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400444 instr++;
445 if (prefix[2] == 0x66) {
446 switch (*instr) {
447 case 0x14:
448 opcode << "pextrb";
449 prefix[2] = 0;
450 has_modrm = true;
451 store = true;
452 dst_reg_file = SSE;
453 immediate_bytes = 1;
454 break;
455 case 0x16:
456 opcode << "pextrd";
457 prefix[2] = 0;
458 has_modrm = true;
459 store = true;
460 dst_reg_file = SSE;
461 immediate_bytes = 1;
462 break;
463 default:
464 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
465 }
466 } else {
467 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
468 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700469 break;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800470 case 0x40: case 0x41: case 0x42: case 0x43: case 0x44: case 0x45: case 0x46: case 0x47:
471 case 0x48: case 0x49: case 0x4A: case 0x4B: case 0x4C: case 0x4D: case 0x4E: case 0x4F:
472 opcode << "cmov" << condition_codes[*instr & 0xF];
473 has_modrm = true;
474 load = true;
475 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700476 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
477 case 0x58: case 0x59: case 0x5C: case 0x5D: case 0x5E: case 0x5F: {
478 switch (*instr) {
479 case 0x50: opcode << "movmsk"; break;
480 case 0x51: opcode << "sqrt"; break;
481 case 0x52: opcode << "rsqrt"; break;
482 case 0x53: opcode << "rcp"; break;
483 case 0x54: opcode << "and"; break;
484 case 0x55: opcode << "andn"; break;
485 case 0x56: opcode << "or"; break;
486 case 0x57: opcode << "xor"; break;
487 case 0x58: opcode << "add"; break;
488 case 0x59: opcode << "mul"; break;
489 case 0x5C: opcode << "sub"; break;
490 case 0x5D: opcode << "min"; break;
491 case 0x5E: opcode << "div"; break;
492 case 0x5F: opcode << "max"; break;
493 default: LOG(FATAL) << "Unreachable";
494 }
495 if (prefix[2] == 0x66) {
496 opcode << "pd";
jeffhaofdffdf82012-07-11 16:08:43 -0700497 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700498 } else if (prefix[0] == 0xF2) {
499 opcode << "sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700500 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700501 } else if (prefix[0] == 0xF3) {
502 opcode << "ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700503 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700504 } else {
505 opcode << "ps";
506 }
507 load = true;
508 has_modrm = true;
509 src_reg_file = dst_reg_file = SSE;
510 break;
511 }
512 case 0x5A:
513 if (prefix[2] == 0x66) {
514 opcode << "cvtpd2ps";
jeffhaofdffdf82012-07-11 16:08:43 -0700515 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700516 } else if (prefix[0] == 0xF2) {
517 opcode << "cvtsd2ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700518 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700519 } else if (prefix[0] == 0xF3) {
520 opcode << "cvtss2sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700521 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700522 } else {
523 opcode << "cvtps2pd";
524 }
525 load = true;
526 has_modrm = true;
527 src_reg_file = dst_reg_file = SSE;
528 break;
529 case 0x5B:
530 if (prefix[2] == 0x66) {
531 opcode << "cvtps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700532 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700533 } else if (prefix[0] == 0xF2) {
534 opcode << "bad opcode F2 0F 5B";
535 } else if (prefix[0] == 0xF3) {
536 opcode << "cvttps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700537 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700538 } else {
539 opcode << "cvtdq2ps";
540 }
541 load = true;
542 has_modrm = true;
543 src_reg_file = dst_reg_file = SSE;
544 break;
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800545 case 0x62:
546 if (prefix[2] == 0x66) {
547 src_reg_file = dst_reg_file = SSE;
548 prefix[2] = 0; // Clear prefix now. It has served its purpose as part of the opcode.
549 } else {
550 src_reg_file = dst_reg_file = MMX;
551 }
552 opcode << "punpckldq";
553 load = true;
554 has_modrm = true;
555 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700556 case 0x6E:
557 if (prefix[2] == 0x66) {
558 dst_reg_file = SSE;
jeffhaofdffdf82012-07-11 16:08:43 -0700559 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700560 } else {
561 dst_reg_file = MMX;
Ian Rogersbf989802012-04-16 16:07:49 -0700562 }
jeffhaofdffdf82012-07-11 16:08:43 -0700563 opcode << "movd";
Ian Rogersbf989802012-04-16 16:07:49 -0700564 load = true;
565 has_modrm = true;
566 break;
567 case 0x6F:
568 if (prefix[2] == 0x66) {
Mark Mendellfe945782014-05-22 09:52:36 -0400569 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700570 opcode << "movdqa";
jeffhaofdffdf82012-07-11 16:08:43 -0700571 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700572 } else if (prefix[0] == 0xF3) {
Mark Mendellfe945782014-05-22 09:52:36 -0400573 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700574 opcode << "movdqu";
jeffhaofdffdf82012-07-11 16:08:43 -0700575 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700576 } else {
577 dst_reg_file = MMX;
578 opcode << "movq";
579 }
580 load = true;
581 has_modrm = true;
582 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400583 case 0x70:
584 if (prefix[2] == 0x66) {
585 opcode << "pshufd";
586 prefix[2] = 0;
587 has_modrm = true;
588 store = true;
589 src_reg_file = dst_reg_file = SSE;
590 immediate_bytes = 1;
591 } else if (prefix[0] == 0xF2) {
592 opcode << "pshuflw";
593 prefix[0] = 0;
594 has_modrm = true;
595 store = true;
596 src_reg_file = dst_reg_file = SSE;
597 immediate_bytes = 1;
598 } else {
599 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
600 }
601 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700602 case 0x71:
603 if (prefix[2] == 0x66) {
604 dst_reg_file = SSE;
605 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
606 } else {
607 dst_reg_file = MMX;
608 }
609 static const char* x71_opcodes[] = {"unknown-71", "unknown-71", "psrlw", "unknown-71", "psraw", "unknown-71", "psllw", "unknown-71"};
610 modrm_opcodes = x71_opcodes;
611 reg_is_opcode = true;
612 has_modrm = true;
613 store = true;
614 immediate_bytes = 1;
615 break;
616 case 0x72:
617 if (prefix[2] == 0x66) {
618 dst_reg_file = SSE;
619 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
620 } else {
621 dst_reg_file = MMX;
622 }
623 static const char* x72_opcodes[] = {"unknown-72", "unknown-72", "psrld", "unknown-72", "psrad", "unknown-72", "pslld", "unknown-72"};
624 modrm_opcodes = x72_opcodes;
625 reg_is_opcode = true;
626 has_modrm = true;
627 store = true;
628 immediate_bytes = 1;
629 break;
630 case 0x73:
631 if (prefix[2] == 0x66) {
632 dst_reg_file = SSE;
633 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
634 } else {
635 dst_reg_file = MMX;
636 }
637 static const char* x73_opcodes[] = {"unknown-73", "unknown-73", "psrlq", "unknown-73", "unknown-73", "unknown-73", "psllq", "unknown-73"};
638 modrm_opcodes = x73_opcodes;
639 reg_is_opcode = true;
640 has_modrm = true;
641 store = true;
642 immediate_bytes = 1;
643 break;
644 case 0x7E:
645 if (prefix[2] == 0x66) {
646 src_reg_file = SSE;
647 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
648 } else {
649 src_reg_file = MMX;
650 }
651 opcode << "movd";
652 has_modrm = true;
653 store = true;
654 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700655 case 0x80: case 0x81: case 0x82: case 0x83: case 0x84: case 0x85: case 0x86: case 0x87:
656 case 0x88: case 0x89: case 0x8A: case 0x8B: case 0x8C: case 0x8D: case 0x8E: case 0x8F:
657 opcode << "j" << condition_codes[*instr & 0xF];
658 branch_bytes = 4;
659 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700660 case 0x90: case 0x91: case 0x92: case 0x93: case 0x94: case 0x95: case 0x96: case 0x97:
661 case 0x98: case 0x99: case 0x9A: case 0x9B: case 0x9C: case 0x9D: case 0x9E: case 0x9F:
662 opcode << "set" << condition_codes[*instr & 0xF];
663 modrm_opcodes = NULL;
664 reg_is_opcode = true;
665 has_modrm = true;
666 store = true;
667 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -0800668 case 0xA4:
669 opcode << "shld";
670 has_modrm = true;
671 load = true;
672 immediate_bytes = 1;
673 break;
674 case 0xAC:
675 opcode << "shrd";
676 has_modrm = true;
677 load = true;
678 immediate_bytes = 1;
679 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700680 case 0xAE:
681 if (prefix[0] == 0xF3) {
Ian Rogers5e588b32013-02-21 15:05:09 -0800682 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
jeffhao703f2cd2012-07-13 17:25:52 -0700683 static const char* xAE_opcodes[] = {"rdfsbase", "rdgsbase", "wrfsbase", "wrgsbase", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE"};
684 modrm_opcodes = xAE_opcodes;
685 reg_is_opcode = true;
686 has_modrm = true;
687 uint8_t reg_or_opcode = (instr[1] >> 3) & 7;
688 switch (reg_or_opcode) {
689 case 0:
690 prefix[1] = kFs;
691 load = true;
692 break;
693 case 1:
694 prefix[1] = kGs;
695 load = true;
696 break;
697 case 2:
698 prefix[1] = kFs;
699 store = true;
700 break;
701 case 3:
702 prefix[1] = kGs;
703 store = true;
704 break;
705 default:
706 load = true;
707 break;
708 }
709 } else {
710 static const char* xAE_opcodes[] = {"unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "lfence", "mfence", "sfence"};
711 modrm_opcodes = xAE_opcodes;
712 reg_is_opcode = true;
713 has_modrm = true;
714 load = true;
715 no_ops = true;
716 }
717 break;
Mark Mendellf723f0c2013-12-11 17:50:58 -0800718 case 0xAF: opcode << "imul"; has_modrm = true; load = true; break;
jeffhao83025762012-08-02 11:08:56 -0700719 case 0xB1: opcode << "cmpxchg"; has_modrm = true; store = true; break;
Ian Rogers7caad772012-03-30 01:07:54 -0700720 case 0xB6: opcode << "movzxb"; has_modrm = true; load = true; break;
721 case 0xB7: opcode << "movzxw"; has_modrm = true; load = true; break;
jeffhao854029c2012-07-23 17:31:30 -0700722 case 0xBE: opcode << "movsxb"; has_modrm = true; load = true; break;
723 case 0xBF: opcode << "movsxw"; has_modrm = true; load = true; break;
Mark Mendellfe945782014-05-22 09:52:36 -0400724 case 0xC5:
725 if (prefix[2] == 0x66) {
726 opcode << "pextrw";
727 prefix[2] = 0;
728 has_modrm = true;
729 store = true;
730 src_reg_file = dst_reg_file = SSE;
731 immediate_bytes = 1;
732 } else {
733 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
734 }
735 break;
Vladimir Marko70b797d2013-12-03 15:25:24 +0000736 case 0xC7:
737 static const char* x0FxC7_opcodes[] = { "unknown-0f-c7", "cmpxchg8b", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7" };
738 modrm_opcodes = x0FxC7_opcodes;
739 has_modrm = true;
740 reg_is_opcode = true;
741 store = true;
742 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100743 case 0xC8: case 0xC9: case 0xCA: case 0xCB: case 0xCC: case 0xCD: case 0xCE: case 0xCF:
744 opcode << "bswap";
745 reg_in_opcode = true;
746 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400747 case 0xDB:
748 if (prefix[2] == 0x66) {
749 src_reg_file = dst_reg_file = SSE;
750 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
751 } else {
752 src_reg_file = dst_reg_file = MMX;
753 }
754 opcode << "pand";
755 prefix[2] = 0;
756 has_modrm = true;
757 load = true;
758 break;
759 case 0xD5:
760 if (prefix[2] == 0x66) {
761 opcode << "pmullw";
762 prefix[2] = 0;
763 has_modrm = true;
764 load = true;
765 src_reg_file = dst_reg_file = SSE;
766 } else {
767 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
768 }
769 break;
770 case 0xEB:
771 if (prefix[2] == 0x66) {
772 src_reg_file = dst_reg_file = SSE;
773 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
774 } else {
775 src_reg_file = dst_reg_file = MMX;
776 }
777 opcode << "por";
778 prefix[2] = 0;
779 has_modrm = true;
780 load = true;
781 break;
782 case 0xEF:
783 if (prefix[2] == 0x66) {
784 src_reg_file = dst_reg_file = SSE;
785 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
786 } else {
787 src_reg_file = dst_reg_file = MMX;
788 }
789 opcode << "pxor";
790 prefix[2] = 0;
791 has_modrm = true;
792 load = true;
793 break;
794 case 0xF8:
795 if (prefix[2] == 0x66) {
796 src_reg_file = dst_reg_file = SSE;
797 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
798 } else {
799 src_reg_file = dst_reg_file = MMX;
800 }
801 opcode << "psubb";
802 prefix[2] = 0;
803 has_modrm = true;
804 load = true;
805 break;
806 case 0xF9:
807 if (prefix[2] == 0x66) {
808 src_reg_file = dst_reg_file = SSE;
809 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
810 } else {
811 src_reg_file = dst_reg_file = MMX;
812 }
813 opcode << "psubw";
814 prefix[2] = 0;
815 has_modrm = true;
816 load = true;
817 break;
818 case 0xFA:
819 if (prefix[2] == 0x66) {
820 src_reg_file = dst_reg_file = SSE;
821 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
822 } else {
823 src_reg_file = dst_reg_file = MMX;
824 }
825 opcode << "psubd";
826 prefix[2] = 0;
827 has_modrm = true;
828 load = true;
829 break;
830 case 0xFC:
831 if (prefix[2] == 0x66) {
832 src_reg_file = dst_reg_file = SSE;
833 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
834 } else {
835 src_reg_file = dst_reg_file = MMX;
836 }
837 opcode << "paddb";
838 prefix[2] = 0;
839 has_modrm = true;
840 load = true;
841 break;
842 case 0xFD:
843 if (prefix[2] == 0x66) {
844 src_reg_file = dst_reg_file = SSE;
845 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
846 } else {
847 src_reg_file = dst_reg_file = MMX;
848 }
849 opcode << "paddw";
850 prefix[2] = 0;
851 has_modrm = true;
852 load = true;
853 break;
854 case 0xFE:
855 if (prefix[2] == 0x66) {
856 src_reg_file = dst_reg_file = SSE;
857 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
858 } else {
859 src_reg_file = dst_reg_file = MMX;
860 }
861 opcode << "paddd";
862 prefix[2] = 0;
863 has_modrm = true;
864 load = true;
865 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700866 default:
867 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
868 break;
869 }
870 break;
871 case 0x80: case 0x81: case 0x82: case 0x83:
872 static const char* x80_opcodes[] = {"add", "or", "adc", "sbb", "and", "sub", "xor", "cmp"};
873 modrm_opcodes = x80_opcodes;
874 has_modrm = true;
875 reg_is_opcode = true;
876 store = true;
877 byte_operand = (*instr & 1) == 0;
878 immediate_bytes = *instr == 0x81 ? 4 : 1;
879 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700880 case 0x84: case 0x85:
881 opcode << "test";
882 has_modrm = true;
883 load = true;
884 byte_operand = (*instr & 1) == 0;
885 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700886 case 0x8D:
887 opcode << "lea";
888 has_modrm = true;
889 load = true;
890 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700891 case 0x8F:
892 opcode << "pop";
893 has_modrm = true;
894 reg_is_opcode = true;
895 store = true;
896 break;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800897 case 0x99:
898 opcode << "cdq";
899 break;
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700900 case 0x9B:
901 if (instr[1] == 0xDF && instr[2] == 0xE0) {
902 opcode << "fstsw\tax";
903 instr += 2;
904 } else {
905 opcode << StringPrintf("unknown opcode '%02X'", *instr);
906 }
907 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -0800908 case 0xAF:
909 opcode << (prefix[2] == 0x66 ? "scasw" : "scasl");
910 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700911 case 0xB0: case 0xB1: case 0xB2: case 0xB3: case 0xB4: case 0xB5: case 0xB6: case 0xB7:
912 opcode << "mov";
913 immediate_bytes = 1;
Mark Mendella33720c2014-06-18 21:02:29 -0400914 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700915 reg_in_opcode = true;
916 break;
917 case 0xB8: case 0xB9: case 0xBA: case 0xBB: case 0xBC: case 0xBD: case 0xBE: case 0xBF:
Yixin Shou5192cbb2014-07-01 13:48:17 -0400918 if (rex == 0x48) {
919 opcode << "movabsq";
920 immediate_bytes = 8;
921 reg_in_opcode = true;
922 break;
923 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700924 opcode << "mov";
925 immediate_bytes = 4;
926 reg_in_opcode = true;
927 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700928 case 0xC0: case 0xC1:
jeffhaoe2962482012-06-28 11:29:57 -0700929 case 0xD0: case 0xD1: case 0xD2: case 0xD3:
Ian Rogers7caad772012-03-30 01:07:54 -0700930 static const char* shift_opcodes[] =
931 {"rol", "ror", "rcl", "rcr", "shl", "shr", "unknown-shift", "sar"};
932 modrm_opcodes = shift_opcodes;
933 has_modrm = true;
934 reg_is_opcode = true;
935 store = true;
Elliott Hughes16b5c292012-04-16 20:37:16 -0700936 immediate_bytes = ((*instr & 0xf0) == 0xc0) ? 1 : 0;
jeffhaoe2962482012-06-28 11:29:57 -0700937 cx = (*instr == 0xD2) || (*instr == 0xD3);
938 byte_operand = (*instr == 0xC0);
Ian Rogers7caad772012-03-30 01:07:54 -0700939 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700940 case 0xC3: opcode << "ret"; break;
Mark Mendella33720c2014-06-18 21:02:29 -0400941 case 0xC6:
942 static const char* c6_opcodes[] = {"mov", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6"};
943 modrm_opcodes = c6_opcodes;
944 store = true;
945 immediate_bytes = 1;
946 has_modrm = true;
947 reg_is_opcode = true;
948 byte_operand = true;
949 break;
Elliott Hughes0589ca92012-04-09 18:26:20 -0700950 case 0xC7:
951 static const char* c7_opcodes[] = {"mov", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7"};
952 modrm_opcodes = c7_opcodes;
953 store = true;
954 immediate_bytes = 4;
955 has_modrm = true;
956 reg_is_opcode = true;
957 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700958 case 0xCC: opcode << "int 3"; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800959 case 0xD9:
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700960 if (instr[1] == 0xF8) {
961 opcode << "fprem";
962 instr++;
963 } else {
964 static const char* d9_opcodes[] = {"flds", "unknown-d9", "fsts", "fstps", "fldenv", "fldcw",
965 "fnstenv", "fnstcw"};
966 modrm_opcodes = d9_opcodes;
967 store = true;
968 has_modrm = true;
969 reg_is_opcode = true;
970 }
971 break;
972 case 0xDA:
973 if (instr[1] == 0xE9) {
974 opcode << "fucompp";
975 instr++;
976 } else {
977 opcode << StringPrintf("unknown opcode '%02X'", *instr);
978 }
Mark Mendelld19b55a2013-12-12 09:55:34 -0800979 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800980 case 0xDB:
981 static const char* db_opcodes[] = {"fildl", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db"};
982 modrm_opcodes = db_opcodes;
983 load = true;
984 has_modrm = true;
985 reg_is_opcode = true;
986 break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800987 case 0xDD:
988 static const char* dd_opcodes[] = {"fldl", "fisttp", "fstl", "fstpl", "frstor", "unknown-dd", "fnsave", "fnstsw"};
989 modrm_opcodes = dd_opcodes;
990 store = true;
991 has_modrm = true;
992 reg_is_opcode = true;
993 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800994 case 0xDF:
995 static const char* df_opcodes[] = {"fild", "unknown-df", "unknown-df", "unknown-df", "unknown-df", "fildll", "unknown-df", "unknown-df"};
996 modrm_opcodes = df_opcodes;
997 load = true;
998 has_modrm = true;
999 reg_is_opcode = true;
1000 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -08001001 case 0xE3: opcode << "jecxz"; branch_bytes = 1; break;
Ian Rogers7caad772012-03-30 01:07:54 -07001002 case 0xE8: opcode << "call"; branch_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001003 case 0xE9: opcode << "jmp"; branch_bytes = 4; break;
1004 case 0xEB: opcode << "jmp"; branch_bytes = 1; break;
jeffhao77ae36b2012-08-07 14:18:16 -07001005 case 0xF5: opcode << "cmc"; break;
jeffhao174651d2012-04-19 15:27:22 -07001006 case 0xF6: case 0xF7:
1007 static const char* f7_opcodes[] = {"test", "unknown-f7", "not", "neg", "mul edx:eax, eax *", "imul edx:eax, eax *", "div edx:eax, edx:eax /", "idiv edx:eax, edx:eax /"};
1008 modrm_opcodes = f7_opcodes;
1009 has_modrm = true;
1010 reg_is_opcode = true;
1011 store = true;
1012 immediate_bytes = ((instr[1] & 0x38) == 0) ? 1 : 0;
1013 break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001014 case 0xFF:
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001015 {
1016 static const char* ff_opcodes[] = {"inc", "dec", "call", "call", "jmp", "jmp", "push", "unknown-ff"};
1017 modrm_opcodes = ff_opcodes;
1018 has_modrm = true;
1019 reg_is_opcode = true;
1020 load = true;
1021 const uint8_t opcode_digit = (instr[1] >> 3) & 7;
1022 // 'call', 'jmp' and 'push' are target specific instructions
1023 if (opcode_digit == 2 || opcode_digit == 4 || opcode_digit == 6) {
1024 target_specific = true;
1025 }
1026 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001027 break;
1028 default:
1029 opcode << StringPrintf("unknown opcode '%02X'", *instr);
1030 break;
1031 }
1032 std::ostringstream args;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001033 // We force the REX prefix to be available for 64-bit target
1034 // in order to dump addr (base/index) registers correctly.
1035 uint8_t rex64 = supports_rex_ ? (rex | 0x40) : rex;
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001036 // REX.W should be forced for 64-target and target-specific instructions (i.e., push or pop).
1037 uint8_t rex_w = (supports_rex_ && target_specific) ? (rex | 0x48) : rex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001038 if (reg_in_opcode) {
1039 DCHECK(!has_modrm);
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001040 DumpOpcodeReg(args, rex_w, *instr & 0x7);
Ian Rogers706a10e2012-03-23 17:00:55 -07001041 }
1042 instr++;
Elliott Hughes92301d92012-04-10 15:57:52 -07001043 uint32_t address_bits = 0;
Ian Rogers706a10e2012-03-23 17:00:55 -07001044 if (has_modrm) {
1045 uint8_t modrm = *instr;
1046 instr++;
1047 uint8_t mod = modrm >> 6;
1048 uint8_t reg_or_opcode = (modrm >> 3) & 7;
1049 uint8_t rm = modrm & 7;
1050 std::ostringstream address;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001051 if (mod == 0 && rm == 5) {
1052 if (!supports_rex_) { // Absolute address.
1053 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1054 address << StringPrintf("[0x%x]", address_bits);
1055 } else { // 64-bit RIP relative addressing.
1056 address << StringPrintf("[RIP + 0x%x]", *reinterpret_cast<const uint32_t*>(instr));
1057 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001058 instr += 4;
1059 } else if (rm == 4 && mod != 3) { // SIB
1060 uint8_t sib = *instr;
1061 instr++;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001062 uint8_t scale = (sib >> 6) & 3;
Ian Rogers706a10e2012-03-23 17:00:55 -07001063 uint8_t index = (sib >> 3) & 7;
1064 uint8_t base = sib & 7;
1065 address << "[";
1066 if (base != 5 || mod != 0) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001067 DumpBaseReg(address, rex64, base);
Ian Rogers706a10e2012-03-23 17:00:55 -07001068 if (index != 4) {
1069 address << " + ";
1070 }
1071 }
1072 if (index != 4) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001073 DumpIndexReg(address, rex64, index);
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001074 if (scale != 0) {
1075 address << StringPrintf(" * %d", 1 << scale);
Ian Rogers706a10e2012-03-23 17:00:55 -07001076 }
1077 }
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001078 if (mod == 0) {
1079 if (base == 5) {
1080 if (index != 4) {
1081 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1082 } else {
1083 // 64-bit low 32-bit absolute address, redundant absolute address encoding on 32-bit.
1084 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1085 address << StringPrintf("%d", address_bits);
1086 }
1087 instr += 4;
1088 }
1089 } else if (mod == 1) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001090 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1091 instr++;
1092 } else if (mod == 2) {
1093 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1094 instr += 4;
1095 }
1096 address << "]";
1097 } else {
Ian Rogersbf989802012-04-16 16:07:49 -07001098 if (mod == 3) {
jeffhao703f2cd2012-07-13 17:25:52 -07001099 if (!no_ops) {
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001100 DumpRmReg(address, rex_w, rm, byte_operand, prefix[2], load ? src_reg_file : dst_reg_file);
jeffhao703f2cd2012-07-13 17:25:52 -07001101 }
Ian Rogersbf989802012-04-16 16:07:49 -07001102 } else {
Ian Rogers706a10e2012-03-23 17:00:55 -07001103 address << "[";
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001104 DumpBaseReg(address, rex64, rm);
Ian Rogersbf989802012-04-16 16:07:49 -07001105 if (mod == 1) {
1106 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1107 instr++;
1108 } else if (mod == 2) {
1109 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1110 instr += 4;
1111 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001112 address << "]";
1113 }
1114 }
1115
Ian Rogers7caad772012-03-30 01:07:54 -07001116 if (reg_is_opcode && modrm_opcodes != NULL) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001117 opcode << modrm_opcodes[reg_or_opcode];
1118 }
Mark Mendella33720c2014-06-18 21:02:29 -04001119
1120 // Add opcode suffixes to indicate size.
1121 if (byte_operand) {
1122 opcode << 'b';
1123 } else if ((rex & REX_W) != 0) {
1124 opcode << 'q';
1125 } else if (prefix[2] == 0x66) {
1126 opcode << 'w';
1127 }
1128
Ian Rogers706a10e2012-03-23 17:00:55 -07001129 if (load) {
1130 if (!reg_is_opcode) {
Ian Rogersbf989802012-04-16 16:07:49 -07001131 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], dst_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001132 args << ", ";
1133 }
1134 DumpSegmentOverride(args, prefix[1]);
1135 args << address.str();
1136 } else {
1137 DCHECK(store);
1138 DumpSegmentOverride(args, prefix[1]);
1139 args << address.str();
1140 if (!reg_is_opcode) {
1141 args << ", ";
Ian Rogersbf989802012-04-16 16:07:49 -07001142 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], src_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001143 }
1144 }
1145 }
1146 if (ax) {
jeffhaofdffdf82012-07-11 16:08:43 -07001147 // If this opcode implicitly uses ax, ax is always the first arg.
Ian Rogersbf989802012-04-16 16:07:49 -07001148 DumpReg(args, rex, 0 /* EAX */, byte_operand, prefix[2], GPR);
Ian Rogers706a10e2012-03-23 17:00:55 -07001149 }
jeffhaoe2962482012-06-28 11:29:57 -07001150 if (cx) {
1151 args << ", ";
1152 DumpReg(args, rex, 1 /* ECX */, true, prefix[2], GPR);
1153 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001154 if (immediate_bytes > 0) {
jeffhaoe2962482012-06-28 11:29:57 -07001155 if (has_modrm || reg_in_opcode || ax || cx) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001156 args << ", ";
1157 }
1158 if (immediate_bytes == 1) {
1159 args << StringPrintf("%d", *reinterpret_cast<const int8_t*>(instr));
1160 instr++;
Yixin Shou5192cbb2014-07-01 13:48:17 -04001161 } else if (immediate_bytes == 4) {
Mark Mendell67d18be2014-05-30 15:05:09 -04001162 if (prefix[2] == 0x66) { // Operand size override from 32-bit to 16-bit.
1163 args << StringPrintf("%d", *reinterpret_cast<const int16_t*>(instr));
1164 instr += 2;
1165 } else {
1166 args << StringPrintf("%d", *reinterpret_cast<const int32_t*>(instr));
1167 instr += 4;
1168 }
Yixin Shou5192cbb2014-07-01 13:48:17 -04001169 } else {
1170 CHECK_EQ(immediate_bytes, 8u);
1171 args << StringPrintf("%" PRId64, *reinterpret_cast<const int64_t*>(instr));
1172 instr += 8;
Ian Rogers706a10e2012-03-23 17:00:55 -07001173 }
1174 } else if (branch_bytes > 0) {
1175 DCHECK(!has_modrm);
1176 int32_t displacement;
1177 if (branch_bytes == 1) {
1178 displacement = *reinterpret_cast<const int8_t*>(instr);
1179 instr++;
1180 } else {
1181 CHECK_EQ(branch_bytes, 4u);
1182 displacement = *reinterpret_cast<const int32_t*>(instr);
1183 instr += 4;
1184 }
Elliott Hughes14178a92012-04-16 17:24:51 -07001185 args << StringPrintf("%+d (%p)", displacement, instr + displacement);
Ian Rogers706a10e2012-03-23 17:00:55 -07001186 }
Ian Rogersdd7624d2014-03-14 17:43:00 -07001187 if (prefix[1] == kFs && !supports_rex_) {
Elliott Hughes92301d92012-04-10 15:57:52 -07001188 args << " ; ";
Ian Rogersdd7624d2014-03-14 17:43:00 -07001189 Thread::DumpThreadOffset<4>(args, address_bits);
1190 }
1191 if (prefix[1] == kGs && supports_rex_) {
1192 args << " ; ";
1193 Thread::DumpThreadOffset<8>(args, address_bits);
Elliott Hughes92301d92012-04-10 15:57:52 -07001194 }
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001195 std::stringstream hex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001196 for (size_t i = 0; begin_instr + i < instr; ++i) {
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001197 hex << StringPrintf("%02X", begin_instr[i]);
Ian Rogers706a10e2012-03-23 17:00:55 -07001198 }
Ian Rogers5e588b32013-02-21 15:05:09 -08001199 std::stringstream prefixed_opcode;
1200 switch (prefix[0]) {
1201 case 0xF0: prefixed_opcode << "lock "; break;
1202 case 0xF2: prefixed_opcode << "repne "; break;
1203 case 0xF3: prefixed_opcode << "repe "; break;
1204 case 0: break;
1205 default: LOG(FATAL) << "Unreachable";
1206 }
1207 prefixed_opcode << opcode.str();
1208 os << StringPrintf("%p: %22s \t%-7s ", begin_instr, hex.str().c_str(),
1209 prefixed_opcode.str().c_str())
1210 << args.str() << '\n';
Ian Rogers706a10e2012-03-23 17:00:55 -07001211 return instr - begin_instr;
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001212} // NOLINT(readability/fn_size)
Ian Rogers706a10e2012-03-23 17:00:55 -07001213
1214} // namespace x86
1215} // namespace art